bcsr.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. /*
  2. * bcsr.h -- Db1xxx/Pb1xxx Devboard CPLD registers ("BCSR") abstraction.
  3. *
  4. * All Alchemy development boards (except, of course, the weird PB1000)
  5. * have a few registers in a CPLD with standardised layout; they mostly
  6. * only differ in base address.
  7. * All registers are 16bits wide with 32bit spacing.
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/module.h>
  11. #include <linux/spinlock.h>
  12. #include <asm/addrspace.h>
  13. #include <asm/io.h>
  14. #include <asm/mach-db1x00/bcsr.h>
  15. static struct bcsr_reg {
  16. void __iomem *raddr;
  17. spinlock_t lock;
  18. } bcsr_regs[BCSR_CNT];
  19. static void __iomem *bcsr_virt; /* KSEG1 addr of BCSR base */
  20. static int bcsr_csc_base; /* linux-irq of first cascaded irq */
  21. void __init bcsr_init(unsigned long bcsr1_phys, unsigned long bcsr2_phys)
  22. {
  23. int i;
  24. bcsr1_phys = KSEG1ADDR(CPHYSADDR(bcsr1_phys));
  25. bcsr2_phys = KSEG1ADDR(CPHYSADDR(bcsr2_phys));
  26. bcsr_virt = (void __iomem *)bcsr1_phys;
  27. for (i = 0; i < BCSR_CNT; i++) {
  28. if (i >= BCSR_HEXLEDS)
  29. bcsr_regs[i].raddr = (void __iomem *)bcsr2_phys +
  30. (0x04 * (i - BCSR_HEXLEDS));
  31. else
  32. bcsr_regs[i].raddr = (void __iomem *)bcsr1_phys +
  33. (0x04 * i);
  34. spin_lock_init(&bcsr_regs[i].lock);
  35. }
  36. }
  37. unsigned short bcsr_read(enum bcsr_id reg)
  38. {
  39. unsigned short r;
  40. unsigned long flags;
  41. spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
  42. r = __raw_readw(bcsr_regs[reg].raddr);
  43. spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
  44. return r;
  45. }
  46. EXPORT_SYMBOL_GPL(bcsr_read);
  47. void bcsr_write(enum bcsr_id reg, unsigned short val)
  48. {
  49. unsigned long flags;
  50. spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
  51. __raw_writew(val, bcsr_regs[reg].raddr);
  52. wmb();
  53. spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
  54. }
  55. EXPORT_SYMBOL_GPL(bcsr_write);
  56. void bcsr_mod(enum bcsr_id reg, unsigned short clr, unsigned short set)
  57. {
  58. unsigned short r;
  59. unsigned long flags;
  60. spin_lock_irqsave(&bcsr_regs[reg].lock, flags);
  61. r = __raw_readw(bcsr_regs[reg].raddr);
  62. r &= ~clr;
  63. r |= set;
  64. __raw_writew(r, bcsr_regs[reg].raddr);
  65. wmb();
  66. spin_unlock_irqrestore(&bcsr_regs[reg].lock, flags);
  67. }
  68. EXPORT_SYMBOL_GPL(bcsr_mod);
  69. /*
  70. * DB1200/PB1200 CPLD IRQ muxer
  71. */
  72. static void bcsr_csc_handler(unsigned int irq, struct irq_desc *d)
  73. {
  74. unsigned short bisr = __raw_readw(bcsr_virt + BCSR_REG_INTSTAT);
  75. for ( ; bisr; bisr &= bisr - 1)
  76. generic_handle_irq(bcsr_csc_base + __ffs(bisr));
  77. }
  78. /* NOTE: both the enable and mask bits must be cleared, otherwise the
  79. * CPLD generates tons of spurious interrupts (at least on my DB1200).
  80. * -- mlau
  81. */
  82. static void bcsr_irq_mask(unsigned int irq_nr)
  83. {
  84. unsigned short v = 1 << (irq_nr - bcsr_csc_base);
  85. __raw_writew(v, bcsr_virt + BCSR_REG_INTCLR);
  86. __raw_writew(v, bcsr_virt + BCSR_REG_MASKCLR);
  87. wmb();
  88. }
  89. static void bcsr_irq_maskack(unsigned int irq_nr)
  90. {
  91. unsigned short v = 1 << (irq_nr - bcsr_csc_base);
  92. __raw_writew(v, bcsr_virt + BCSR_REG_INTCLR);
  93. __raw_writew(v, bcsr_virt + BCSR_REG_MASKCLR);
  94. __raw_writew(v, bcsr_virt + BCSR_REG_INTSTAT); /* ack */
  95. wmb();
  96. }
  97. static void bcsr_irq_unmask(unsigned int irq_nr)
  98. {
  99. unsigned short v = 1 << (irq_nr - bcsr_csc_base);
  100. __raw_writew(v, bcsr_virt + BCSR_REG_INTSET);
  101. __raw_writew(v, bcsr_virt + BCSR_REG_MASKSET);
  102. wmb();
  103. }
  104. static struct irq_chip bcsr_irq_type = {
  105. .name = "CPLD",
  106. .mask = bcsr_irq_mask,
  107. .mask_ack = bcsr_irq_maskack,
  108. .unmask = bcsr_irq_unmask,
  109. };
  110. void __init bcsr_init_irq(int csc_start, int csc_end, int hook_irq)
  111. {
  112. unsigned int irq;
  113. /* mask & disable & ack all */
  114. __raw_writew(0xffff, bcsr_virt + BCSR_REG_INTCLR);
  115. __raw_writew(0xffff, bcsr_virt + BCSR_REG_MASKCLR);
  116. __raw_writew(0xffff, bcsr_virt + BCSR_REG_INTSTAT);
  117. wmb();
  118. bcsr_csc_base = csc_start;
  119. for (irq = csc_start; irq <= csc_end; irq++)
  120. set_irq_chip_and_handler_name(irq, &bcsr_irq_type,
  121. handle_level_irq, "level");
  122. set_irq_chained_handler(hook_irq, bcsr_csc_handler);
  123. }