head.S 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272
  1. /*
  2. * Copyright (C) 2007-2009 Michal Simek <monstr@monstr.eu>
  3. * Copyright (C) 2007-2009 PetaLogix
  4. * Copyright (C) 2006 Atmark Techno, Inc.
  5. *
  6. * MMU code derived from arch/ppc/kernel/head_4xx.S:
  7. * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
  8. * Initial PowerPC version.
  9. * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
  10. * Rewritten for PReP
  11. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  12. * Low-level exception handers, MMU support, and rewrite.
  13. * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
  14. * PowerPC 8xx modifications.
  15. * Copyright (c) 1998-1999 TiVo, Inc.
  16. * PowerPC 403GCX modifications.
  17. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  18. * PowerPC 403GCX/405GP modifications.
  19. * Copyright 2000 MontaVista Software Inc.
  20. * PPC405 modifications
  21. * PowerPC 403GCX/405GP modifications.
  22. * Author: MontaVista Software, Inc.
  23. * frank_rowand@mvista.com or source@mvista.com
  24. * debbie_chu@mvista.com
  25. *
  26. * This file is subject to the terms and conditions of the GNU General Public
  27. * License. See the file "COPYING" in the main directory of this archive
  28. * for more details.
  29. */
  30. #include <linux/linkage.h>
  31. #include <asm/thread_info.h>
  32. #include <asm/page.h>
  33. #include <linux/of_fdt.h> /* for OF_DT_HEADER */
  34. #ifdef CONFIG_MMU
  35. #include <asm/setup.h> /* COMMAND_LINE_SIZE */
  36. #include <asm/mmu.h>
  37. #include <asm/processor.h>
  38. .data
  39. .global empty_zero_page
  40. .align 12
  41. empty_zero_page:
  42. .space 4096
  43. .global swapper_pg_dir
  44. swapper_pg_dir:
  45. .space 4096
  46. #endif /* CONFIG_MMU */
  47. .text
  48. ENTRY(_start)
  49. #if CONFIG_KERNEL_BASE_ADDR == 0
  50. brai TOPHYS(real_start)
  51. .org 0x100
  52. real_start:
  53. #endif
  54. mfs r1, rmsr
  55. andi r1, r1, ~2
  56. mts rmsr, r1
  57. /*
  58. * Here is checking mechanism which check if Microblaze has msr instructions
  59. * We load msr and compare it with previous r1 value - if is the same,
  60. * msr instructions works if not - cpu don't have them.
  61. */
  62. /* r8=0 - I have msr instr, 1 - I don't have them */
  63. rsubi r0, r0, 1 /* set the carry bit */
  64. msrclr r0, 0x4 /* try to clear it */
  65. /* read the carry bit, r8 will be '0' if msrclr exists */
  66. addik r8, r0, 0
  67. /* r7 may point to an FDT, or there may be one linked in.
  68. if it's in r7, we've got to save it away ASAP.
  69. We ensure r7 points to a valid FDT, just in case the bootloader
  70. is broken or non-existent */
  71. beqi r7, no_fdt_arg /* NULL pointer? don't copy */
  72. lw r11, r0, r7 /* Does r7 point to a */
  73. rsubi r11, r11, OF_DT_HEADER /* valid FDT? */
  74. beqi r11, _prepare_copy_fdt
  75. or r7, r0, r0 /* clear R7 when not valid DTB */
  76. bnei r11, no_fdt_arg /* No - get out of here */
  77. _prepare_copy_fdt:
  78. or r11, r0, r0 /* incremment */
  79. ori r4, r0, TOPHYS(_fdt_start)
  80. ori r3, r0, (0x4000 - 4)
  81. _copy_fdt:
  82. lw r12, r7, r11 /* r12 = r7 + r11 */
  83. sw r12, r4, r11 /* addr[r4 + r11] = r12 */
  84. addik r11, r11, 4 /* increment counting */
  85. bgtid r3, _copy_fdt /* loop for all entries */
  86. addik r3, r3, -4 /* descrement loop */
  87. no_fdt_arg:
  88. #ifdef CONFIG_MMU
  89. #ifndef CONFIG_CMDLINE_BOOL
  90. /*
  91. * handling command line
  92. * copy command line to __init_end. There is space for storing command line.
  93. */
  94. or r6, r0, r0 /* incremment */
  95. ori r4, r0, __init_end /* load address of command line */
  96. tophys(r4,r4) /* convert to phys address */
  97. ori r3, r0, COMMAND_LINE_SIZE - 1 /* number of loops */
  98. _copy_command_line:
  99. lbu r2, r5, r6 /* r2=r5+r6 - r5 contain pointer to command line */
  100. sb r2, r4, r6 /* addr[r4+r6]= r2*/
  101. addik r6, r6, 1 /* increment counting */
  102. bgtid r3, _copy_command_line /* loop for all entries */
  103. addik r3, r3, -1 /* descrement loop */
  104. addik r5, r4, 0 /* add new space for command line */
  105. tovirt(r5,r5)
  106. #endif /* CONFIG_CMDLINE_BOOL */
  107. #ifdef NOT_COMPILE
  108. /* save bram context */
  109. or r6, r0, r0 /* incremment */
  110. ori r4, r0, TOPHYS(_bram_load_start) /* save bram context */
  111. ori r3, r0, (LMB_SIZE - 4)
  112. _copy_bram:
  113. lw r7, r0, r6 /* r7 = r0 + r6 */
  114. sw r7, r4, r6 /* addr[r4 + r6] = r7*/
  115. addik r6, r6, 4 /* increment counting */
  116. bgtid r3, _copy_bram /* loop for all entries */
  117. addik r3, r3, -4 /* descrement loop */
  118. #endif
  119. /* We have to turn on the MMU right away. */
  120. /*
  121. * Set up the initial MMU state so we can do the first level of
  122. * kernel initialization. This maps the first 16 MBytes of memory 1:1
  123. * virtual to physical.
  124. */
  125. nop
  126. addik r3, r0, MICROBLAZE_TLB_SIZE -1 /* Invalidate all TLB entries */
  127. _invalidate:
  128. mts rtlbx, r3
  129. mts rtlbhi, r0 /* flush: ensure V is clear */
  130. bgtid r3, _invalidate /* loop for all entries */
  131. addik r3, r3, -1
  132. /* sync */
  133. /* Setup the kernel PID */
  134. mts rpid,r0 /* Load the kernel PID */
  135. nop
  136. bri 4
  137. /*
  138. * We should still be executing code at physical address area
  139. * RAM_BASEADDR at this point. However, kernel code is at
  140. * a virtual address. So, set up a TLB mapping to cover this once
  141. * translation is enabled.
  142. */
  143. addik r3,r0, CONFIG_KERNEL_START /* Load the kernel virtual address */
  144. tophys(r4,r3) /* Load the kernel physical address */
  145. /*
  146. * Configure and load two entries into TLB slots 0 and 1.
  147. * In case we are pinning TLBs, these are reserved in by the
  148. * other TLB functions. If not reserving, then it doesn't
  149. * matter where they are loaded.
  150. */
  151. andi r4,r4,0xfffffc00 /* Mask off the real page number */
  152. ori r4,r4,(TLB_WR | TLB_EX) /* Set the write and execute bits */
  153. andi r3,r3,0xfffffc00 /* Mask off the effective page number */
  154. ori r3,r3,(TLB_VALID | TLB_PAGESZ(PAGESZ_16M))
  155. mts rtlbx,r0 /* TLB slow 0 */
  156. mts rtlblo,r4 /* Load the data portion of the entry */
  157. mts rtlbhi,r3 /* Load the tag portion of the entry */
  158. addik r4, r4, 0x01000000 /* Map next 16 M entries */
  159. addik r3, r3, 0x01000000
  160. ori r6,r0,1 /* TLB slot 1 */
  161. mts rtlbx,r6
  162. mts rtlblo,r4 /* Load the data portion of the entry */
  163. mts rtlbhi,r3 /* Load the tag portion of the entry */
  164. /*
  165. * Load a TLB entry for LMB, since we need access to
  166. * the exception vectors, using a 4k real==virtual mapping.
  167. */
  168. ori r6,r0,3 /* TLB slot 3 */
  169. mts rtlbx,r6
  170. ori r4,r0,(TLB_WR | TLB_EX)
  171. ori r3,r0,(TLB_VALID | TLB_PAGESZ(PAGESZ_4K))
  172. mts rtlblo,r4 /* Load the data portion of the entry */
  173. mts rtlbhi,r3 /* Load the tag portion of the entry */
  174. /*
  175. * We now have the lower 16 Meg of RAM mapped into TLB entries, and the
  176. * caches ready to work.
  177. */
  178. turn_on_mmu:
  179. ori r15,r0,start_here
  180. ori r4,r0,MSR_KERNEL_VMS
  181. mts rmsr,r4
  182. nop
  183. rted r15,0 /* enables MMU */
  184. nop
  185. start_here:
  186. #endif /* CONFIG_MMU */
  187. /* Initialize small data anchors */
  188. la r13, r0, _KERNEL_SDA_BASE_
  189. la r2, r0, _KERNEL_SDA2_BASE_
  190. /* Initialize stack pointer */
  191. la r1, r0, init_thread_union + THREAD_SIZE - 4
  192. /* Initialize r31 with current task address */
  193. la r31, r0, init_task
  194. /*
  195. * Call platform dependent initialize function.
  196. * Please see $(ARCH)/mach-$(SUBARCH)/setup.c for
  197. * the function.
  198. */
  199. la r9, r0, machine_early_init
  200. brald r15, r9
  201. nop
  202. #ifndef CONFIG_MMU
  203. la r15, r0, machine_halt
  204. braid start_kernel
  205. nop
  206. #else
  207. /*
  208. * Initialize the MMU.
  209. */
  210. bralid r15, mmu_init
  211. nop
  212. /* Go back to running unmapped so we can load up new values
  213. * and change to using our exception vectors.
  214. * On the MicroBlaze, all we invalidate the used TLB entries to clear
  215. * the old 16M byte TLB mappings.
  216. */
  217. ori r15,r0,TOPHYS(kernel_load_context)
  218. ori r4,r0,MSR_KERNEL
  219. mts rmsr,r4
  220. nop
  221. bri 4
  222. rted r15,0
  223. nop
  224. /* Load up the kernel context */
  225. kernel_load_context:
  226. # Keep entry 0 and 1 valid. Entry 3 mapped to LMB can go away.
  227. ori r5,r0,3
  228. mts rtlbx,r5
  229. nop
  230. mts rtlbhi,r0
  231. nop
  232. addi r15, r0, machine_halt
  233. ori r17, r0, start_kernel
  234. ori r4, r0, MSR_KERNEL_VMS
  235. mts rmsr, r4
  236. nop
  237. rted r17, 0 /* enable MMU and jump to start_kernel */
  238. nop
  239. #endif /* CONFIG_MMU */