ints-priority.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. * Set up the interrupt priorities
  3. *
  4. * Copyright 2004-2009 Analog Devices Inc.
  5. * 2003 Bas Vermeulen <bas@buyways.nl>
  6. * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
  7. * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
  8. * 1999 D. Jeff Dionne <jeff@uclinux.org>
  9. * 1996 Roman Zippel
  10. *
  11. * Licensed under the GPL-2
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel_stat.h>
  15. #include <linux/seq_file.h>
  16. #include <linux/irq.h>
  17. #ifdef CONFIG_IPIPE
  18. #include <linux/ipipe.h>
  19. #endif
  20. #ifdef CONFIG_KGDB
  21. #include <linux/kgdb.h>
  22. #endif
  23. #include <asm/traps.h>
  24. #include <asm/blackfin.h>
  25. #include <asm/gpio.h>
  26. #include <asm/irq_handler.h>
  27. #include <asm/dpmc.h>
  28. #include <asm/bfin5xx_spi.h>
  29. #include <asm/bfin_sport.h>
  30. #include <asm/bfin_can.h>
  31. #define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
  32. #ifdef BF537_FAMILY
  33. # define BF537_GENERIC_ERROR_INT_DEMUX
  34. # define SPI_ERR_MASK (BIT_STAT_TXCOL | BIT_STAT_RBSY | BIT_STAT_MODF | BIT_STAT_TXE) /* SPI_STAT */
  35. # define SPORT_ERR_MASK (ROVF | RUVF | TOVF | TUVF) /* SPORT_STAT */
  36. # define PPI_ERR_MASK (0xFFFF & ~FLD) /* PPI_STATUS */
  37. # define EMAC_ERR_MASK (PHYINT | MMCINT | RXFSINT | TXFSINT | WAKEDET | RXDMAERR | TXDMAERR | STMDONE) /* EMAC_SYSTAT */
  38. # define UART_ERR_MASK (0x6) /* UART_IIR */
  39. # define CAN_ERR_MASK (EWTIF | EWRIF | EPIF | BOIF | WUIF | UIAIF | AAIF | RMLIF | UCEIF | EXTIF | ADIF) /* CAN_GIF */
  40. #else
  41. # undef BF537_GENERIC_ERROR_INT_DEMUX
  42. #endif
  43. /*
  44. * NOTES:
  45. * - we have separated the physical Hardware interrupt from the
  46. * levels that the LINUX kernel sees (see the description in irq.h)
  47. * -
  48. */
  49. #ifndef CONFIG_SMP
  50. /* Initialize this to an actual value to force it into the .data
  51. * section so that we know it is properly initialized at entry into
  52. * the kernel but before bss is initialized to zero (which is where
  53. * it would live otherwise). The 0x1f magic represents the IRQs we
  54. * cannot actually mask out in hardware.
  55. */
  56. unsigned long bfin_irq_flags = 0x1f;
  57. EXPORT_SYMBOL(bfin_irq_flags);
  58. #endif
  59. /* The number of spurious interrupts */
  60. atomic_t num_spurious;
  61. #ifdef CONFIG_PM
  62. unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
  63. unsigned vr_wakeup;
  64. #endif
  65. struct ivgx {
  66. /* irq number for request_irq, available in mach-bf5xx/irq.h */
  67. unsigned int irqno;
  68. /* corresponding bit in the SIC_ISR register */
  69. unsigned int isrflag;
  70. } ivg_table[NR_PERI_INTS];
  71. struct ivg_slice {
  72. /* position of first irq in ivg_table for given ivg */
  73. struct ivgx *ifirst;
  74. struct ivgx *istop;
  75. } ivg7_13[IVG13 - IVG7 + 1];
  76. /*
  77. * Search SIC_IAR and fill tables with the irqvalues
  78. * and their positions in the SIC_ISR register.
  79. */
  80. static void __init search_IAR(void)
  81. {
  82. unsigned ivg, irq_pos = 0;
  83. for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
  84. int irqn;
  85. ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
  86. for (irqn = 0; irqn < NR_PERI_INTS; irqn++) {
  87. int iar_shift = (irqn & 7) * 4;
  88. if (ivg == (0xf &
  89. #if defined(CONFIG_BF52x) || defined(CONFIG_BF538) \
  90. || defined(CONFIG_BF539) || defined(CONFIG_BF51x)
  91. bfin_read32((unsigned long *)SIC_IAR0 +
  92. ((irqn % 32) >> 3) + ((irqn / 32) *
  93. ((SIC_IAR4 - SIC_IAR0) / 4))) >> iar_shift)) {
  94. #else
  95. bfin_read32((unsigned long *)SIC_IAR0 +
  96. (irqn >> 3)) >> iar_shift)) {
  97. #endif
  98. ivg_table[irq_pos].irqno = IVG7 + irqn;
  99. ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
  100. ivg7_13[ivg].istop++;
  101. irq_pos++;
  102. }
  103. }
  104. }
  105. }
  106. /*
  107. * This is for core internal IRQs
  108. */
  109. static void bfin_ack_noop(unsigned int irq)
  110. {
  111. /* Dummy function. */
  112. }
  113. static void bfin_core_mask_irq(unsigned int irq)
  114. {
  115. bfin_irq_flags &= ~(1 << irq);
  116. if (!irqs_disabled_hw())
  117. local_irq_enable_hw();
  118. }
  119. static void bfin_core_unmask_irq(unsigned int irq)
  120. {
  121. bfin_irq_flags |= 1 << irq;
  122. /*
  123. * If interrupts are enabled, IMASK must contain the same value
  124. * as bfin_irq_flags. Make sure that invariant holds. If interrupts
  125. * are currently disabled we need not do anything; one of the
  126. * callers will take care of setting IMASK to the proper value
  127. * when reenabling interrupts.
  128. * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
  129. * what we need.
  130. */
  131. if (!irqs_disabled_hw())
  132. local_irq_enable_hw();
  133. return;
  134. }
  135. static void bfin_internal_mask_irq(unsigned int irq)
  136. {
  137. unsigned long flags;
  138. #ifdef CONFIG_BF53x
  139. local_irq_save_hw(flags);
  140. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
  141. ~(1 << SIC_SYSIRQ(irq)));
  142. #else
  143. unsigned mask_bank, mask_bit;
  144. local_irq_save_hw(flags);
  145. mask_bank = SIC_SYSIRQ(irq) / 32;
  146. mask_bit = SIC_SYSIRQ(irq) % 32;
  147. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
  148. ~(1 << mask_bit));
  149. #ifdef CONFIG_SMP
  150. bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
  151. ~(1 << mask_bit));
  152. #endif
  153. #endif
  154. local_irq_restore_hw(flags);
  155. }
  156. #ifdef CONFIG_SMP
  157. static void bfin_internal_unmask_irq_affinity(unsigned int irq,
  158. const struct cpumask *affinity)
  159. #else
  160. static void bfin_internal_unmask_irq(unsigned int irq)
  161. #endif
  162. {
  163. unsigned long flags;
  164. #ifdef CONFIG_BF53x
  165. local_irq_save_hw(flags);
  166. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
  167. (1 << SIC_SYSIRQ(irq)));
  168. #else
  169. unsigned mask_bank, mask_bit;
  170. local_irq_save_hw(flags);
  171. mask_bank = SIC_SYSIRQ(irq) / 32;
  172. mask_bit = SIC_SYSIRQ(irq) % 32;
  173. #ifdef CONFIG_SMP
  174. if (cpumask_test_cpu(0, affinity))
  175. #endif
  176. bfin_write_SIC_IMASK(mask_bank,
  177. bfin_read_SIC_IMASK(mask_bank) |
  178. (1 << mask_bit));
  179. #ifdef CONFIG_SMP
  180. if (cpumask_test_cpu(1, affinity))
  181. bfin_write_SICB_IMASK(mask_bank,
  182. bfin_read_SICB_IMASK(mask_bank) |
  183. (1 << mask_bit));
  184. #endif
  185. #endif
  186. local_irq_restore_hw(flags);
  187. }
  188. #ifdef CONFIG_SMP
  189. static void bfin_internal_unmask_irq(unsigned int irq)
  190. {
  191. struct irq_desc *desc = irq_to_desc(irq);
  192. bfin_internal_unmask_irq_affinity(irq, desc->affinity);
  193. }
  194. static int bfin_internal_set_affinity(unsigned int irq, const struct cpumask *mask)
  195. {
  196. bfin_internal_mask_irq(irq);
  197. bfin_internal_unmask_irq_affinity(irq, mask);
  198. return 0;
  199. }
  200. #endif
  201. #ifdef CONFIG_PM
  202. int bfin_internal_set_wake(unsigned int irq, unsigned int state)
  203. {
  204. u32 bank, bit, wakeup = 0;
  205. unsigned long flags;
  206. bank = SIC_SYSIRQ(irq) / 32;
  207. bit = SIC_SYSIRQ(irq) % 32;
  208. switch (irq) {
  209. #ifdef IRQ_RTC
  210. case IRQ_RTC:
  211. wakeup |= WAKE;
  212. break;
  213. #endif
  214. #ifdef IRQ_CAN0_RX
  215. case IRQ_CAN0_RX:
  216. wakeup |= CANWE;
  217. break;
  218. #endif
  219. #ifdef IRQ_CAN1_RX
  220. case IRQ_CAN1_RX:
  221. wakeup |= CANWE;
  222. break;
  223. #endif
  224. #ifdef IRQ_USB_INT0
  225. case IRQ_USB_INT0:
  226. wakeup |= USBWE;
  227. break;
  228. #endif
  229. #ifdef CONFIG_BF54x
  230. case IRQ_CNT:
  231. wakeup |= ROTWE;
  232. break;
  233. #endif
  234. default:
  235. break;
  236. }
  237. local_irq_save_hw(flags);
  238. if (state) {
  239. bfin_sic_iwr[bank] |= (1 << bit);
  240. vr_wakeup |= wakeup;
  241. } else {
  242. bfin_sic_iwr[bank] &= ~(1 << bit);
  243. vr_wakeup &= ~wakeup;
  244. }
  245. local_irq_restore_hw(flags);
  246. return 0;
  247. }
  248. #endif
  249. static struct irq_chip bfin_core_irqchip = {
  250. .name = "CORE",
  251. .ack = bfin_ack_noop,
  252. .mask = bfin_core_mask_irq,
  253. .unmask = bfin_core_unmask_irq,
  254. };
  255. static struct irq_chip bfin_internal_irqchip = {
  256. .name = "INTN",
  257. .ack = bfin_ack_noop,
  258. .mask = bfin_internal_mask_irq,
  259. .unmask = bfin_internal_unmask_irq,
  260. .mask_ack = bfin_internal_mask_irq,
  261. .disable = bfin_internal_mask_irq,
  262. .enable = bfin_internal_unmask_irq,
  263. #ifdef CONFIG_SMP
  264. .set_affinity = bfin_internal_set_affinity,
  265. #endif
  266. #ifdef CONFIG_PM
  267. .set_wake = bfin_internal_set_wake,
  268. #endif
  269. };
  270. static void bfin_handle_irq(unsigned irq)
  271. {
  272. #ifdef CONFIG_IPIPE
  273. struct pt_regs regs; /* Contents not used. */
  274. ipipe_trace_irq_entry(irq);
  275. __ipipe_handle_irq(irq, &regs);
  276. ipipe_trace_irq_exit(irq);
  277. #else /* !CONFIG_IPIPE */
  278. struct irq_desc *desc = irq_desc + irq;
  279. desc->handle_irq(irq, desc);
  280. #endif /* !CONFIG_IPIPE */
  281. }
  282. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  283. static int error_int_mask;
  284. static void bfin_generic_error_mask_irq(unsigned int irq)
  285. {
  286. error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
  287. if (!error_int_mask)
  288. bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
  289. }
  290. static void bfin_generic_error_unmask_irq(unsigned int irq)
  291. {
  292. bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
  293. error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
  294. }
  295. static struct irq_chip bfin_generic_error_irqchip = {
  296. .name = "ERROR",
  297. .ack = bfin_ack_noop,
  298. .mask_ack = bfin_generic_error_mask_irq,
  299. .mask = bfin_generic_error_mask_irq,
  300. .unmask = bfin_generic_error_unmask_irq,
  301. };
  302. static void bfin_demux_error_irq(unsigned int int_err_irq,
  303. struct irq_desc *inta_desc)
  304. {
  305. int irq = 0;
  306. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  307. if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
  308. irq = IRQ_MAC_ERROR;
  309. else
  310. #endif
  311. if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
  312. irq = IRQ_SPORT0_ERROR;
  313. else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
  314. irq = IRQ_SPORT1_ERROR;
  315. else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
  316. irq = IRQ_PPI_ERROR;
  317. else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
  318. irq = IRQ_CAN_ERROR;
  319. else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
  320. irq = IRQ_SPI_ERROR;
  321. else if ((bfin_read_UART0_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
  322. irq = IRQ_UART0_ERROR;
  323. else if ((bfin_read_UART1_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
  324. irq = IRQ_UART1_ERROR;
  325. if (irq) {
  326. if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR)))
  327. bfin_handle_irq(irq);
  328. else {
  329. switch (irq) {
  330. case IRQ_PPI_ERROR:
  331. bfin_write_PPI_STATUS(PPI_ERR_MASK);
  332. break;
  333. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  334. case IRQ_MAC_ERROR:
  335. bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
  336. break;
  337. #endif
  338. case IRQ_SPORT0_ERROR:
  339. bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
  340. break;
  341. case IRQ_SPORT1_ERROR:
  342. bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
  343. break;
  344. case IRQ_CAN_ERROR:
  345. bfin_write_CAN_GIS(CAN_ERR_MASK);
  346. break;
  347. case IRQ_SPI_ERROR:
  348. bfin_write_SPI_STAT(SPI_ERR_MASK);
  349. break;
  350. default:
  351. break;
  352. }
  353. pr_debug("IRQ %d:"
  354. " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
  355. irq);
  356. }
  357. } else
  358. printk(KERN_ERR
  359. "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
  360. " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
  361. __func__, __FILE__, __LINE__);
  362. }
  363. #endif /* BF537_GENERIC_ERROR_INT_DEMUX */
  364. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  365. static int mac_stat_int_mask;
  366. static void bfin_mac_status_ack_irq(unsigned int irq)
  367. {
  368. switch (irq) {
  369. case IRQ_MAC_MMCINT:
  370. bfin_write_EMAC_MMC_TIRQS(
  371. bfin_read_EMAC_MMC_TIRQE() &
  372. bfin_read_EMAC_MMC_TIRQS());
  373. bfin_write_EMAC_MMC_RIRQS(
  374. bfin_read_EMAC_MMC_RIRQE() &
  375. bfin_read_EMAC_MMC_RIRQS());
  376. break;
  377. case IRQ_MAC_RXFSINT:
  378. bfin_write_EMAC_RX_STKY(
  379. bfin_read_EMAC_RX_IRQE() &
  380. bfin_read_EMAC_RX_STKY());
  381. break;
  382. case IRQ_MAC_TXFSINT:
  383. bfin_write_EMAC_TX_STKY(
  384. bfin_read_EMAC_TX_IRQE() &
  385. bfin_read_EMAC_TX_STKY());
  386. break;
  387. case IRQ_MAC_WAKEDET:
  388. bfin_write_EMAC_WKUP_CTL(
  389. bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
  390. break;
  391. default:
  392. /* These bits are W1C */
  393. bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
  394. break;
  395. }
  396. }
  397. static void bfin_mac_status_mask_irq(unsigned int irq)
  398. {
  399. mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
  400. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  401. switch (irq) {
  402. case IRQ_MAC_PHYINT:
  403. bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
  404. break;
  405. default:
  406. break;
  407. }
  408. #else
  409. if (!mac_stat_int_mask)
  410. bfin_internal_mask_irq(IRQ_MAC_ERROR);
  411. #endif
  412. bfin_mac_status_ack_irq(irq);
  413. }
  414. static void bfin_mac_status_unmask_irq(unsigned int irq)
  415. {
  416. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  417. switch (irq) {
  418. case IRQ_MAC_PHYINT:
  419. bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
  420. break;
  421. default:
  422. break;
  423. }
  424. #else
  425. if (!mac_stat_int_mask)
  426. bfin_internal_unmask_irq(IRQ_MAC_ERROR);
  427. #endif
  428. mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
  429. }
  430. #ifdef CONFIG_PM
  431. int bfin_mac_status_set_wake(unsigned int irq, unsigned int state)
  432. {
  433. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  434. return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
  435. #else
  436. return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
  437. #endif
  438. }
  439. #endif
  440. static struct irq_chip bfin_mac_status_irqchip = {
  441. .name = "MACST",
  442. .ack = bfin_ack_noop,
  443. .mask_ack = bfin_mac_status_mask_irq,
  444. .mask = bfin_mac_status_mask_irq,
  445. .unmask = bfin_mac_status_unmask_irq,
  446. #ifdef CONFIG_PM
  447. .set_wake = bfin_mac_status_set_wake,
  448. #endif
  449. };
  450. static void bfin_demux_mac_status_irq(unsigned int int_err_irq,
  451. struct irq_desc *inta_desc)
  452. {
  453. int i, irq = 0;
  454. u32 status = bfin_read_EMAC_SYSTAT();
  455. for (i = 0; i < (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
  456. if (status & (1L << i)) {
  457. irq = IRQ_MAC_PHYINT + i;
  458. break;
  459. }
  460. if (irq) {
  461. if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
  462. bfin_handle_irq(irq);
  463. } else {
  464. bfin_mac_status_ack_irq(irq);
  465. pr_debug("IRQ %d:"
  466. " MASKED MAC ERROR INTERRUPT ASSERTED\n",
  467. irq);
  468. }
  469. } else
  470. printk(KERN_ERR
  471. "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
  472. " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
  473. __func__, __FILE__, __LINE__);
  474. }
  475. #endif
  476. static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
  477. {
  478. #ifdef CONFIG_IPIPE
  479. _set_irq_handler(irq, handle_level_irq);
  480. #else
  481. struct irq_desc *desc = irq_desc + irq;
  482. /* May not call generic set_irq_handler() due to spinlock
  483. recursion. */
  484. desc->handle_irq = handle;
  485. #endif
  486. }
  487. static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
  488. extern void bfin_gpio_irq_prepare(unsigned gpio);
  489. #if !defined(CONFIG_BF54x)
  490. static void bfin_gpio_ack_irq(unsigned int irq)
  491. {
  492. /* AFAIK ack_irq in case mask_ack is provided
  493. * get's only called for edge sense irqs
  494. */
  495. set_gpio_data(irq_to_gpio(irq), 0);
  496. }
  497. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  498. {
  499. struct irq_desc *desc = irq_desc + irq;
  500. u32 gpionr = irq_to_gpio(irq);
  501. if (desc->handle_irq == handle_edge_irq)
  502. set_gpio_data(gpionr, 0);
  503. set_gpio_maska(gpionr, 0);
  504. }
  505. static void bfin_gpio_mask_irq(unsigned int irq)
  506. {
  507. set_gpio_maska(irq_to_gpio(irq), 0);
  508. }
  509. static void bfin_gpio_unmask_irq(unsigned int irq)
  510. {
  511. set_gpio_maska(irq_to_gpio(irq), 1);
  512. }
  513. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  514. {
  515. u32 gpionr = irq_to_gpio(irq);
  516. if (__test_and_set_bit(gpionr, gpio_enabled))
  517. bfin_gpio_irq_prepare(gpionr);
  518. bfin_gpio_unmask_irq(irq);
  519. return 0;
  520. }
  521. static void bfin_gpio_irq_shutdown(unsigned int irq)
  522. {
  523. u32 gpionr = irq_to_gpio(irq);
  524. bfin_gpio_mask_irq(irq);
  525. __clear_bit(gpionr, gpio_enabled);
  526. bfin_gpio_irq_free(gpionr);
  527. }
  528. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  529. {
  530. int ret;
  531. char buf[16];
  532. u32 gpionr = irq_to_gpio(irq);
  533. if (type == IRQ_TYPE_PROBE) {
  534. /* only probe unenabled GPIO interrupt lines */
  535. if (test_bit(gpionr, gpio_enabled))
  536. return 0;
  537. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  538. }
  539. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  540. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  541. snprintf(buf, 16, "gpio-irq%d", irq);
  542. ret = bfin_gpio_irq_request(gpionr, buf);
  543. if (ret)
  544. return ret;
  545. if (__test_and_set_bit(gpionr, gpio_enabled))
  546. bfin_gpio_irq_prepare(gpionr);
  547. } else {
  548. __clear_bit(gpionr, gpio_enabled);
  549. return 0;
  550. }
  551. set_gpio_inen(gpionr, 0);
  552. set_gpio_dir(gpionr, 0);
  553. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  554. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  555. set_gpio_both(gpionr, 1);
  556. else
  557. set_gpio_both(gpionr, 0);
  558. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  559. set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
  560. else
  561. set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
  562. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  563. set_gpio_edge(gpionr, 1);
  564. set_gpio_inen(gpionr, 1);
  565. set_gpio_data(gpionr, 0);
  566. } else {
  567. set_gpio_edge(gpionr, 0);
  568. set_gpio_inen(gpionr, 1);
  569. }
  570. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  571. bfin_set_irq_handler(irq, handle_edge_irq);
  572. else
  573. bfin_set_irq_handler(irq, handle_level_irq);
  574. return 0;
  575. }
  576. #ifdef CONFIG_PM
  577. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  578. {
  579. unsigned gpio = irq_to_gpio(irq);
  580. if (state)
  581. gpio_pm_wakeup_request(gpio, PM_WAKE_IGNORE);
  582. else
  583. gpio_pm_wakeup_free(gpio);
  584. return 0;
  585. }
  586. #endif
  587. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  588. struct irq_desc *desc)
  589. {
  590. unsigned int i, gpio, mask, irq, search = 0;
  591. switch (inta_irq) {
  592. #if defined(CONFIG_BF53x)
  593. case IRQ_PROG_INTA:
  594. irq = IRQ_PF0;
  595. search = 1;
  596. break;
  597. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  598. case IRQ_MAC_RX:
  599. irq = IRQ_PH0;
  600. break;
  601. # endif
  602. #elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
  603. case IRQ_PORTF_INTA:
  604. irq = IRQ_PF0;
  605. break;
  606. #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
  607. case IRQ_PORTF_INTA:
  608. irq = IRQ_PF0;
  609. break;
  610. case IRQ_PORTG_INTA:
  611. irq = IRQ_PG0;
  612. break;
  613. case IRQ_PORTH_INTA:
  614. irq = IRQ_PH0;
  615. break;
  616. #elif defined(CONFIG_BF561)
  617. case IRQ_PROG0_INTA:
  618. irq = IRQ_PF0;
  619. break;
  620. case IRQ_PROG1_INTA:
  621. irq = IRQ_PF16;
  622. break;
  623. case IRQ_PROG2_INTA:
  624. irq = IRQ_PF32;
  625. break;
  626. #endif
  627. default:
  628. BUG();
  629. return;
  630. }
  631. if (search) {
  632. for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
  633. irq += i;
  634. mask = get_gpiop_data(i) & get_gpiop_maska(i);
  635. while (mask) {
  636. if (mask & 1)
  637. bfin_handle_irq(irq);
  638. irq++;
  639. mask >>= 1;
  640. }
  641. }
  642. } else {
  643. gpio = irq_to_gpio(irq);
  644. mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
  645. do {
  646. if (mask & 1)
  647. bfin_handle_irq(irq);
  648. irq++;
  649. mask >>= 1;
  650. } while (mask);
  651. }
  652. }
  653. #else /* CONFIG_BF54x */
  654. #define NR_PINT_SYS_IRQS 4
  655. #define NR_PINT_BITS 32
  656. #define NR_PINTS 160
  657. #define IRQ_NOT_AVAIL 0xFF
  658. #define PINT_2_BANK(x) ((x) >> 5)
  659. #define PINT_2_BIT(x) ((x) & 0x1F)
  660. #define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
  661. static unsigned char irq2pint_lut[NR_PINTS];
  662. static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
  663. struct pin_int_t {
  664. unsigned int mask_set;
  665. unsigned int mask_clear;
  666. unsigned int request;
  667. unsigned int assign;
  668. unsigned int edge_set;
  669. unsigned int edge_clear;
  670. unsigned int invert_set;
  671. unsigned int invert_clear;
  672. unsigned int pinstate;
  673. unsigned int latch;
  674. };
  675. static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
  676. (struct pin_int_t *)PINT0_MASK_SET,
  677. (struct pin_int_t *)PINT1_MASK_SET,
  678. (struct pin_int_t *)PINT2_MASK_SET,
  679. (struct pin_int_t *)PINT3_MASK_SET,
  680. };
  681. inline unsigned int get_irq_base(u32 bank, u8 bmap)
  682. {
  683. unsigned int irq_base;
  684. if (bank < 2) { /*PA-PB */
  685. irq_base = IRQ_PA0 + bmap * 16;
  686. } else { /*PC-PJ */
  687. irq_base = IRQ_PC0 + bmap * 16;
  688. }
  689. return irq_base;
  690. }
  691. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  692. void init_pint_lut(void)
  693. {
  694. u16 bank, bit, irq_base, bit_pos;
  695. u32 pint_assign;
  696. u8 bmap;
  697. memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
  698. for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
  699. pint_assign = pint[bank]->assign;
  700. for (bit = 0; bit < NR_PINT_BITS; bit++) {
  701. bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
  702. irq_base = get_irq_base(bank, bmap);
  703. irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
  704. bit_pos = bit + bank * NR_PINT_BITS;
  705. pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
  706. irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
  707. }
  708. }
  709. }
  710. static void bfin_gpio_ack_irq(unsigned int irq)
  711. {
  712. struct irq_desc *desc = irq_desc + irq;
  713. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  714. u32 pintbit = PINT_BIT(pint_val);
  715. u32 bank = PINT_2_BANK(pint_val);
  716. if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
  717. if (pint[bank]->invert_set & pintbit)
  718. pint[bank]->invert_clear = pintbit;
  719. else
  720. pint[bank]->invert_set = pintbit;
  721. }
  722. pint[bank]->request = pintbit;
  723. }
  724. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  725. {
  726. struct irq_desc *desc = irq_desc + irq;
  727. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  728. u32 pintbit = PINT_BIT(pint_val);
  729. u32 bank = PINT_2_BANK(pint_val);
  730. if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
  731. if (pint[bank]->invert_set & pintbit)
  732. pint[bank]->invert_clear = pintbit;
  733. else
  734. pint[bank]->invert_set = pintbit;
  735. }
  736. pint[bank]->request = pintbit;
  737. pint[bank]->mask_clear = pintbit;
  738. }
  739. static void bfin_gpio_mask_irq(unsigned int irq)
  740. {
  741. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  742. pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
  743. }
  744. static void bfin_gpio_unmask_irq(unsigned int irq)
  745. {
  746. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  747. u32 pintbit = PINT_BIT(pint_val);
  748. u32 bank = PINT_2_BANK(pint_val);
  749. pint[bank]->request = pintbit;
  750. pint[bank]->mask_set = pintbit;
  751. }
  752. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  753. {
  754. u32 gpionr = irq_to_gpio(irq);
  755. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  756. if (pint_val == IRQ_NOT_AVAIL) {
  757. printk(KERN_ERR
  758. "GPIO IRQ %d :Not in PINT Assign table "
  759. "Reconfigure Interrupt to Port Assignemt\n", irq);
  760. return -ENODEV;
  761. }
  762. if (__test_and_set_bit(gpionr, gpio_enabled))
  763. bfin_gpio_irq_prepare(gpionr);
  764. bfin_gpio_unmask_irq(irq);
  765. return 0;
  766. }
  767. static void bfin_gpio_irq_shutdown(unsigned int irq)
  768. {
  769. u32 gpionr = irq_to_gpio(irq);
  770. bfin_gpio_mask_irq(irq);
  771. __clear_bit(gpionr, gpio_enabled);
  772. bfin_gpio_irq_free(gpionr);
  773. }
  774. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  775. {
  776. int ret;
  777. char buf[16];
  778. u32 gpionr = irq_to_gpio(irq);
  779. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  780. u32 pintbit = PINT_BIT(pint_val);
  781. u32 bank = PINT_2_BANK(pint_val);
  782. if (pint_val == IRQ_NOT_AVAIL)
  783. return -ENODEV;
  784. if (type == IRQ_TYPE_PROBE) {
  785. /* only probe unenabled GPIO interrupt lines */
  786. if (test_bit(gpionr, gpio_enabled))
  787. return 0;
  788. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  789. }
  790. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  791. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  792. snprintf(buf, 16, "gpio-irq%d", irq);
  793. ret = bfin_gpio_irq_request(gpionr, buf);
  794. if (ret)
  795. return ret;
  796. if (__test_and_set_bit(gpionr, gpio_enabled))
  797. bfin_gpio_irq_prepare(gpionr);
  798. } else {
  799. __clear_bit(gpionr, gpio_enabled);
  800. return 0;
  801. }
  802. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  803. pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
  804. else
  805. pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
  806. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  807. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  808. if (gpio_get_value(gpionr))
  809. pint[bank]->invert_set = pintbit;
  810. else
  811. pint[bank]->invert_clear = pintbit;
  812. }
  813. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  814. pint[bank]->edge_set = pintbit;
  815. bfin_set_irq_handler(irq, handle_edge_irq);
  816. } else {
  817. pint[bank]->edge_clear = pintbit;
  818. bfin_set_irq_handler(irq, handle_level_irq);
  819. }
  820. return 0;
  821. }
  822. #ifdef CONFIG_PM
  823. u32 pint_saved_masks[NR_PINT_SYS_IRQS];
  824. u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
  825. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  826. {
  827. u32 pint_irq;
  828. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  829. u32 bank = PINT_2_BANK(pint_val);
  830. u32 pintbit = PINT_BIT(pint_val);
  831. switch (bank) {
  832. case 0:
  833. pint_irq = IRQ_PINT0;
  834. break;
  835. case 2:
  836. pint_irq = IRQ_PINT2;
  837. break;
  838. case 3:
  839. pint_irq = IRQ_PINT3;
  840. break;
  841. case 1:
  842. pint_irq = IRQ_PINT1;
  843. break;
  844. default:
  845. return -EINVAL;
  846. }
  847. bfin_internal_set_wake(pint_irq, state);
  848. if (state)
  849. pint_wakeup_masks[bank] |= pintbit;
  850. else
  851. pint_wakeup_masks[bank] &= ~pintbit;
  852. return 0;
  853. }
  854. u32 bfin_pm_setup(void)
  855. {
  856. u32 val, i;
  857. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  858. val = pint[i]->mask_clear;
  859. pint_saved_masks[i] = val;
  860. if (val ^ pint_wakeup_masks[i]) {
  861. pint[i]->mask_clear = val;
  862. pint[i]->mask_set = pint_wakeup_masks[i];
  863. }
  864. }
  865. return 0;
  866. }
  867. void bfin_pm_restore(void)
  868. {
  869. u32 i, val;
  870. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  871. val = pint_saved_masks[i];
  872. if (val ^ pint_wakeup_masks[i]) {
  873. pint[i]->mask_clear = pint[i]->mask_clear;
  874. pint[i]->mask_set = val;
  875. }
  876. }
  877. }
  878. #endif
  879. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  880. struct irq_desc *desc)
  881. {
  882. u32 bank, pint_val;
  883. u32 request, irq;
  884. switch (inta_irq) {
  885. case IRQ_PINT0:
  886. bank = 0;
  887. break;
  888. case IRQ_PINT2:
  889. bank = 2;
  890. break;
  891. case IRQ_PINT3:
  892. bank = 3;
  893. break;
  894. case IRQ_PINT1:
  895. bank = 1;
  896. break;
  897. default:
  898. return;
  899. }
  900. pint_val = bank * NR_PINT_BITS;
  901. request = pint[bank]->request;
  902. while (request) {
  903. if (request & 1) {
  904. irq = pint2irq_lut[pint_val] + SYS_IRQS;
  905. bfin_handle_irq(irq);
  906. }
  907. pint_val++;
  908. request >>= 1;
  909. }
  910. }
  911. #endif
  912. static struct irq_chip bfin_gpio_irqchip = {
  913. .name = "GPIO",
  914. .ack = bfin_gpio_ack_irq,
  915. .mask = bfin_gpio_mask_irq,
  916. .mask_ack = bfin_gpio_mask_ack_irq,
  917. .unmask = bfin_gpio_unmask_irq,
  918. .disable = bfin_gpio_mask_irq,
  919. .enable = bfin_gpio_unmask_irq,
  920. .set_type = bfin_gpio_irq_type,
  921. .startup = bfin_gpio_irq_startup,
  922. .shutdown = bfin_gpio_irq_shutdown,
  923. #ifdef CONFIG_PM
  924. .set_wake = bfin_gpio_set_wake,
  925. #endif
  926. };
  927. void __cpuinit init_exception_vectors(void)
  928. {
  929. /* cannot program in software:
  930. * evt0 - emulation (jtag)
  931. * evt1 - reset
  932. */
  933. bfin_write_EVT2(evt_nmi);
  934. bfin_write_EVT3(trap);
  935. bfin_write_EVT5(evt_ivhw);
  936. bfin_write_EVT6(evt_timer);
  937. bfin_write_EVT7(evt_evt7);
  938. bfin_write_EVT8(evt_evt8);
  939. bfin_write_EVT9(evt_evt9);
  940. bfin_write_EVT10(evt_evt10);
  941. bfin_write_EVT11(evt_evt11);
  942. bfin_write_EVT12(evt_evt12);
  943. bfin_write_EVT13(evt_evt13);
  944. bfin_write_EVT14(evt_evt14);
  945. bfin_write_EVT15(evt_system_call);
  946. CSYNC();
  947. }
  948. /*
  949. * This function should be called during kernel startup to initialize
  950. * the BFin IRQ handling routines.
  951. */
  952. int __init init_arch_irq(void)
  953. {
  954. int irq;
  955. unsigned long ilat = 0;
  956. /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
  957. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
  958. || defined(BF538_FAMILY) || defined(CONFIG_BF51x)
  959. bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
  960. bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
  961. # ifdef CONFIG_BF54x
  962. bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
  963. # endif
  964. # ifdef CONFIG_SMP
  965. bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
  966. bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
  967. # endif
  968. #else
  969. bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
  970. #endif
  971. local_irq_disable();
  972. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  973. /* Clear EMAC Interrupt Status bits so we can demux it later */
  974. bfin_write_EMAC_SYSTAT(-1);
  975. #endif
  976. #ifdef CONFIG_BF54x
  977. # ifdef CONFIG_PINTx_REASSIGN
  978. pint[0]->assign = CONFIG_PINT0_ASSIGN;
  979. pint[1]->assign = CONFIG_PINT1_ASSIGN;
  980. pint[2]->assign = CONFIG_PINT2_ASSIGN;
  981. pint[3]->assign = CONFIG_PINT3_ASSIGN;
  982. # endif
  983. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  984. init_pint_lut();
  985. #endif
  986. for (irq = 0; irq <= SYS_IRQS; irq++) {
  987. if (irq <= IRQ_CORETMR)
  988. set_irq_chip(irq, &bfin_core_irqchip);
  989. else
  990. set_irq_chip(irq, &bfin_internal_irqchip);
  991. switch (irq) {
  992. #if defined(CONFIG_BF53x)
  993. case IRQ_PROG_INTA:
  994. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  995. case IRQ_MAC_RX:
  996. # endif
  997. #elif defined(CONFIG_BF54x)
  998. case IRQ_PINT0:
  999. case IRQ_PINT1:
  1000. case IRQ_PINT2:
  1001. case IRQ_PINT3:
  1002. #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
  1003. case IRQ_PORTF_INTA:
  1004. case IRQ_PORTG_INTA:
  1005. case IRQ_PORTH_INTA:
  1006. #elif defined(CONFIG_BF561)
  1007. case IRQ_PROG0_INTA:
  1008. case IRQ_PROG1_INTA:
  1009. case IRQ_PROG2_INTA:
  1010. #elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
  1011. case IRQ_PORTF_INTA:
  1012. #endif
  1013. set_irq_chained_handler(irq,
  1014. bfin_demux_gpio_irq);
  1015. break;
  1016. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  1017. case IRQ_GENERIC_ERROR:
  1018. set_irq_chained_handler(irq, bfin_demux_error_irq);
  1019. break;
  1020. #endif
  1021. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  1022. case IRQ_MAC_ERROR:
  1023. set_irq_chained_handler(irq, bfin_demux_mac_status_irq);
  1024. break;
  1025. #endif
  1026. #ifdef CONFIG_SMP
  1027. case IRQ_SUPPLE_0:
  1028. case IRQ_SUPPLE_1:
  1029. set_irq_handler(irq, handle_percpu_irq);
  1030. break;
  1031. #endif
  1032. #ifdef CONFIG_TICKSOURCE_CORETMR
  1033. case IRQ_CORETMR:
  1034. # ifdef CONFIG_SMP
  1035. set_irq_handler(irq, handle_percpu_irq);
  1036. break;
  1037. # else
  1038. set_irq_handler(irq, handle_simple_irq);
  1039. break;
  1040. # endif
  1041. #endif
  1042. #ifdef CONFIG_TICKSOURCE_GPTMR0
  1043. case IRQ_TIMER0:
  1044. set_irq_handler(irq, handle_simple_irq);
  1045. break;
  1046. #endif
  1047. #ifdef CONFIG_IPIPE
  1048. default:
  1049. set_irq_handler(irq, handle_level_irq);
  1050. break;
  1051. #else /* !CONFIG_IPIPE */
  1052. default:
  1053. set_irq_handler(irq, handle_simple_irq);
  1054. break;
  1055. #endif /* !CONFIG_IPIPE */
  1056. }
  1057. }
  1058. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  1059. for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
  1060. set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
  1061. handle_level_irq);
  1062. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  1063. set_irq_chained_handler(IRQ_MAC_ERROR, bfin_demux_mac_status_irq);
  1064. #endif
  1065. #endif
  1066. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  1067. for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
  1068. set_irq_chip_and_handler(irq, &bfin_mac_status_irqchip,
  1069. handle_level_irq);
  1070. #endif
  1071. /* if configured as edge, then will be changed to do_edge_IRQ */
  1072. for (irq = GPIO_IRQ_BASE;
  1073. irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
  1074. set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
  1075. handle_level_irq);
  1076. bfin_write_IMASK(0);
  1077. CSYNC();
  1078. ilat = bfin_read_ILAT();
  1079. CSYNC();
  1080. bfin_write_ILAT(ilat);
  1081. CSYNC();
  1082. printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
  1083. /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
  1084. * local_irq_enable()
  1085. */
  1086. program_IAR();
  1087. /* Therefore it's better to setup IARs before interrupts enabled */
  1088. search_IAR();
  1089. /* Enable interrupts IVG7-15 */
  1090. bfin_irq_flags |= IMASK_IVG15 |
  1091. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  1092. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  1093. /* This implicitly covers ANOMALY_05000171
  1094. * Boot-ROM code modifies SICA_IWRx wakeup registers
  1095. */
  1096. #ifdef SIC_IWR0
  1097. bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
  1098. # ifdef SIC_IWR1
  1099. /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
  1100. * will screw up the bootrom as it relies on MDMA0/1 waking it
  1101. * up from IDLE instructions. See this report for more info:
  1102. * http://blackfin.uclinux.org/gf/tracker/4323
  1103. */
  1104. if (ANOMALY_05000435)
  1105. bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
  1106. else
  1107. bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
  1108. # endif
  1109. # ifdef SIC_IWR2
  1110. bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
  1111. # endif
  1112. #else
  1113. bfin_write_SIC_IWR(IWR_DISABLE_ALL);
  1114. #endif
  1115. return 0;
  1116. }
  1117. #ifdef CONFIG_DO_IRQ_L1
  1118. __attribute__((l1_text))
  1119. #endif
  1120. void do_irq(int vec, struct pt_regs *fp)
  1121. {
  1122. if (vec == EVT_IVTMR_P) {
  1123. vec = IRQ_CORETMR;
  1124. } else {
  1125. struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
  1126. struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
  1127. #if defined(SIC_ISR0) || defined(SICA_ISR0)
  1128. unsigned long sic_status[3];
  1129. if (smp_processor_id()) {
  1130. # ifdef SICB_ISR0
  1131. /* This will be optimized out in UP mode. */
  1132. sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
  1133. sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
  1134. # endif
  1135. } else {
  1136. sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
  1137. sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
  1138. }
  1139. # ifdef SIC_ISR2
  1140. sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
  1141. # endif
  1142. for (;; ivg++) {
  1143. if (ivg >= ivg_stop) {
  1144. atomic_inc(&num_spurious);
  1145. return;
  1146. }
  1147. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  1148. break;
  1149. }
  1150. #else
  1151. unsigned long sic_status;
  1152. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  1153. for (;; ivg++) {
  1154. if (ivg >= ivg_stop) {
  1155. atomic_inc(&num_spurious);
  1156. return;
  1157. } else if (sic_status & ivg->isrflag)
  1158. break;
  1159. }
  1160. #endif
  1161. vec = ivg->irqno;
  1162. }
  1163. asm_do_IRQ(vec, fp);
  1164. }
  1165. #ifdef CONFIG_IPIPE
  1166. int __ipipe_get_irq_priority(unsigned irq)
  1167. {
  1168. int ient, prio;
  1169. if (irq <= IRQ_CORETMR)
  1170. return irq;
  1171. for (ient = 0; ient < NR_PERI_INTS; ient++) {
  1172. struct ivgx *ivg = ivg_table + ient;
  1173. if (ivg->irqno == irq) {
  1174. for (prio = 0; prio <= IVG13-IVG7; prio++) {
  1175. if (ivg7_13[prio].ifirst <= ivg &&
  1176. ivg7_13[prio].istop > ivg)
  1177. return IVG7 + prio;
  1178. }
  1179. }
  1180. }
  1181. return IVG15;
  1182. }
  1183. /* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
  1184. #ifdef CONFIG_DO_IRQ_L1
  1185. __attribute__((l1_text))
  1186. #endif
  1187. asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
  1188. {
  1189. struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
  1190. struct ipipe_domain *this_domain = __ipipe_current_domain;
  1191. struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
  1192. struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
  1193. int irq, s;
  1194. if (likely(vec == EVT_IVTMR_P))
  1195. irq = IRQ_CORETMR;
  1196. else {
  1197. #if defined(SIC_ISR0) || defined(SICA_ISR0)
  1198. unsigned long sic_status[3];
  1199. sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
  1200. sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
  1201. # ifdef SIC_ISR2
  1202. sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
  1203. # endif
  1204. for (;; ivg++) {
  1205. if (ivg >= ivg_stop) {
  1206. atomic_inc(&num_spurious);
  1207. return 0;
  1208. }
  1209. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  1210. break;
  1211. }
  1212. #else
  1213. unsigned long sic_status;
  1214. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  1215. for (;; ivg++) {
  1216. if (ivg >= ivg_stop) {
  1217. atomic_inc(&num_spurious);
  1218. return 0;
  1219. } else if (sic_status & ivg->isrflag)
  1220. break;
  1221. }
  1222. #endif
  1223. irq = ivg->irqno;
  1224. }
  1225. if (irq == IRQ_SYSTMR) {
  1226. #if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
  1227. bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
  1228. #endif
  1229. /* This is basically what we need from the register frame. */
  1230. __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
  1231. __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
  1232. if (this_domain != ipipe_root_domain)
  1233. __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
  1234. else
  1235. __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
  1236. }
  1237. if (this_domain == ipipe_root_domain) {
  1238. s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
  1239. barrier();
  1240. }
  1241. ipipe_trace_irq_entry(irq);
  1242. __ipipe_handle_irq(irq, regs);
  1243. ipipe_trace_irq_exit(irq);
  1244. if (this_domain == ipipe_root_domain) {
  1245. set_thread_flag(TIF_IRQ_SYNC);
  1246. if (!s) {
  1247. __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
  1248. return !test_bit(IPIPE_STALL_FLAG, &p->status);
  1249. }
  1250. }
  1251. return 0;
  1252. }
  1253. #endif /* CONFIG_IPIPE */