cacheflush.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * Blackfin low-level cache routines
  3. *
  4. * Copyright 2004-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #ifndef _BLACKFIN_CACHEFLUSH_H
  9. #define _BLACKFIN_CACHEFLUSH_H
  10. #include <asm/blackfin.h> /* for SSYNC() */
  11. #include <asm/sections.h> /* for _ramend */
  12. extern void blackfin_icache_flush_range(unsigned long start_address, unsigned long end_address);
  13. extern void blackfin_dcache_flush_range(unsigned long start_address, unsigned long end_address);
  14. extern void blackfin_dcache_invalidate_range(unsigned long start_address, unsigned long end_address);
  15. extern void blackfin_dflush_page(void *page);
  16. extern void blackfin_invalidate_entire_dcache(void);
  17. extern void blackfin_invalidate_entire_icache(void);
  18. #define flush_dcache_mmap_lock(mapping) do { } while (0)
  19. #define flush_dcache_mmap_unlock(mapping) do { } while (0)
  20. #define flush_cache_mm(mm) do { } while (0)
  21. #define flush_cache_range(vma, start, end) do { } while (0)
  22. #define flush_cache_page(vma, vmaddr) do { } while (0)
  23. #define flush_cache_vmap(start, end) do { } while (0)
  24. #define flush_cache_vunmap(start, end) do { } while (0)
  25. #ifdef CONFIG_SMP
  26. #define flush_icache_range_others(start, end) \
  27. smp_icache_flush_range_others((start), (end))
  28. #else
  29. #define flush_icache_range_others(start, end) do { } while (0)
  30. #endif
  31. static inline void flush_icache_range(unsigned start, unsigned end)
  32. {
  33. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  34. blackfin_dcache_flush_range(start, end);
  35. #endif
  36. /* Make sure all write buffers in the data side of the core
  37. * are flushed before trying to invalidate the icache. This
  38. * needs to be after the data flush and before the icache
  39. * flush so that the SSYNC does the right thing in preventing
  40. * the instruction prefetcher from hitting things in cached
  41. * memory at the wrong time -- it runs much further ahead than
  42. * the pipeline.
  43. */
  44. SSYNC();
  45. #if defined(CONFIG_BFIN_ICACHE)
  46. blackfin_icache_flush_range(start, end);
  47. flush_icache_range_others(start, end);
  48. #endif
  49. }
  50. #define copy_to_user_page(vma, page, vaddr, dst, src, len) \
  51. do { memcpy(dst, src, len); \
  52. flush_icache_range((unsigned) (dst), (unsigned) (dst) + (len)); \
  53. } while (0)
  54. #define copy_from_user_page(vma, page, vaddr, dst, src, len) memcpy(dst, src, len)
  55. #if defined(CONFIG_BFIN_DCACHE)
  56. # define invalidate_dcache_range(start,end) blackfin_dcache_invalidate_range((start), (end))
  57. #else
  58. # define invalidate_dcache_range(start,end) do { } while (0)
  59. #endif
  60. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  61. # define flush_dcache_range(start,end) blackfin_dcache_flush_range((start), (end))
  62. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 1
  63. # define flush_dcache_page(page) blackfin_dflush_page(page_address(page))
  64. #else
  65. # define flush_dcache_range(start,end) do { } while (0)
  66. #define ARCH_IMPLEMENTS_FLUSH_DCACHE_PAGE 0
  67. # define flush_dcache_page(page) do { } while (0)
  68. #endif
  69. extern unsigned long reserved_mem_dcache_on;
  70. extern unsigned long reserved_mem_icache_on;
  71. static inline int bfin_addr_dcacheable(unsigned long addr)
  72. {
  73. #ifdef CONFIG_BFIN_EXTMEM_DCACHEABLE
  74. if (addr < (_ramend - DMA_UNCACHED_REGION))
  75. return 1;
  76. #endif
  77. if (reserved_mem_dcache_on &&
  78. addr >= _ramend && addr < physical_mem_end)
  79. return 1;
  80. #ifdef CONFIG_BFIN_L2_DCACHEABLE
  81. if (addr >= L2_START && addr < L2_START + L2_LENGTH)
  82. return 1;
  83. #endif
  84. return 0;
  85. }
  86. #endif /* _BLACKFIN_ICACHEFLUSH_H */