pcie.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * arch/arm/plat-orion/pcie.c
  3. *
  4. * Marvell Orion SoC PCIe handling.
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/pci.h>
  12. #include <linux/mbus.h>
  13. #include <asm/mach/pci.h>
  14. #include <plat/pcie.h>
  15. /*
  16. * PCIe unit register offsets.
  17. */
  18. #define PCIE_DEV_ID_OFF 0x0000
  19. #define PCIE_CMD_OFF 0x0004
  20. #define PCIE_DEV_REV_OFF 0x0008
  21. #define PCIE_BAR_LO_OFF(n) (0x0010 + ((n) << 3))
  22. #define PCIE_BAR_HI_OFF(n) (0x0014 + ((n) << 3))
  23. #define PCIE_HEADER_LOG_4_OFF 0x0128
  24. #define PCIE_BAR_CTRL_OFF(n) (0x1804 + ((n - 1) * 4))
  25. #define PCIE_WIN04_CTRL_OFF(n) (0x1820 + ((n) << 4))
  26. #define PCIE_WIN04_BASE_OFF(n) (0x1824 + ((n) << 4))
  27. #define PCIE_WIN04_REMAP_OFF(n) (0x182c + ((n) << 4))
  28. #define PCIE_WIN5_CTRL_OFF 0x1880
  29. #define PCIE_WIN5_BASE_OFF 0x1884
  30. #define PCIE_WIN5_REMAP_OFF 0x188c
  31. #define PCIE_CONF_ADDR_OFF 0x18f8
  32. #define PCIE_CONF_ADDR_EN 0x80000000
  33. #define PCIE_CONF_REG(r) ((((r) & 0xf00) << 16) | ((r) & 0xfc))
  34. #define PCIE_CONF_BUS(b) (((b) & 0xff) << 16)
  35. #define PCIE_CONF_DEV(d) (((d) & 0x1f) << 11)
  36. #define PCIE_CONF_FUNC(f) (((f) & 0x7) << 8)
  37. #define PCIE_CONF_DATA_OFF 0x18fc
  38. #define PCIE_MASK_OFF 0x1910
  39. #define PCIE_CTRL_OFF 0x1a00
  40. #define PCIE_CTRL_X1_MODE 0x0001
  41. #define PCIE_STAT_OFF 0x1a04
  42. #define PCIE_STAT_DEV_OFFS 20
  43. #define PCIE_STAT_DEV_MASK 0x1f
  44. #define PCIE_STAT_BUS_OFFS 8
  45. #define PCIE_STAT_BUS_MASK 0xff
  46. #define PCIE_STAT_LINK_DOWN 1
  47. u32 __init orion_pcie_dev_id(void __iomem *base)
  48. {
  49. return readl(base + PCIE_DEV_ID_OFF) >> 16;
  50. }
  51. u32 __init orion_pcie_rev(void __iomem *base)
  52. {
  53. return readl(base + PCIE_DEV_REV_OFF) & 0xff;
  54. }
  55. int orion_pcie_link_up(void __iomem *base)
  56. {
  57. return !(readl(base + PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN);
  58. }
  59. int __init orion_pcie_x4_mode(void __iomem *base)
  60. {
  61. return !(readl(base + PCIE_CTRL_OFF) & PCIE_CTRL_X1_MODE);
  62. }
  63. int orion_pcie_get_local_bus_nr(void __iomem *base)
  64. {
  65. u32 stat = readl(base + PCIE_STAT_OFF);
  66. return (stat >> PCIE_STAT_BUS_OFFS) & PCIE_STAT_BUS_MASK;
  67. }
  68. void __init orion_pcie_set_local_bus_nr(void __iomem *base, int nr)
  69. {
  70. u32 stat;
  71. stat = readl(base + PCIE_STAT_OFF);
  72. stat &= ~(PCIE_STAT_BUS_MASK << PCIE_STAT_BUS_OFFS);
  73. stat |= nr << PCIE_STAT_BUS_OFFS;
  74. writel(stat, base + PCIE_STAT_OFF);
  75. }
  76. /*
  77. * Setup PCIE BARs and Address Decode Wins:
  78. * BAR[0,2] -> disabled, BAR[1] -> covers all DRAM banks
  79. * WIN[0-3] -> DRAM bank[0-3]
  80. */
  81. static void __init orion_pcie_setup_wins(void __iomem *base,
  82. struct mbus_dram_target_info *dram)
  83. {
  84. u32 size;
  85. int i;
  86. /*
  87. * First, disable and clear BARs and windows.
  88. */
  89. for (i = 1; i <= 2; i++) {
  90. writel(0, base + PCIE_BAR_CTRL_OFF(i));
  91. writel(0, base + PCIE_BAR_LO_OFF(i));
  92. writel(0, base + PCIE_BAR_HI_OFF(i));
  93. }
  94. for (i = 0; i < 5; i++) {
  95. writel(0, base + PCIE_WIN04_CTRL_OFF(i));
  96. writel(0, base + PCIE_WIN04_BASE_OFF(i));
  97. writel(0, base + PCIE_WIN04_REMAP_OFF(i));
  98. }
  99. writel(0, base + PCIE_WIN5_CTRL_OFF);
  100. writel(0, base + PCIE_WIN5_BASE_OFF);
  101. writel(0, base + PCIE_WIN5_REMAP_OFF);
  102. /*
  103. * Setup windows for DDR banks. Count total DDR size on the fly.
  104. */
  105. size = 0;
  106. for (i = 0; i < dram->num_cs; i++) {
  107. struct mbus_dram_window *cs = dram->cs + i;
  108. writel(cs->base & 0xffff0000, base + PCIE_WIN04_BASE_OFF(i));
  109. writel(0, base + PCIE_WIN04_REMAP_OFF(i));
  110. writel(((cs->size - 1) & 0xffff0000) |
  111. (cs->mbus_attr << 8) |
  112. (dram->mbus_dram_target_id << 4) | 1,
  113. base + PCIE_WIN04_CTRL_OFF(i));
  114. size += cs->size;
  115. }
  116. /*
  117. * Round up 'size' to the nearest power of two.
  118. */
  119. if ((size & (size - 1)) != 0)
  120. size = 1 << fls(size);
  121. /*
  122. * Setup BAR[1] to all DRAM banks.
  123. */
  124. writel(dram->cs[0].base, base + PCIE_BAR_LO_OFF(1));
  125. writel(0, base + PCIE_BAR_HI_OFF(1));
  126. writel(((size - 1) & 0xffff0000) | 1, base + PCIE_BAR_CTRL_OFF(1));
  127. }
  128. void __init orion_pcie_setup(void __iomem *base,
  129. struct mbus_dram_target_info *dram)
  130. {
  131. u16 cmd;
  132. u32 mask;
  133. /*
  134. * Point PCIe unit MBUS decode windows to DRAM space.
  135. */
  136. orion_pcie_setup_wins(base, dram);
  137. /*
  138. * Master + slave enable.
  139. */
  140. cmd = readw(base + PCIE_CMD_OFF);
  141. cmd |= PCI_COMMAND_IO;
  142. cmd |= PCI_COMMAND_MEMORY;
  143. cmd |= PCI_COMMAND_MASTER;
  144. writew(cmd, base + PCIE_CMD_OFF);
  145. /*
  146. * Enable interrupt lines A-D.
  147. */
  148. mask = readl(base + PCIE_MASK_OFF);
  149. mask |= 0x0f000000;
  150. writel(mask, base + PCIE_MASK_OFF);
  151. }
  152. int orion_pcie_rd_conf(void __iomem *base, struct pci_bus *bus,
  153. u32 devfn, int where, int size, u32 *val)
  154. {
  155. writel(PCIE_CONF_BUS(bus->number) |
  156. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  157. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  158. PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
  159. base + PCIE_CONF_ADDR_OFF);
  160. *val = readl(base + PCIE_CONF_DATA_OFF);
  161. if (size == 1)
  162. *val = (*val >> (8 * (where & 3))) & 0xff;
  163. else if (size == 2)
  164. *val = (*val >> (8 * (where & 3))) & 0xffff;
  165. return PCIBIOS_SUCCESSFUL;
  166. }
  167. int orion_pcie_rd_conf_tlp(void __iomem *base, struct pci_bus *bus,
  168. u32 devfn, int where, int size, u32 *val)
  169. {
  170. writel(PCIE_CONF_BUS(bus->number) |
  171. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  172. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  173. PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
  174. base + PCIE_CONF_ADDR_OFF);
  175. *val = readl(base + PCIE_CONF_DATA_OFF);
  176. if (bus->number != orion_pcie_get_local_bus_nr(base) ||
  177. PCI_FUNC(devfn) != 0)
  178. *val = readl(base + PCIE_HEADER_LOG_4_OFF);
  179. if (size == 1)
  180. *val = (*val >> (8 * (where & 3))) & 0xff;
  181. else if (size == 2)
  182. *val = (*val >> (8 * (where & 3))) & 0xffff;
  183. return PCIBIOS_SUCCESSFUL;
  184. }
  185. int orion_pcie_rd_conf_wa(void __iomem *wa_base, struct pci_bus *bus,
  186. u32 devfn, int where, int size, u32 *val)
  187. {
  188. *val = readl(wa_base + (PCIE_CONF_BUS(bus->number) |
  189. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  190. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  191. PCIE_CONF_REG(where)));
  192. if (size == 1)
  193. *val = (*val >> (8 * (where & 3))) & 0xff;
  194. else if (size == 2)
  195. *val = (*val >> (8 * (where & 3))) & 0xffff;
  196. return PCIBIOS_SUCCESSFUL;
  197. }
  198. int orion_pcie_wr_conf(void __iomem *base, struct pci_bus *bus,
  199. u32 devfn, int where, int size, u32 val)
  200. {
  201. int ret = PCIBIOS_SUCCESSFUL;
  202. writel(PCIE_CONF_BUS(bus->number) |
  203. PCIE_CONF_DEV(PCI_SLOT(devfn)) |
  204. PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
  205. PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
  206. base + PCIE_CONF_ADDR_OFF);
  207. if (size == 4) {
  208. writel(val, base + PCIE_CONF_DATA_OFF);
  209. } else if (size == 2) {
  210. writew(val, base + PCIE_CONF_DATA_OFF + (where & 3));
  211. } else if (size == 1) {
  212. writeb(val, base + PCIE_CONF_DATA_OFF + (where & 3));
  213. } else {
  214. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  215. }
  216. return ret;
  217. }