gpio.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE 0xfffce000
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE 0xfffbe400
  44. #define OMAP1610_GPIO2_BASE 0xfffbec00
  45. #define OMAP1610_GPIO3_BASE 0xfffbb400
  46. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP7XX specific GPIO registers
  66. */
  67. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  68. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  69. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  70. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  71. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  72. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  73. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  74. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  76. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  77. #define OMAP7XX_GPIO_INT_MASK 0x10
  78. #define OMAP7XX_GPIO_INT_STATUS 0x14
  79. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  80. /*
  81. * omap24xx specific GPIO registers
  82. */
  83. #define OMAP242X_GPIO1_BASE 0x48018000
  84. #define OMAP242X_GPIO2_BASE 0x4801a000
  85. #define OMAP242X_GPIO3_BASE 0x4801c000
  86. #define OMAP242X_GPIO4_BASE 0x4801e000
  87. #define OMAP243X_GPIO1_BASE 0x4900C000
  88. #define OMAP243X_GPIO2_BASE 0x4900E000
  89. #define OMAP243X_GPIO3_BASE 0x49010000
  90. #define OMAP243X_GPIO4_BASE 0x49012000
  91. #define OMAP243X_GPIO5_BASE 0x480B6000
  92. #define OMAP24XX_GPIO_REVISION 0x0000
  93. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  94. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  95. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  96. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  97. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  98. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  99. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  100. #define OMAP24XX_GPIO_CTRL 0x0030
  101. #define OMAP24XX_GPIO_OE 0x0034
  102. #define OMAP24XX_GPIO_DATAIN 0x0038
  103. #define OMAP24XX_GPIO_DATAOUT 0x003c
  104. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  105. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  106. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  107. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  108. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  109. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  110. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  111. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  112. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  113. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  114. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  115. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  116. #define OMAP4_GPIO_REVISION 0x0000
  117. #define OMAP4_GPIO_SYSCONFIG 0x0010
  118. #define OMAP4_GPIO_EOI 0x0020
  119. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  120. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  121. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  122. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  123. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  124. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  125. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  126. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  127. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  128. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  129. #define OMAP4_GPIO_SYSSTATUS 0x0104
  130. #define OMAP4_GPIO_CTRL 0x0130
  131. #define OMAP4_GPIO_OE 0x0134
  132. #define OMAP4_GPIO_DATAIN 0x0138
  133. #define OMAP4_GPIO_DATAOUT 0x013c
  134. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  135. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  136. #define OMAP4_GPIO_RISINGDETECT 0x0148
  137. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  138. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  139. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  140. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  141. #define OMAP4_GPIO_SETDATAOUT 0x0194
  142. /*
  143. * omap34xx specific GPIO registers
  144. */
  145. #define OMAP34XX_GPIO1_BASE 0x48310000
  146. #define OMAP34XX_GPIO2_BASE 0x49050000
  147. #define OMAP34XX_GPIO3_BASE 0x49052000
  148. #define OMAP34XX_GPIO4_BASE 0x49054000
  149. #define OMAP34XX_GPIO5_BASE 0x49056000
  150. #define OMAP34XX_GPIO6_BASE 0x49058000
  151. /*
  152. * OMAP44XX specific GPIO registers
  153. */
  154. #define OMAP44XX_GPIO1_BASE 0x4a310000
  155. #define OMAP44XX_GPIO2_BASE 0x48055000
  156. #define OMAP44XX_GPIO3_BASE 0x48057000
  157. #define OMAP44XX_GPIO4_BASE 0x48059000
  158. #define OMAP44XX_GPIO5_BASE 0x4805B000
  159. #define OMAP44XX_GPIO6_BASE 0x4805D000
  160. struct gpio_bank {
  161. unsigned long pbase;
  162. void __iomem *base;
  163. u16 irq;
  164. u16 virtual_irq_start;
  165. int method;
  166. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  167. u32 suspend_wakeup;
  168. u32 saved_wakeup;
  169. #endif
  170. #ifdef CONFIG_ARCH_OMAP2PLUS
  171. u32 non_wakeup_gpios;
  172. u32 enabled_non_wakeup_gpios;
  173. u32 saved_datain;
  174. u32 saved_fallingdetect;
  175. u32 saved_risingdetect;
  176. #endif
  177. u32 level_mask;
  178. u32 toggle_mask;
  179. spinlock_t lock;
  180. struct gpio_chip chip;
  181. struct clk *dbck;
  182. u32 mod_usage;
  183. };
  184. #define METHOD_MPUIO 0
  185. #define METHOD_GPIO_1510 1
  186. #define METHOD_GPIO_1610 2
  187. #define METHOD_GPIO_7XX 3
  188. #define METHOD_GPIO_24XX 5
  189. #define METHOD_GPIO_44XX 6
  190. #ifdef CONFIG_ARCH_OMAP16XX
  191. static struct gpio_bank gpio_bank_1610[5] = {
  192. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  193. METHOD_MPUIO },
  194. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  195. METHOD_GPIO_1610 },
  196. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  197. METHOD_GPIO_1610 },
  198. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  199. METHOD_GPIO_1610 },
  200. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  201. METHOD_GPIO_1610 },
  202. };
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP15XX
  205. static struct gpio_bank gpio_bank_1510[2] = {
  206. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  207. METHOD_MPUIO },
  208. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  209. METHOD_GPIO_1510 }
  210. };
  211. #endif
  212. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  213. static struct gpio_bank gpio_bank_7xx[7] = {
  214. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  215. METHOD_MPUIO },
  216. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  217. METHOD_GPIO_7XX },
  218. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  219. METHOD_GPIO_7XX },
  220. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  221. METHOD_GPIO_7XX },
  222. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  223. METHOD_GPIO_7XX },
  224. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  225. METHOD_GPIO_7XX },
  226. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  227. METHOD_GPIO_7XX },
  228. };
  229. #endif
  230. #ifdef CONFIG_ARCH_OMAP2
  231. static struct gpio_bank gpio_bank_242x[4] = {
  232. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  233. METHOD_GPIO_24XX },
  234. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  235. METHOD_GPIO_24XX },
  236. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  237. METHOD_GPIO_24XX },
  238. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  239. METHOD_GPIO_24XX },
  240. };
  241. static struct gpio_bank gpio_bank_243x[5] = {
  242. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  243. METHOD_GPIO_24XX },
  244. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  245. METHOD_GPIO_24XX },
  246. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  247. METHOD_GPIO_24XX },
  248. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  249. METHOD_GPIO_24XX },
  250. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  251. METHOD_GPIO_24XX },
  252. };
  253. #endif
  254. #ifdef CONFIG_ARCH_OMAP3
  255. static struct gpio_bank gpio_bank_34xx[6] = {
  256. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  257. METHOD_GPIO_24XX },
  258. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  259. METHOD_GPIO_24XX },
  260. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  261. METHOD_GPIO_24XX },
  262. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  263. METHOD_GPIO_24XX },
  264. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  265. METHOD_GPIO_24XX },
  266. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  267. METHOD_GPIO_24XX },
  268. };
  269. struct omap3_gpio_regs {
  270. u32 sysconfig;
  271. u32 irqenable1;
  272. u32 irqenable2;
  273. u32 wake_en;
  274. u32 ctrl;
  275. u32 oe;
  276. u32 leveldetect0;
  277. u32 leveldetect1;
  278. u32 risingdetect;
  279. u32 fallingdetect;
  280. u32 dataout;
  281. u32 setwkuena;
  282. u32 setdataout;
  283. };
  284. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  285. #endif
  286. #ifdef CONFIG_ARCH_OMAP4
  287. static struct gpio_bank gpio_bank_44xx[6] = {
  288. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  289. METHOD_GPIO_44XX },
  290. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  291. METHOD_GPIO_44XX },
  292. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  293. METHOD_GPIO_44XX },
  294. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  295. METHOD_GPIO_44XX },
  296. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  299. METHOD_GPIO_44XX },
  300. };
  301. #endif
  302. static struct gpio_bank *gpio_bank;
  303. static int gpio_bank_count;
  304. static inline struct gpio_bank *get_gpio_bank(int gpio)
  305. {
  306. if (cpu_is_omap15xx()) {
  307. if (OMAP_GPIO_IS_MPUIO(gpio))
  308. return &gpio_bank[0];
  309. return &gpio_bank[1];
  310. }
  311. if (cpu_is_omap16xx()) {
  312. if (OMAP_GPIO_IS_MPUIO(gpio))
  313. return &gpio_bank[0];
  314. return &gpio_bank[1 + (gpio >> 4)];
  315. }
  316. if (cpu_is_omap7xx()) {
  317. if (OMAP_GPIO_IS_MPUIO(gpio))
  318. return &gpio_bank[0];
  319. return &gpio_bank[1 + (gpio >> 5)];
  320. }
  321. if (cpu_is_omap24xx())
  322. return &gpio_bank[gpio >> 5];
  323. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  324. return &gpio_bank[gpio >> 5];
  325. BUG();
  326. return NULL;
  327. }
  328. static inline int get_gpio_index(int gpio)
  329. {
  330. if (cpu_is_omap7xx())
  331. return gpio & 0x1f;
  332. if (cpu_is_omap24xx())
  333. return gpio & 0x1f;
  334. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  335. return gpio & 0x1f;
  336. return gpio & 0x0f;
  337. }
  338. static inline int gpio_valid(int gpio)
  339. {
  340. if (gpio < 0)
  341. return -1;
  342. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  343. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  344. return -1;
  345. return 0;
  346. }
  347. if (cpu_is_omap15xx() && gpio < 16)
  348. return 0;
  349. if ((cpu_is_omap16xx()) && gpio < 64)
  350. return 0;
  351. if (cpu_is_omap7xx() && gpio < 192)
  352. return 0;
  353. if (cpu_is_omap24xx() && gpio < 128)
  354. return 0;
  355. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  356. return 0;
  357. return -1;
  358. }
  359. static int check_gpio(int gpio)
  360. {
  361. if (unlikely(gpio_valid(gpio) < 0)) {
  362. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  363. dump_stack();
  364. return -1;
  365. }
  366. return 0;
  367. }
  368. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  369. {
  370. void __iomem *reg = bank->base;
  371. u32 l;
  372. switch (bank->method) {
  373. #ifdef CONFIG_ARCH_OMAP1
  374. case METHOD_MPUIO:
  375. reg += OMAP_MPUIO_IO_CNTL;
  376. break;
  377. #endif
  378. #ifdef CONFIG_ARCH_OMAP15XX
  379. case METHOD_GPIO_1510:
  380. reg += OMAP1510_GPIO_DIR_CONTROL;
  381. break;
  382. #endif
  383. #ifdef CONFIG_ARCH_OMAP16XX
  384. case METHOD_GPIO_1610:
  385. reg += OMAP1610_GPIO_DIRECTION;
  386. break;
  387. #endif
  388. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  389. case METHOD_GPIO_7XX:
  390. reg += OMAP7XX_GPIO_DIR_CONTROL;
  391. break;
  392. #endif
  393. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  394. case METHOD_GPIO_24XX:
  395. reg += OMAP24XX_GPIO_OE;
  396. break;
  397. #endif
  398. #if defined(CONFIG_ARCH_OMAP4)
  399. case METHOD_GPIO_44XX:
  400. reg += OMAP4_GPIO_OE;
  401. break;
  402. #endif
  403. default:
  404. WARN_ON(1);
  405. return;
  406. }
  407. l = __raw_readl(reg);
  408. if (is_input)
  409. l |= 1 << gpio;
  410. else
  411. l &= ~(1 << gpio);
  412. __raw_writel(l, reg);
  413. }
  414. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  415. {
  416. void __iomem *reg = bank->base;
  417. u32 l = 0;
  418. switch (bank->method) {
  419. #ifdef CONFIG_ARCH_OMAP1
  420. case METHOD_MPUIO:
  421. reg += OMAP_MPUIO_OUTPUT;
  422. l = __raw_readl(reg);
  423. if (enable)
  424. l |= 1 << gpio;
  425. else
  426. l &= ~(1 << gpio);
  427. break;
  428. #endif
  429. #ifdef CONFIG_ARCH_OMAP15XX
  430. case METHOD_GPIO_1510:
  431. reg += OMAP1510_GPIO_DATA_OUTPUT;
  432. l = __raw_readl(reg);
  433. if (enable)
  434. l |= 1 << gpio;
  435. else
  436. l &= ~(1 << gpio);
  437. break;
  438. #endif
  439. #ifdef CONFIG_ARCH_OMAP16XX
  440. case METHOD_GPIO_1610:
  441. if (enable)
  442. reg += OMAP1610_GPIO_SET_DATAOUT;
  443. else
  444. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  445. l = 1 << gpio;
  446. break;
  447. #endif
  448. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  449. case METHOD_GPIO_7XX:
  450. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  451. l = __raw_readl(reg);
  452. if (enable)
  453. l |= 1 << gpio;
  454. else
  455. l &= ~(1 << gpio);
  456. break;
  457. #endif
  458. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  459. case METHOD_GPIO_24XX:
  460. if (enable)
  461. reg += OMAP24XX_GPIO_SETDATAOUT;
  462. else
  463. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  464. l = 1 << gpio;
  465. break;
  466. #endif
  467. #ifdef CONFIG_ARCH_OMAP4
  468. case METHOD_GPIO_44XX:
  469. if (enable)
  470. reg += OMAP4_GPIO_SETDATAOUT;
  471. else
  472. reg += OMAP4_GPIO_CLEARDATAOUT;
  473. l = 1 << gpio;
  474. break;
  475. #endif
  476. default:
  477. WARN_ON(1);
  478. return;
  479. }
  480. __raw_writel(l, reg);
  481. }
  482. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  483. {
  484. void __iomem *reg;
  485. if (check_gpio(gpio) < 0)
  486. return -EINVAL;
  487. reg = bank->base;
  488. switch (bank->method) {
  489. #ifdef CONFIG_ARCH_OMAP1
  490. case METHOD_MPUIO:
  491. reg += OMAP_MPUIO_INPUT_LATCH;
  492. break;
  493. #endif
  494. #ifdef CONFIG_ARCH_OMAP15XX
  495. case METHOD_GPIO_1510:
  496. reg += OMAP1510_GPIO_DATA_INPUT;
  497. break;
  498. #endif
  499. #ifdef CONFIG_ARCH_OMAP16XX
  500. case METHOD_GPIO_1610:
  501. reg += OMAP1610_GPIO_DATAIN;
  502. break;
  503. #endif
  504. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  505. case METHOD_GPIO_7XX:
  506. reg += OMAP7XX_GPIO_DATA_INPUT;
  507. break;
  508. #endif
  509. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  510. case METHOD_GPIO_24XX:
  511. reg += OMAP24XX_GPIO_DATAIN;
  512. break;
  513. #endif
  514. #ifdef CONFIG_ARCH_OMAP4
  515. case METHOD_GPIO_44XX:
  516. reg += OMAP4_GPIO_DATAIN;
  517. break;
  518. #endif
  519. default:
  520. return -EINVAL;
  521. }
  522. return (__raw_readl(reg)
  523. & (1 << get_gpio_index(gpio))) != 0;
  524. }
  525. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  526. {
  527. void __iomem *reg;
  528. if (check_gpio(gpio) < 0)
  529. return -EINVAL;
  530. reg = bank->base;
  531. switch (bank->method) {
  532. #ifdef CONFIG_ARCH_OMAP1
  533. case METHOD_MPUIO:
  534. reg += OMAP_MPUIO_OUTPUT;
  535. break;
  536. #endif
  537. #ifdef CONFIG_ARCH_OMAP15XX
  538. case METHOD_GPIO_1510:
  539. reg += OMAP1510_GPIO_DATA_OUTPUT;
  540. break;
  541. #endif
  542. #ifdef CONFIG_ARCH_OMAP16XX
  543. case METHOD_GPIO_1610:
  544. reg += OMAP1610_GPIO_DATAOUT;
  545. break;
  546. #endif
  547. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  548. case METHOD_GPIO_7XX:
  549. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  550. break;
  551. #endif
  552. #ifdef CONFIG_ARCH_OMAP2PLUS
  553. case METHOD_GPIO_24XX:
  554. case METHOD_GPIO_44XX:
  555. reg += OMAP24XX_GPIO_DATAOUT;
  556. break;
  557. #endif
  558. default:
  559. return -EINVAL;
  560. }
  561. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  562. }
  563. #define MOD_REG_BIT(reg, bit_mask, set) \
  564. do { \
  565. int l = __raw_readl(base + reg); \
  566. if (set) l |= bit_mask; \
  567. else l &= ~bit_mask; \
  568. __raw_writel(l, base + reg); \
  569. } while(0)
  570. void omap_set_gpio_debounce(int gpio, int enable)
  571. {
  572. struct gpio_bank *bank;
  573. void __iomem *reg;
  574. unsigned long flags;
  575. u32 val, l = 1 << get_gpio_index(gpio);
  576. if (cpu_class_is_omap1())
  577. return;
  578. bank = get_gpio_bank(gpio);
  579. reg = bank->base;
  580. if (cpu_is_omap44xx())
  581. reg += OMAP4_GPIO_DEBOUNCENABLE;
  582. else
  583. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  584. if (!(bank->mod_usage & l)) {
  585. printk(KERN_ERR "GPIO %d not requested\n", gpio);
  586. return;
  587. }
  588. spin_lock_irqsave(&bank->lock, flags);
  589. val = __raw_readl(reg);
  590. if (enable && !(val & l))
  591. val |= l;
  592. else if (!enable && (val & l))
  593. val &= ~l;
  594. else
  595. goto done;
  596. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  597. if (enable)
  598. clk_enable(bank->dbck);
  599. else
  600. clk_disable(bank->dbck);
  601. }
  602. __raw_writel(val, reg);
  603. done:
  604. spin_unlock_irqrestore(&bank->lock, flags);
  605. }
  606. EXPORT_SYMBOL(omap_set_gpio_debounce);
  607. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  608. {
  609. struct gpio_bank *bank;
  610. void __iomem *reg;
  611. if (cpu_class_is_omap1())
  612. return;
  613. bank = get_gpio_bank(gpio);
  614. reg = bank->base;
  615. if (!bank->mod_usage) {
  616. printk(KERN_ERR "GPIO not requested\n");
  617. return;
  618. }
  619. enc_time &= 0xff;
  620. if (cpu_is_omap44xx())
  621. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  622. else
  623. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  624. __raw_writel(enc_time, reg);
  625. }
  626. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  627. #ifdef CONFIG_ARCH_OMAP2PLUS
  628. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  629. int trigger)
  630. {
  631. void __iomem *base = bank->base;
  632. u32 gpio_bit = 1 << gpio;
  633. u32 val;
  634. if (cpu_is_omap44xx()) {
  635. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  636. trigger & IRQ_TYPE_LEVEL_LOW);
  637. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  638. trigger & IRQ_TYPE_LEVEL_HIGH);
  639. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  640. trigger & IRQ_TYPE_EDGE_RISING);
  641. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  642. trigger & IRQ_TYPE_EDGE_FALLING);
  643. } else {
  644. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  645. trigger & IRQ_TYPE_LEVEL_LOW);
  646. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  647. trigger & IRQ_TYPE_LEVEL_HIGH);
  648. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  649. trigger & IRQ_TYPE_EDGE_RISING);
  650. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  651. trigger & IRQ_TYPE_EDGE_FALLING);
  652. }
  653. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  654. if (cpu_is_omap44xx()) {
  655. if (trigger != 0)
  656. __raw_writel(1 << gpio, bank->base+
  657. OMAP4_GPIO_IRQWAKEN0);
  658. else {
  659. val = __raw_readl(bank->base +
  660. OMAP4_GPIO_IRQWAKEN0);
  661. __raw_writel(val & (~(1 << gpio)), bank->base +
  662. OMAP4_GPIO_IRQWAKEN0);
  663. }
  664. } else {
  665. if (trigger != 0)
  666. __raw_writel(1 << gpio, bank->base
  667. + OMAP24XX_GPIO_SETWKUENA);
  668. else
  669. __raw_writel(1 << gpio, bank->base
  670. + OMAP24XX_GPIO_CLEARWKUENA);
  671. }
  672. } else {
  673. if (trigger != 0)
  674. bank->enabled_non_wakeup_gpios |= gpio_bit;
  675. else
  676. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  677. }
  678. if (cpu_is_omap44xx()) {
  679. bank->level_mask =
  680. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  681. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  682. } else {
  683. bank->level_mask =
  684. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  685. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  686. }
  687. }
  688. #endif
  689. #ifdef CONFIG_ARCH_OMAP1
  690. /*
  691. * This only applies to chips that can't do both rising and falling edge
  692. * detection at once. For all other chips, this function is a noop.
  693. */
  694. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  695. {
  696. void __iomem *reg = bank->base;
  697. u32 l = 0;
  698. switch (bank->method) {
  699. case METHOD_MPUIO:
  700. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  701. break;
  702. #ifdef CONFIG_ARCH_OMAP15XX
  703. case METHOD_GPIO_1510:
  704. reg += OMAP1510_GPIO_INT_CONTROL;
  705. break;
  706. #endif
  707. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  708. case METHOD_GPIO_7XX:
  709. reg += OMAP7XX_GPIO_INT_CONTROL;
  710. break;
  711. #endif
  712. default:
  713. return;
  714. }
  715. l = __raw_readl(reg);
  716. if ((l >> gpio) & 1)
  717. l &= ~(1 << gpio);
  718. else
  719. l |= 1 << gpio;
  720. __raw_writel(l, reg);
  721. }
  722. #endif
  723. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  724. {
  725. void __iomem *reg = bank->base;
  726. u32 l = 0;
  727. switch (bank->method) {
  728. #ifdef CONFIG_ARCH_OMAP1
  729. case METHOD_MPUIO:
  730. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  731. l = __raw_readl(reg);
  732. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  733. bank->toggle_mask |= 1 << gpio;
  734. if (trigger & IRQ_TYPE_EDGE_RISING)
  735. l |= 1 << gpio;
  736. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  737. l &= ~(1 << gpio);
  738. else
  739. goto bad;
  740. break;
  741. #endif
  742. #ifdef CONFIG_ARCH_OMAP15XX
  743. case METHOD_GPIO_1510:
  744. reg += OMAP1510_GPIO_INT_CONTROL;
  745. l = __raw_readl(reg);
  746. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  747. bank->toggle_mask |= 1 << gpio;
  748. if (trigger & IRQ_TYPE_EDGE_RISING)
  749. l |= 1 << gpio;
  750. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  751. l &= ~(1 << gpio);
  752. else
  753. goto bad;
  754. break;
  755. #endif
  756. #ifdef CONFIG_ARCH_OMAP16XX
  757. case METHOD_GPIO_1610:
  758. if (gpio & 0x08)
  759. reg += OMAP1610_GPIO_EDGE_CTRL2;
  760. else
  761. reg += OMAP1610_GPIO_EDGE_CTRL1;
  762. gpio &= 0x07;
  763. l = __raw_readl(reg);
  764. l &= ~(3 << (gpio << 1));
  765. if (trigger & IRQ_TYPE_EDGE_RISING)
  766. l |= 2 << (gpio << 1);
  767. if (trigger & IRQ_TYPE_EDGE_FALLING)
  768. l |= 1 << (gpio << 1);
  769. if (trigger)
  770. /* Enable wake-up during idle for dynamic tick */
  771. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  772. else
  773. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  774. break;
  775. #endif
  776. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  777. case METHOD_GPIO_7XX:
  778. reg += OMAP7XX_GPIO_INT_CONTROL;
  779. l = __raw_readl(reg);
  780. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  781. bank->toggle_mask |= 1 << gpio;
  782. if (trigger & IRQ_TYPE_EDGE_RISING)
  783. l |= 1 << gpio;
  784. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  785. l &= ~(1 << gpio);
  786. else
  787. goto bad;
  788. break;
  789. #endif
  790. #ifdef CONFIG_ARCH_OMAP2PLUS
  791. case METHOD_GPIO_24XX:
  792. case METHOD_GPIO_44XX:
  793. set_24xx_gpio_triggering(bank, gpio, trigger);
  794. break;
  795. #endif
  796. default:
  797. goto bad;
  798. }
  799. __raw_writel(l, reg);
  800. return 0;
  801. bad:
  802. return -EINVAL;
  803. }
  804. static int gpio_irq_type(unsigned irq, unsigned type)
  805. {
  806. struct gpio_bank *bank;
  807. unsigned gpio;
  808. int retval;
  809. unsigned long flags;
  810. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  811. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  812. else
  813. gpio = irq - IH_GPIO_BASE;
  814. if (check_gpio(gpio) < 0)
  815. return -EINVAL;
  816. if (type & ~IRQ_TYPE_SENSE_MASK)
  817. return -EINVAL;
  818. /* OMAP1 allows only only edge triggering */
  819. if (!cpu_class_is_omap2()
  820. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  821. return -EINVAL;
  822. bank = get_irq_chip_data(irq);
  823. spin_lock_irqsave(&bank->lock, flags);
  824. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  825. if (retval == 0) {
  826. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  827. irq_desc[irq].status |= type;
  828. }
  829. spin_unlock_irqrestore(&bank->lock, flags);
  830. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  831. __set_irq_handler_unlocked(irq, handle_level_irq);
  832. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  833. __set_irq_handler_unlocked(irq, handle_edge_irq);
  834. return retval;
  835. }
  836. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  837. {
  838. void __iomem *reg = bank->base;
  839. switch (bank->method) {
  840. #ifdef CONFIG_ARCH_OMAP1
  841. case METHOD_MPUIO:
  842. /* MPUIO irqstatus is reset by reading the status register,
  843. * so do nothing here */
  844. return;
  845. #endif
  846. #ifdef CONFIG_ARCH_OMAP15XX
  847. case METHOD_GPIO_1510:
  848. reg += OMAP1510_GPIO_INT_STATUS;
  849. break;
  850. #endif
  851. #ifdef CONFIG_ARCH_OMAP16XX
  852. case METHOD_GPIO_1610:
  853. reg += OMAP1610_GPIO_IRQSTATUS1;
  854. break;
  855. #endif
  856. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  857. case METHOD_GPIO_7XX:
  858. reg += OMAP7XX_GPIO_INT_STATUS;
  859. break;
  860. #endif
  861. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  862. case METHOD_GPIO_24XX:
  863. reg += OMAP24XX_GPIO_IRQSTATUS1;
  864. break;
  865. #endif
  866. #if defined(CONFIG_ARCH_OMAP4)
  867. case METHOD_GPIO_44XX:
  868. reg += OMAP4_GPIO_IRQSTATUS0;
  869. break;
  870. #endif
  871. default:
  872. WARN_ON(1);
  873. return;
  874. }
  875. __raw_writel(gpio_mask, reg);
  876. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  877. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  878. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  879. else if (cpu_is_omap44xx())
  880. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  881. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  882. __raw_writel(gpio_mask, reg);
  883. /* Flush posted write for the irq status to avoid spurious interrupts */
  884. __raw_readl(reg);
  885. }
  886. }
  887. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  888. {
  889. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  890. }
  891. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  892. {
  893. void __iomem *reg = bank->base;
  894. int inv = 0;
  895. u32 l;
  896. u32 mask;
  897. switch (bank->method) {
  898. #ifdef CONFIG_ARCH_OMAP1
  899. case METHOD_MPUIO:
  900. reg += OMAP_MPUIO_GPIO_MASKIT;
  901. mask = 0xffff;
  902. inv = 1;
  903. break;
  904. #endif
  905. #ifdef CONFIG_ARCH_OMAP15XX
  906. case METHOD_GPIO_1510:
  907. reg += OMAP1510_GPIO_INT_MASK;
  908. mask = 0xffff;
  909. inv = 1;
  910. break;
  911. #endif
  912. #ifdef CONFIG_ARCH_OMAP16XX
  913. case METHOD_GPIO_1610:
  914. reg += OMAP1610_GPIO_IRQENABLE1;
  915. mask = 0xffff;
  916. break;
  917. #endif
  918. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  919. case METHOD_GPIO_7XX:
  920. reg += OMAP7XX_GPIO_INT_MASK;
  921. mask = 0xffffffff;
  922. inv = 1;
  923. break;
  924. #endif
  925. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  926. case METHOD_GPIO_24XX:
  927. reg += OMAP24XX_GPIO_IRQENABLE1;
  928. mask = 0xffffffff;
  929. break;
  930. #endif
  931. #if defined(CONFIG_ARCH_OMAP4)
  932. case METHOD_GPIO_44XX:
  933. reg += OMAP4_GPIO_IRQSTATUSSET0;
  934. mask = 0xffffffff;
  935. break;
  936. #endif
  937. default:
  938. WARN_ON(1);
  939. return 0;
  940. }
  941. l = __raw_readl(reg);
  942. if (inv)
  943. l = ~l;
  944. l &= mask;
  945. return l;
  946. }
  947. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  948. {
  949. void __iomem *reg = bank->base;
  950. u32 l;
  951. switch (bank->method) {
  952. #ifdef CONFIG_ARCH_OMAP1
  953. case METHOD_MPUIO:
  954. reg += OMAP_MPUIO_GPIO_MASKIT;
  955. l = __raw_readl(reg);
  956. if (enable)
  957. l &= ~(gpio_mask);
  958. else
  959. l |= gpio_mask;
  960. break;
  961. #endif
  962. #ifdef CONFIG_ARCH_OMAP15XX
  963. case METHOD_GPIO_1510:
  964. reg += OMAP1510_GPIO_INT_MASK;
  965. l = __raw_readl(reg);
  966. if (enable)
  967. l &= ~(gpio_mask);
  968. else
  969. l |= gpio_mask;
  970. break;
  971. #endif
  972. #ifdef CONFIG_ARCH_OMAP16XX
  973. case METHOD_GPIO_1610:
  974. if (enable)
  975. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  976. else
  977. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  978. l = gpio_mask;
  979. break;
  980. #endif
  981. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  982. case METHOD_GPIO_7XX:
  983. reg += OMAP7XX_GPIO_INT_MASK;
  984. l = __raw_readl(reg);
  985. if (enable)
  986. l &= ~(gpio_mask);
  987. else
  988. l |= gpio_mask;
  989. break;
  990. #endif
  991. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  992. case METHOD_GPIO_24XX:
  993. if (enable)
  994. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  995. else
  996. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  997. l = gpio_mask;
  998. break;
  999. #endif
  1000. #ifdef CONFIG_ARCH_OMAP4
  1001. case METHOD_GPIO_44XX:
  1002. if (enable)
  1003. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1004. else
  1005. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1006. l = gpio_mask;
  1007. break;
  1008. #endif
  1009. default:
  1010. WARN_ON(1);
  1011. return;
  1012. }
  1013. __raw_writel(l, reg);
  1014. }
  1015. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1016. {
  1017. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1018. }
  1019. /*
  1020. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1021. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1022. * to the target, system will wake up always on GPIO events. While
  1023. * system is running all registered GPIO interrupts need to have wake-up
  1024. * enabled. When system is suspended, only selected GPIO interrupts need
  1025. * to have wake-up enabled.
  1026. */
  1027. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1028. {
  1029. unsigned long uninitialized_var(flags);
  1030. switch (bank->method) {
  1031. #ifdef CONFIG_ARCH_OMAP16XX
  1032. case METHOD_MPUIO:
  1033. case METHOD_GPIO_1610:
  1034. spin_lock_irqsave(&bank->lock, flags);
  1035. if (enable)
  1036. bank->suspend_wakeup |= (1 << gpio);
  1037. else
  1038. bank->suspend_wakeup &= ~(1 << gpio);
  1039. spin_unlock_irqrestore(&bank->lock, flags);
  1040. return 0;
  1041. #endif
  1042. #ifdef CONFIG_ARCH_OMAP2PLUS
  1043. case METHOD_GPIO_24XX:
  1044. case METHOD_GPIO_44XX:
  1045. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1046. printk(KERN_ERR "Unable to modify wakeup on "
  1047. "non-wakeup GPIO%d\n",
  1048. (bank - gpio_bank) * 32 + gpio);
  1049. return -EINVAL;
  1050. }
  1051. spin_lock_irqsave(&bank->lock, flags);
  1052. if (enable)
  1053. bank->suspend_wakeup |= (1 << gpio);
  1054. else
  1055. bank->suspend_wakeup &= ~(1 << gpio);
  1056. spin_unlock_irqrestore(&bank->lock, flags);
  1057. return 0;
  1058. #endif
  1059. default:
  1060. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1061. bank->method);
  1062. return -EINVAL;
  1063. }
  1064. }
  1065. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1066. {
  1067. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1068. _set_gpio_irqenable(bank, gpio, 0);
  1069. _clear_gpio_irqstatus(bank, gpio);
  1070. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1071. }
  1072. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1073. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1074. {
  1075. unsigned int gpio = irq - IH_GPIO_BASE;
  1076. struct gpio_bank *bank;
  1077. int retval;
  1078. if (check_gpio(gpio) < 0)
  1079. return -ENODEV;
  1080. bank = get_irq_chip_data(irq);
  1081. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1082. return retval;
  1083. }
  1084. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1085. {
  1086. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1087. unsigned long flags;
  1088. spin_lock_irqsave(&bank->lock, flags);
  1089. /* Set trigger to none. You need to enable the desired trigger with
  1090. * request_irq() or set_irq_type().
  1091. */
  1092. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1093. #ifdef CONFIG_ARCH_OMAP15XX
  1094. if (bank->method == METHOD_GPIO_1510) {
  1095. void __iomem *reg;
  1096. /* Claim the pin for MPU */
  1097. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1098. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1099. }
  1100. #endif
  1101. if (!cpu_class_is_omap1()) {
  1102. if (!bank->mod_usage) {
  1103. u32 ctrl;
  1104. ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1105. ctrl &= 0xFFFFFFFE;
  1106. /* Module is enabled, clocks are not gated */
  1107. __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
  1108. }
  1109. bank->mod_usage |= 1 << offset;
  1110. }
  1111. spin_unlock_irqrestore(&bank->lock, flags);
  1112. return 0;
  1113. }
  1114. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1115. {
  1116. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1117. unsigned long flags;
  1118. spin_lock_irqsave(&bank->lock, flags);
  1119. #ifdef CONFIG_ARCH_OMAP16XX
  1120. if (bank->method == METHOD_GPIO_1610) {
  1121. /* Disable wake-up during idle for dynamic tick */
  1122. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1123. __raw_writel(1 << offset, reg);
  1124. }
  1125. #endif
  1126. #ifdef CONFIG_ARCH_OMAP2PLUS
  1127. if ((bank->method == METHOD_GPIO_24XX) ||
  1128. (bank->method == METHOD_GPIO_44XX)) {
  1129. /* Disable wake-up during idle for dynamic tick */
  1130. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1131. __raw_writel(1 << offset, reg);
  1132. }
  1133. #endif
  1134. if (!cpu_class_is_omap1()) {
  1135. bank->mod_usage &= ~(1 << offset);
  1136. if (!bank->mod_usage) {
  1137. u32 ctrl;
  1138. ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1139. /* Module is disabled, clocks are gated */
  1140. ctrl |= 1;
  1141. __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
  1142. }
  1143. }
  1144. _reset_gpio(bank, bank->chip.base + offset);
  1145. spin_unlock_irqrestore(&bank->lock, flags);
  1146. }
  1147. /*
  1148. * We need to unmask the GPIO bank interrupt as soon as possible to
  1149. * avoid missing GPIO interrupts for other lines in the bank.
  1150. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1151. * in the bank to avoid missing nested interrupts for a GPIO line.
  1152. * If we wait to unmask individual GPIO lines in the bank after the
  1153. * line's interrupt handler has been run, we may miss some nested
  1154. * interrupts.
  1155. */
  1156. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1157. {
  1158. void __iomem *isr_reg = NULL;
  1159. u32 isr;
  1160. unsigned int gpio_irq, gpio_index;
  1161. struct gpio_bank *bank;
  1162. u32 retrigger = 0;
  1163. int unmasked = 0;
  1164. desc->chip->ack(irq);
  1165. bank = get_irq_data(irq);
  1166. #ifdef CONFIG_ARCH_OMAP1
  1167. if (bank->method == METHOD_MPUIO)
  1168. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1169. #endif
  1170. #ifdef CONFIG_ARCH_OMAP15XX
  1171. if (bank->method == METHOD_GPIO_1510)
  1172. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1173. #endif
  1174. #if defined(CONFIG_ARCH_OMAP16XX)
  1175. if (bank->method == METHOD_GPIO_1610)
  1176. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1177. #endif
  1178. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1179. if (bank->method == METHOD_GPIO_7XX)
  1180. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1181. #endif
  1182. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1183. if (bank->method == METHOD_GPIO_24XX)
  1184. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1185. #endif
  1186. #if defined(CONFIG_ARCH_OMAP4)
  1187. if (bank->method == METHOD_GPIO_44XX)
  1188. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1189. #endif
  1190. while(1) {
  1191. u32 isr_saved, level_mask = 0;
  1192. u32 enabled;
  1193. enabled = _get_gpio_irqbank_mask(bank);
  1194. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1195. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1196. isr &= 0x0000ffff;
  1197. if (cpu_class_is_omap2()) {
  1198. level_mask = bank->level_mask & enabled;
  1199. }
  1200. /* clear edge sensitive interrupts before handler(s) are
  1201. called so that we don't miss any interrupt occurred while
  1202. executing them */
  1203. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1204. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1205. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1206. /* if there is only edge sensitive GPIO pin interrupts
  1207. configured, we could unmask GPIO bank interrupt immediately */
  1208. if (!level_mask && !unmasked) {
  1209. unmasked = 1;
  1210. desc->chip->unmask(irq);
  1211. }
  1212. isr |= retrigger;
  1213. retrigger = 0;
  1214. if (!isr)
  1215. break;
  1216. gpio_irq = bank->virtual_irq_start;
  1217. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1218. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1219. if (!(isr & 1))
  1220. continue;
  1221. #ifdef CONFIG_ARCH_OMAP1
  1222. /*
  1223. * Some chips can't respond to both rising and falling
  1224. * at the same time. If this irq was requested with
  1225. * both flags, we need to flip the ICR data for the IRQ
  1226. * to respond to the IRQ for the opposite direction.
  1227. * This will be indicated in the bank toggle_mask.
  1228. */
  1229. if (bank->toggle_mask & (1 << gpio_index))
  1230. _toggle_gpio_edge_triggering(bank, gpio_index);
  1231. #endif
  1232. generic_handle_irq(gpio_irq);
  1233. }
  1234. }
  1235. /* if bank has any level sensitive GPIO pin interrupt
  1236. configured, we must unmask the bank interrupt only after
  1237. handler(s) are executed in order to avoid spurious bank
  1238. interrupt */
  1239. if (!unmasked)
  1240. desc->chip->unmask(irq);
  1241. }
  1242. static void gpio_irq_shutdown(unsigned int irq)
  1243. {
  1244. unsigned int gpio = irq - IH_GPIO_BASE;
  1245. struct gpio_bank *bank = get_irq_chip_data(irq);
  1246. _reset_gpio(bank, gpio);
  1247. }
  1248. static void gpio_ack_irq(unsigned int irq)
  1249. {
  1250. unsigned int gpio = irq - IH_GPIO_BASE;
  1251. struct gpio_bank *bank = get_irq_chip_data(irq);
  1252. _clear_gpio_irqstatus(bank, gpio);
  1253. }
  1254. static void gpio_mask_irq(unsigned int irq)
  1255. {
  1256. unsigned int gpio = irq - IH_GPIO_BASE;
  1257. struct gpio_bank *bank = get_irq_chip_data(irq);
  1258. _set_gpio_irqenable(bank, gpio, 0);
  1259. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1260. }
  1261. static void gpio_unmask_irq(unsigned int irq)
  1262. {
  1263. unsigned int gpio = irq - IH_GPIO_BASE;
  1264. struct gpio_bank *bank = get_irq_chip_data(irq);
  1265. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1266. struct irq_desc *desc = irq_to_desc(irq);
  1267. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1268. if (trigger)
  1269. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1270. /* For level-triggered GPIOs, the clearing must be done after
  1271. * the HW source is cleared, thus after the handler has run */
  1272. if (bank->level_mask & irq_mask) {
  1273. _set_gpio_irqenable(bank, gpio, 0);
  1274. _clear_gpio_irqstatus(bank, gpio);
  1275. }
  1276. _set_gpio_irqenable(bank, gpio, 1);
  1277. }
  1278. static struct irq_chip gpio_irq_chip = {
  1279. .name = "GPIO",
  1280. .shutdown = gpio_irq_shutdown,
  1281. .ack = gpio_ack_irq,
  1282. .mask = gpio_mask_irq,
  1283. .unmask = gpio_unmask_irq,
  1284. .set_type = gpio_irq_type,
  1285. .set_wake = gpio_wake_enable,
  1286. };
  1287. /*---------------------------------------------------------------------*/
  1288. #ifdef CONFIG_ARCH_OMAP1
  1289. /* MPUIO uses the always-on 32k clock */
  1290. static void mpuio_ack_irq(unsigned int irq)
  1291. {
  1292. /* The ISR is reset automatically, so do nothing here. */
  1293. }
  1294. static void mpuio_mask_irq(unsigned int irq)
  1295. {
  1296. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1297. struct gpio_bank *bank = get_irq_chip_data(irq);
  1298. _set_gpio_irqenable(bank, gpio, 0);
  1299. }
  1300. static void mpuio_unmask_irq(unsigned int irq)
  1301. {
  1302. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1303. struct gpio_bank *bank = get_irq_chip_data(irq);
  1304. _set_gpio_irqenable(bank, gpio, 1);
  1305. }
  1306. static struct irq_chip mpuio_irq_chip = {
  1307. .name = "MPUIO",
  1308. .ack = mpuio_ack_irq,
  1309. .mask = mpuio_mask_irq,
  1310. .unmask = mpuio_unmask_irq,
  1311. .set_type = gpio_irq_type,
  1312. #ifdef CONFIG_ARCH_OMAP16XX
  1313. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1314. .set_wake = gpio_wake_enable,
  1315. #endif
  1316. };
  1317. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1318. #ifdef CONFIG_ARCH_OMAP16XX
  1319. #include <linux/platform_device.h>
  1320. static int omap_mpuio_suspend_noirq(struct device *dev)
  1321. {
  1322. struct platform_device *pdev = to_platform_device(dev);
  1323. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1324. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1325. unsigned long flags;
  1326. spin_lock_irqsave(&bank->lock, flags);
  1327. bank->saved_wakeup = __raw_readl(mask_reg);
  1328. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1329. spin_unlock_irqrestore(&bank->lock, flags);
  1330. return 0;
  1331. }
  1332. static int omap_mpuio_resume_noirq(struct device *dev)
  1333. {
  1334. struct platform_device *pdev = to_platform_device(dev);
  1335. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1336. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1337. unsigned long flags;
  1338. spin_lock_irqsave(&bank->lock, flags);
  1339. __raw_writel(bank->saved_wakeup, mask_reg);
  1340. spin_unlock_irqrestore(&bank->lock, flags);
  1341. return 0;
  1342. }
  1343. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1344. .suspend_noirq = omap_mpuio_suspend_noirq,
  1345. .resume_noirq = omap_mpuio_resume_noirq,
  1346. };
  1347. /* use platform_driver for this, now that there's no longer any
  1348. * point to sys_device (other than not disturbing old code).
  1349. */
  1350. static struct platform_driver omap_mpuio_driver = {
  1351. .driver = {
  1352. .name = "mpuio",
  1353. .pm = &omap_mpuio_dev_pm_ops,
  1354. },
  1355. };
  1356. static struct platform_device omap_mpuio_device = {
  1357. .name = "mpuio",
  1358. .id = -1,
  1359. .dev = {
  1360. .driver = &omap_mpuio_driver.driver,
  1361. }
  1362. /* could list the /proc/iomem resources */
  1363. };
  1364. static inline void mpuio_init(void)
  1365. {
  1366. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1367. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1368. (void) platform_device_register(&omap_mpuio_device);
  1369. }
  1370. #else
  1371. static inline void mpuio_init(void) {}
  1372. #endif /* 16xx */
  1373. #else
  1374. extern struct irq_chip mpuio_irq_chip;
  1375. #define bank_is_mpuio(bank) 0
  1376. static inline void mpuio_init(void) {}
  1377. #endif
  1378. /*---------------------------------------------------------------------*/
  1379. /* REVISIT these are stupid implementations! replace by ones that
  1380. * don't switch on METHOD_* and which mostly avoid spinlocks
  1381. */
  1382. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1383. {
  1384. struct gpio_bank *bank;
  1385. unsigned long flags;
  1386. bank = container_of(chip, struct gpio_bank, chip);
  1387. spin_lock_irqsave(&bank->lock, flags);
  1388. _set_gpio_direction(bank, offset, 1);
  1389. spin_unlock_irqrestore(&bank->lock, flags);
  1390. return 0;
  1391. }
  1392. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1393. {
  1394. void __iomem *reg = bank->base;
  1395. switch (bank->method) {
  1396. case METHOD_MPUIO:
  1397. reg += OMAP_MPUIO_IO_CNTL;
  1398. break;
  1399. case METHOD_GPIO_1510:
  1400. reg += OMAP1510_GPIO_DIR_CONTROL;
  1401. break;
  1402. case METHOD_GPIO_1610:
  1403. reg += OMAP1610_GPIO_DIRECTION;
  1404. break;
  1405. case METHOD_GPIO_7XX:
  1406. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1407. break;
  1408. case METHOD_GPIO_24XX:
  1409. case METHOD_GPIO_44XX:
  1410. reg += OMAP24XX_GPIO_OE;
  1411. break;
  1412. }
  1413. return __raw_readl(reg) & mask;
  1414. }
  1415. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1416. {
  1417. struct gpio_bank *bank;
  1418. void __iomem *reg;
  1419. int gpio;
  1420. u32 mask;
  1421. gpio = chip->base + offset;
  1422. bank = get_gpio_bank(gpio);
  1423. reg = bank->base;
  1424. mask = 1 << get_gpio_index(gpio);
  1425. if (gpio_is_input(bank, mask))
  1426. return _get_gpio_datain(bank, gpio);
  1427. else
  1428. return _get_gpio_dataout(bank, gpio);
  1429. }
  1430. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1431. {
  1432. struct gpio_bank *bank;
  1433. unsigned long flags;
  1434. bank = container_of(chip, struct gpio_bank, chip);
  1435. spin_lock_irqsave(&bank->lock, flags);
  1436. _set_gpio_dataout(bank, offset, value);
  1437. _set_gpio_direction(bank, offset, 0);
  1438. spin_unlock_irqrestore(&bank->lock, flags);
  1439. return 0;
  1440. }
  1441. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1442. {
  1443. struct gpio_bank *bank;
  1444. unsigned long flags;
  1445. bank = container_of(chip, struct gpio_bank, chip);
  1446. spin_lock_irqsave(&bank->lock, flags);
  1447. _set_gpio_dataout(bank, offset, value);
  1448. spin_unlock_irqrestore(&bank->lock, flags);
  1449. }
  1450. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1451. {
  1452. struct gpio_bank *bank;
  1453. bank = container_of(chip, struct gpio_bank, chip);
  1454. return bank->virtual_irq_start + offset;
  1455. }
  1456. /*---------------------------------------------------------------------*/
  1457. static int initialized;
  1458. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1459. static struct clk * gpio_ick;
  1460. #endif
  1461. #if defined(CONFIG_ARCH_OMAP2)
  1462. static struct clk * gpio_fck;
  1463. #endif
  1464. #if defined(CONFIG_ARCH_OMAP2430)
  1465. static struct clk * gpio5_ick;
  1466. static struct clk * gpio5_fck;
  1467. #endif
  1468. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1469. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1470. #endif
  1471. static void __init omap_gpio_show_rev(void)
  1472. {
  1473. u32 rev;
  1474. if (cpu_is_omap16xx())
  1475. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1476. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1477. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1478. else if (cpu_is_omap44xx())
  1479. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1480. else
  1481. return;
  1482. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1483. (rev >> 4) & 0x0f, rev & 0x0f);
  1484. }
  1485. /* This lock class tells lockdep that GPIO irqs are in a different
  1486. * category than their parents, so it won't report false recursion.
  1487. */
  1488. static struct lock_class_key gpio_lock_class;
  1489. static int __init _omap_gpio_init(void)
  1490. {
  1491. int i;
  1492. int gpio = 0;
  1493. struct gpio_bank *bank;
  1494. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1495. char clk_name[11];
  1496. initialized = 1;
  1497. #if defined(CONFIG_ARCH_OMAP1)
  1498. if (cpu_is_omap15xx()) {
  1499. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1500. if (IS_ERR(gpio_ick))
  1501. printk("Could not get arm_gpio_ck\n");
  1502. else
  1503. clk_enable(gpio_ick);
  1504. }
  1505. #endif
  1506. #if defined(CONFIG_ARCH_OMAP2)
  1507. if (cpu_class_is_omap2()) {
  1508. gpio_ick = clk_get(NULL, "gpios_ick");
  1509. if (IS_ERR(gpio_ick))
  1510. printk("Could not get gpios_ick\n");
  1511. else
  1512. clk_enable(gpio_ick);
  1513. gpio_fck = clk_get(NULL, "gpios_fck");
  1514. if (IS_ERR(gpio_fck))
  1515. printk("Could not get gpios_fck\n");
  1516. else
  1517. clk_enable(gpio_fck);
  1518. /*
  1519. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1520. */
  1521. #if defined(CONFIG_ARCH_OMAP2430)
  1522. if (cpu_is_omap2430()) {
  1523. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1524. if (IS_ERR(gpio5_ick))
  1525. printk("Could not get gpio5_ick\n");
  1526. else
  1527. clk_enable(gpio5_ick);
  1528. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1529. if (IS_ERR(gpio5_fck))
  1530. printk("Could not get gpio5_fck\n");
  1531. else
  1532. clk_enable(gpio5_fck);
  1533. }
  1534. #endif
  1535. }
  1536. #endif
  1537. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1538. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1539. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1540. sprintf(clk_name, "gpio%d_ick", i + 1);
  1541. gpio_iclks[i] = clk_get(NULL, clk_name);
  1542. if (IS_ERR(gpio_iclks[i]))
  1543. printk(KERN_ERR "Could not get %s\n", clk_name);
  1544. else
  1545. clk_enable(gpio_iclks[i]);
  1546. }
  1547. }
  1548. #endif
  1549. #ifdef CONFIG_ARCH_OMAP15XX
  1550. if (cpu_is_omap15xx()) {
  1551. gpio_bank_count = 2;
  1552. gpio_bank = gpio_bank_1510;
  1553. bank_size = SZ_2K;
  1554. }
  1555. #endif
  1556. #if defined(CONFIG_ARCH_OMAP16XX)
  1557. if (cpu_is_omap16xx()) {
  1558. gpio_bank_count = 5;
  1559. gpio_bank = gpio_bank_1610;
  1560. bank_size = SZ_2K;
  1561. }
  1562. #endif
  1563. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1564. if (cpu_is_omap7xx()) {
  1565. gpio_bank_count = 7;
  1566. gpio_bank = gpio_bank_7xx;
  1567. bank_size = SZ_2K;
  1568. }
  1569. #endif
  1570. #ifdef CONFIG_ARCH_OMAP2
  1571. if (cpu_is_omap242x()) {
  1572. gpio_bank_count = 4;
  1573. gpio_bank = gpio_bank_242x;
  1574. }
  1575. if (cpu_is_omap243x()) {
  1576. gpio_bank_count = 5;
  1577. gpio_bank = gpio_bank_243x;
  1578. }
  1579. #endif
  1580. #ifdef CONFIG_ARCH_OMAP3
  1581. if (cpu_is_omap34xx()) {
  1582. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1583. gpio_bank = gpio_bank_34xx;
  1584. }
  1585. #endif
  1586. #ifdef CONFIG_ARCH_OMAP4
  1587. if (cpu_is_omap44xx()) {
  1588. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1589. gpio_bank = gpio_bank_44xx;
  1590. }
  1591. #endif
  1592. for (i = 0; i < gpio_bank_count; i++) {
  1593. int j, gpio_count = 16;
  1594. bank = &gpio_bank[i];
  1595. spin_lock_init(&bank->lock);
  1596. /* Static mapping, never released */
  1597. bank->base = ioremap(bank->pbase, bank_size);
  1598. if (!bank->base) {
  1599. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1600. continue;
  1601. }
  1602. if (bank_is_mpuio(bank))
  1603. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1604. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1605. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1606. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1607. }
  1608. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1609. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1610. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1611. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1612. }
  1613. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1614. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1615. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1616. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1617. }
  1618. #ifdef CONFIG_ARCH_OMAP2PLUS
  1619. if ((bank->method == METHOD_GPIO_24XX) ||
  1620. (bank->method == METHOD_GPIO_44XX)) {
  1621. static const u32 non_wakeup_gpios[] = {
  1622. 0xe203ffc0, 0x08700040
  1623. };
  1624. if (cpu_is_omap44xx()) {
  1625. __raw_writel(0xffffffff, bank->base +
  1626. OMAP4_GPIO_IRQSTATUSCLR0);
  1627. __raw_writew(0x0015, bank->base +
  1628. OMAP4_GPIO_SYSCONFIG);
  1629. __raw_writel(0x00000000, bank->base +
  1630. OMAP4_GPIO_DEBOUNCENABLE);
  1631. /*
  1632. * Initialize interface clock ungated,
  1633. * module enabled
  1634. */
  1635. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1636. } else {
  1637. __raw_writel(0x00000000, bank->base +
  1638. OMAP24XX_GPIO_IRQENABLE1);
  1639. __raw_writel(0xffffffff, bank->base +
  1640. OMAP24XX_GPIO_IRQSTATUS1);
  1641. __raw_writew(0x0015, bank->base +
  1642. OMAP24XX_GPIO_SYSCONFIG);
  1643. __raw_writel(0x00000000, bank->base +
  1644. OMAP24XX_GPIO_DEBOUNCE_EN);
  1645. /*
  1646. * Initialize interface clock ungated,
  1647. * module enabled
  1648. */
  1649. __raw_writel(0, bank->base +
  1650. OMAP24XX_GPIO_CTRL);
  1651. }
  1652. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1653. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1654. gpio_count = 32;
  1655. }
  1656. #endif
  1657. bank->mod_usage = 0;
  1658. /* REVISIT eventually switch from OMAP-specific gpio structs
  1659. * over to the generic ones
  1660. */
  1661. bank->chip.request = omap_gpio_request;
  1662. bank->chip.free = omap_gpio_free;
  1663. bank->chip.direction_input = gpio_input;
  1664. bank->chip.get = gpio_get;
  1665. bank->chip.direction_output = gpio_output;
  1666. bank->chip.set = gpio_set;
  1667. bank->chip.to_irq = gpio_2irq;
  1668. if (bank_is_mpuio(bank)) {
  1669. bank->chip.label = "mpuio";
  1670. #ifdef CONFIG_ARCH_OMAP16XX
  1671. bank->chip.dev = &omap_mpuio_device.dev;
  1672. #endif
  1673. bank->chip.base = OMAP_MPUIO(0);
  1674. } else {
  1675. bank->chip.label = "gpio";
  1676. bank->chip.base = gpio;
  1677. gpio += gpio_count;
  1678. }
  1679. bank->chip.ngpio = gpio_count;
  1680. gpiochip_add(&bank->chip);
  1681. for (j = bank->virtual_irq_start;
  1682. j < bank->virtual_irq_start + gpio_count; j++) {
  1683. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1684. set_irq_chip_data(j, bank);
  1685. if (bank_is_mpuio(bank))
  1686. set_irq_chip(j, &mpuio_irq_chip);
  1687. else
  1688. set_irq_chip(j, &gpio_irq_chip);
  1689. set_irq_handler(j, handle_simple_irq);
  1690. set_irq_flags(j, IRQF_VALID);
  1691. }
  1692. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1693. set_irq_data(bank->irq, bank);
  1694. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1695. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1696. bank->dbck = clk_get(NULL, clk_name);
  1697. if (IS_ERR(bank->dbck))
  1698. printk(KERN_ERR "Could not get %s\n", clk_name);
  1699. }
  1700. }
  1701. /* Enable system clock for GPIO module.
  1702. * The CAM_CLK_CTRL *is* really the right place. */
  1703. if (cpu_is_omap16xx())
  1704. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1705. /* Enable autoidle for the OCP interface */
  1706. if (cpu_is_omap24xx())
  1707. omap_writel(1 << 0, 0x48019010);
  1708. if (cpu_is_omap34xx())
  1709. omap_writel(1 << 0, 0x48306814);
  1710. omap_gpio_show_rev();
  1711. return 0;
  1712. }
  1713. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1714. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1715. {
  1716. int i;
  1717. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1718. return 0;
  1719. for (i = 0; i < gpio_bank_count; i++) {
  1720. struct gpio_bank *bank = &gpio_bank[i];
  1721. void __iomem *wake_status;
  1722. void __iomem *wake_clear;
  1723. void __iomem *wake_set;
  1724. unsigned long flags;
  1725. switch (bank->method) {
  1726. #ifdef CONFIG_ARCH_OMAP16XX
  1727. case METHOD_GPIO_1610:
  1728. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1729. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1730. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1731. break;
  1732. #endif
  1733. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1734. case METHOD_GPIO_24XX:
  1735. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1736. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1737. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1738. break;
  1739. #endif
  1740. #ifdef CONFIG_ARCH_OMAP4
  1741. case METHOD_GPIO_44XX:
  1742. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1743. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1744. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1745. break;
  1746. #endif
  1747. default:
  1748. continue;
  1749. }
  1750. spin_lock_irqsave(&bank->lock, flags);
  1751. bank->saved_wakeup = __raw_readl(wake_status);
  1752. __raw_writel(0xffffffff, wake_clear);
  1753. __raw_writel(bank->suspend_wakeup, wake_set);
  1754. spin_unlock_irqrestore(&bank->lock, flags);
  1755. }
  1756. return 0;
  1757. }
  1758. static int omap_gpio_resume(struct sys_device *dev)
  1759. {
  1760. int i;
  1761. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1762. return 0;
  1763. for (i = 0; i < gpio_bank_count; i++) {
  1764. struct gpio_bank *bank = &gpio_bank[i];
  1765. void __iomem *wake_clear;
  1766. void __iomem *wake_set;
  1767. unsigned long flags;
  1768. switch (bank->method) {
  1769. #ifdef CONFIG_ARCH_OMAP16XX
  1770. case METHOD_GPIO_1610:
  1771. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1772. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1773. break;
  1774. #endif
  1775. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1776. case METHOD_GPIO_24XX:
  1777. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1778. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1779. break;
  1780. #endif
  1781. #ifdef CONFIG_ARCH_OMAP4
  1782. case METHOD_GPIO_44XX:
  1783. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1784. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1785. break;
  1786. #endif
  1787. default:
  1788. continue;
  1789. }
  1790. spin_lock_irqsave(&bank->lock, flags);
  1791. __raw_writel(0xffffffff, wake_clear);
  1792. __raw_writel(bank->saved_wakeup, wake_set);
  1793. spin_unlock_irqrestore(&bank->lock, flags);
  1794. }
  1795. return 0;
  1796. }
  1797. static struct sysdev_class omap_gpio_sysclass = {
  1798. .name = "gpio",
  1799. .suspend = omap_gpio_suspend,
  1800. .resume = omap_gpio_resume,
  1801. };
  1802. static struct sys_device omap_gpio_device = {
  1803. .id = 0,
  1804. .cls = &omap_gpio_sysclass,
  1805. };
  1806. #endif
  1807. #ifdef CONFIG_ARCH_OMAP2PLUS
  1808. static int workaround_enabled;
  1809. void omap2_gpio_prepare_for_retention(void)
  1810. {
  1811. int i, c = 0;
  1812. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1813. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1814. for (i = 0; i < gpio_bank_count; i++) {
  1815. struct gpio_bank *bank = &gpio_bank[i];
  1816. u32 l1, l2;
  1817. if (!(bank->enabled_non_wakeup_gpios))
  1818. continue;
  1819. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1820. bank->saved_datain = __raw_readl(bank->base +
  1821. OMAP24XX_GPIO_DATAIN);
  1822. l1 = __raw_readl(bank->base +
  1823. OMAP24XX_GPIO_FALLINGDETECT);
  1824. l2 = __raw_readl(bank->base +
  1825. OMAP24XX_GPIO_RISINGDETECT);
  1826. }
  1827. if (cpu_is_omap44xx()) {
  1828. bank->saved_datain = __raw_readl(bank->base +
  1829. OMAP4_GPIO_DATAIN);
  1830. l1 = __raw_readl(bank->base +
  1831. OMAP4_GPIO_FALLINGDETECT);
  1832. l2 = __raw_readl(bank->base +
  1833. OMAP4_GPIO_RISINGDETECT);
  1834. }
  1835. bank->saved_fallingdetect = l1;
  1836. bank->saved_risingdetect = l2;
  1837. l1 &= ~bank->enabled_non_wakeup_gpios;
  1838. l2 &= ~bank->enabled_non_wakeup_gpios;
  1839. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1840. __raw_writel(l1, bank->base +
  1841. OMAP24XX_GPIO_FALLINGDETECT);
  1842. __raw_writel(l2, bank->base +
  1843. OMAP24XX_GPIO_RISINGDETECT);
  1844. }
  1845. if (cpu_is_omap44xx()) {
  1846. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1847. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1848. }
  1849. c++;
  1850. }
  1851. if (!c) {
  1852. workaround_enabled = 0;
  1853. return;
  1854. }
  1855. workaround_enabled = 1;
  1856. }
  1857. void omap2_gpio_resume_after_retention(void)
  1858. {
  1859. int i;
  1860. if (!workaround_enabled)
  1861. return;
  1862. for (i = 0; i < gpio_bank_count; i++) {
  1863. struct gpio_bank *bank = &gpio_bank[i];
  1864. u32 l, gen, gen0, gen1;
  1865. if (!(bank->enabled_non_wakeup_gpios))
  1866. continue;
  1867. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1868. __raw_writel(bank->saved_fallingdetect,
  1869. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1870. __raw_writel(bank->saved_risingdetect,
  1871. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1872. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1873. }
  1874. if (cpu_is_omap44xx()) {
  1875. __raw_writel(bank->saved_fallingdetect,
  1876. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1877. __raw_writel(bank->saved_risingdetect,
  1878. bank->base + OMAP4_GPIO_RISINGDETECT);
  1879. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1880. }
  1881. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1882. * state. If so, generate an IRQ by software. This is
  1883. * horribly racy, but it's the best we can do to work around
  1884. * this silicon bug. */
  1885. l ^= bank->saved_datain;
  1886. l &= bank->non_wakeup_gpios;
  1887. /*
  1888. * No need to generate IRQs for the rising edge for gpio IRQs
  1889. * configured with falling edge only; and vice versa.
  1890. */
  1891. gen0 = l & bank->saved_fallingdetect;
  1892. gen0 &= bank->saved_datain;
  1893. gen1 = l & bank->saved_risingdetect;
  1894. gen1 &= ~(bank->saved_datain);
  1895. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1896. gen = l & (~(bank->saved_fallingdetect) &
  1897. ~(bank->saved_risingdetect));
  1898. /* Consider all GPIO IRQs needed to be updated */
  1899. gen |= gen0 | gen1;
  1900. if (gen) {
  1901. u32 old0, old1;
  1902. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1903. old0 = __raw_readl(bank->base +
  1904. OMAP24XX_GPIO_LEVELDETECT0);
  1905. old1 = __raw_readl(bank->base +
  1906. OMAP24XX_GPIO_LEVELDETECT1);
  1907. __raw_writel(old0 | gen, bank->base +
  1908. OMAP24XX_GPIO_LEVELDETECT0);
  1909. __raw_writel(old1 | gen, bank->base +
  1910. OMAP24XX_GPIO_LEVELDETECT1);
  1911. __raw_writel(old0, bank->base +
  1912. OMAP24XX_GPIO_LEVELDETECT0);
  1913. __raw_writel(old1, bank->base +
  1914. OMAP24XX_GPIO_LEVELDETECT1);
  1915. }
  1916. if (cpu_is_omap44xx()) {
  1917. old0 = __raw_readl(bank->base +
  1918. OMAP4_GPIO_LEVELDETECT0);
  1919. old1 = __raw_readl(bank->base +
  1920. OMAP4_GPIO_LEVELDETECT1);
  1921. __raw_writel(old0 | l, bank->base +
  1922. OMAP4_GPIO_LEVELDETECT0);
  1923. __raw_writel(old1 | l, bank->base +
  1924. OMAP4_GPIO_LEVELDETECT1);
  1925. __raw_writel(old0, bank->base +
  1926. OMAP4_GPIO_LEVELDETECT0);
  1927. __raw_writel(old1, bank->base +
  1928. OMAP4_GPIO_LEVELDETECT1);
  1929. }
  1930. }
  1931. }
  1932. }
  1933. #endif
  1934. #ifdef CONFIG_ARCH_OMAP3
  1935. /* save the registers of bank 2-6 */
  1936. void omap_gpio_save_context(void)
  1937. {
  1938. int i;
  1939. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1940. for (i = 1; i < gpio_bank_count; i++) {
  1941. struct gpio_bank *bank = &gpio_bank[i];
  1942. gpio_context[i].sysconfig =
  1943. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1944. gpio_context[i].irqenable1 =
  1945. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1946. gpio_context[i].irqenable2 =
  1947. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1948. gpio_context[i].wake_en =
  1949. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1950. gpio_context[i].ctrl =
  1951. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1952. gpio_context[i].oe =
  1953. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1954. gpio_context[i].leveldetect0 =
  1955. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1956. gpio_context[i].leveldetect1 =
  1957. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1958. gpio_context[i].risingdetect =
  1959. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1960. gpio_context[i].fallingdetect =
  1961. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1962. gpio_context[i].dataout =
  1963. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1964. gpio_context[i].setwkuena =
  1965. __raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
  1966. gpio_context[i].setdataout =
  1967. __raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
  1968. }
  1969. }
  1970. /* restore the required registers of bank 2-6 */
  1971. void omap_gpio_restore_context(void)
  1972. {
  1973. int i;
  1974. for (i = 1; i < gpio_bank_count; i++) {
  1975. struct gpio_bank *bank = &gpio_bank[i];
  1976. __raw_writel(gpio_context[i].sysconfig,
  1977. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1978. __raw_writel(gpio_context[i].irqenable1,
  1979. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1980. __raw_writel(gpio_context[i].irqenable2,
  1981. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1982. __raw_writel(gpio_context[i].wake_en,
  1983. bank->base + OMAP24XX_GPIO_WAKE_EN);
  1984. __raw_writel(gpio_context[i].ctrl,
  1985. bank->base + OMAP24XX_GPIO_CTRL);
  1986. __raw_writel(gpio_context[i].oe,
  1987. bank->base + OMAP24XX_GPIO_OE);
  1988. __raw_writel(gpio_context[i].leveldetect0,
  1989. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1990. __raw_writel(gpio_context[i].leveldetect1,
  1991. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1992. __raw_writel(gpio_context[i].risingdetect,
  1993. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1994. __raw_writel(gpio_context[i].fallingdetect,
  1995. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1996. __raw_writel(gpio_context[i].dataout,
  1997. bank->base + OMAP24XX_GPIO_DATAOUT);
  1998. __raw_writel(gpio_context[i].setwkuena,
  1999. bank->base + OMAP24XX_GPIO_SETWKUENA);
  2000. __raw_writel(gpio_context[i].setdataout,
  2001. bank->base + OMAP24XX_GPIO_SETDATAOUT);
  2002. }
  2003. }
  2004. #endif
  2005. /*
  2006. * This may get called early from board specific init
  2007. * for boards that have interrupts routed via FPGA.
  2008. */
  2009. int __init omap_gpio_init(void)
  2010. {
  2011. if (!initialized)
  2012. return _omap_gpio_init();
  2013. else
  2014. return 0;
  2015. }
  2016. static int __init omap_gpio_sysinit(void)
  2017. {
  2018. int ret = 0;
  2019. if (!initialized)
  2020. ret = _omap_gpio_init();
  2021. mpuio_init();
  2022. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2023. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2024. if (ret == 0) {
  2025. ret = sysdev_class_register(&omap_gpio_sysclass);
  2026. if (ret == 0)
  2027. ret = sysdev_register(&omap_gpio_device);
  2028. }
  2029. }
  2030. #endif
  2031. return ret;
  2032. }
  2033. arch_initcall(omap_gpio_sysinit);
  2034. #ifdef CONFIG_DEBUG_FS
  2035. #include <linux/debugfs.h>
  2036. #include <linux/seq_file.h>
  2037. static int dbg_gpio_show(struct seq_file *s, void *unused)
  2038. {
  2039. unsigned i, j, gpio;
  2040. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  2041. struct gpio_bank *bank = gpio_bank + i;
  2042. unsigned bankwidth = 16;
  2043. u32 mask = 1;
  2044. if (bank_is_mpuio(bank))
  2045. gpio = OMAP_MPUIO(0);
  2046. else if (cpu_class_is_omap2() || cpu_is_omap7xx())
  2047. bankwidth = 32;
  2048. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  2049. unsigned irq, value, is_in, irqstat;
  2050. const char *label;
  2051. label = gpiochip_is_requested(&bank->chip, j);
  2052. if (!label)
  2053. continue;
  2054. irq = bank->virtual_irq_start + j;
  2055. value = gpio_get_value(gpio);
  2056. is_in = gpio_is_input(bank, mask);
  2057. if (bank_is_mpuio(bank))
  2058. seq_printf(s, "MPUIO %2d ", j);
  2059. else
  2060. seq_printf(s, "GPIO %3d ", gpio);
  2061. seq_printf(s, "(%-20.20s): %s %s",
  2062. label,
  2063. is_in ? "in " : "out",
  2064. value ? "hi" : "lo");
  2065. /* FIXME for at least omap2, show pullup/pulldown state */
  2066. irqstat = irq_desc[irq].status;
  2067. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2068. if (is_in && ((bank->suspend_wakeup & mask)
  2069. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  2070. char *trigger = NULL;
  2071. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  2072. case IRQ_TYPE_EDGE_FALLING:
  2073. trigger = "falling";
  2074. break;
  2075. case IRQ_TYPE_EDGE_RISING:
  2076. trigger = "rising";
  2077. break;
  2078. case IRQ_TYPE_EDGE_BOTH:
  2079. trigger = "bothedge";
  2080. break;
  2081. case IRQ_TYPE_LEVEL_LOW:
  2082. trigger = "low";
  2083. break;
  2084. case IRQ_TYPE_LEVEL_HIGH:
  2085. trigger = "high";
  2086. break;
  2087. case IRQ_TYPE_NONE:
  2088. trigger = "(?)";
  2089. break;
  2090. }
  2091. seq_printf(s, ", irq-%d %-8s%s",
  2092. irq, trigger,
  2093. (bank->suspend_wakeup & mask)
  2094. ? " wakeup" : "");
  2095. }
  2096. #endif
  2097. seq_printf(s, "\n");
  2098. }
  2099. if (bank_is_mpuio(bank)) {
  2100. seq_printf(s, "\n");
  2101. gpio = 0;
  2102. }
  2103. }
  2104. return 0;
  2105. }
  2106. static int dbg_gpio_open(struct inode *inode, struct file *file)
  2107. {
  2108. return single_open(file, dbg_gpio_show, &inode->i_private);
  2109. }
  2110. static const struct file_operations debug_fops = {
  2111. .open = dbg_gpio_open,
  2112. .read = seq_read,
  2113. .llseek = seq_lseek,
  2114. .release = single_release,
  2115. };
  2116. static int __init omap_gpio_debuginit(void)
  2117. {
  2118. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  2119. NULL, NULL, &debug_fops);
  2120. return 0;
  2121. }
  2122. late_initcall(omap_gpio_debuginit);
  2123. #endif