proc-v7.S 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * linux/arch/arm/mm/proc-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This is the "shell" of the ARMv7 processor support.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/linkage.h>
  14. #include <asm/assembler.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include "proc-macros.S"
  20. #define TTB_S (1 << 1)
  21. #define TTB_RGN_NC (0 << 3)
  22. #define TTB_RGN_OC_WBWA (1 << 3)
  23. #define TTB_RGN_OC_WT (2 << 3)
  24. #define TTB_RGN_OC_WB (3 << 3)
  25. #define TTB_NOS (1 << 5)
  26. #define TTB_IRGN_NC ((0 << 0) | (0 << 6))
  27. #define TTB_IRGN_WBWA ((0 << 0) | (1 << 6))
  28. #define TTB_IRGN_WT ((1 << 0) | (0 << 6))
  29. #define TTB_IRGN_WB ((1 << 0) | (1 << 6))
  30. #ifndef CONFIG_SMP
  31. /* PTWs cacheable, inner WB not shareable, outer WB not shareable */
  32. #define TTB_FLAGS TTB_IRGN_WB|TTB_RGN_OC_WB
  33. #define PMD_FLAGS PMD_SECT_WB
  34. #else
  35. /* PTWs cacheable, inner WBWA shareable, outer WBWA not shareable */
  36. #define TTB_FLAGS TTB_IRGN_WBWA|TTB_S|TTB_NOS|TTB_RGN_OC_WBWA
  37. #define PMD_FLAGS PMD_SECT_WBWA|PMD_SECT_S
  38. #endif
  39. ENTRY(cpu_v7_proc_init)
  40. mov pc, lr
  41. ENDPROC(cpu_v7_proc_init)
  42. ENTRY(cpu_v7_proc_fin)
  43. stmfd sp!, {lr}
  44. cpsid if @ disable interrupts
  45. bl v7_flush_kern_cache_all
  46. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  47. bic r0, r0, #0x1000 @ ...i............
  48. bic r0, r0, #0x0006 @ .............ca.
  49. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  50. ldmfd sp!, {pc}
  51. ENDPROC(cpu_v7_proc_fin)
  52. /*
  53. * cpu_v7_reset(loc)
  54. *
  55. * Perform a soft reset of the system. Put the CPU into the
  56. * same state as it would be if it had been reset, and branch
  57. * to what would be the reset vector.
  58. *
  59. * - loc - location to jump to for soft reset
  60. */
  61. .align 5
  62. ENTRY(cpu_v7_reset)
  63. mov pc, r0
  64. ENDPROC(cpu_v7_reset)
  65. /*
  66. * cpu_v7_do_idle()
  67. *
  68. * Idle the processor (eg, wait for interrupt).
  69. *
  70. * IRQs are already disabled.
  71. */
  72. ENTRY(cpu_v7_do_idle)
  73. dsb @ WFI may enter a low-power mode
  74. wfi
  75. mov pc, lr
  76. ENDPROC(cpu_v7_do_idle)
  77. ENTRY(cpu_v7_dcache_clean_area)
  78. #ifndef TLB_CAN_READ_FROM_L1_CACHE
  79. dcache_line_size r2, r3
  80. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  81. add r0, r0, r2
  82. subs r1, r1, r2
  83. bhi 1b
  84. dsb
  85. #endif
  86. mov pc, lr
  87. ENDPROC(cpu_v7_dcache_clean_area)
  88. /*
  89. * cpu_v7_switch_mm(pgd_phys, tsk)
  90. *
  91. * Set the translation table base pointer to be pgd_phys
  92. *
  93. * - pgd_phys - physical address of new TTB
  94. *
  95. * It is assumed that:
  96. * - we are not using split page tables
  97. */
  98. ENTRY(cpu_v7_switch_mm)
  99. #ifdef CONFIG_MMU
  100. mov r2, #0
  101. ldr r1, [r1, #MM_CONTEXT_ID] @ get mm->context.id
  102. orr r0, r0, #TTB_FLAGS
  103. #ifdef CONFIG_ARM_ERRATA_430973
  104. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  105. #endif
  106. mcr p15, 0, r2, c13, c0, 1 @ set reserved context ID
  107. isb
  108. 1: mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
  109. isb
  110. mcr p15, 0, r1, c13, c0, 1 @ set context ID
  111. isb
  112. #endif
  113. mov pc, lr
  114. ENDPROC(cpu_v7_switch_mm)
  115. /*
  116. * cpu_v7_set_pte_ext(ptep, pte)
  117. *
  118. * Set a level 2 translation table entry.
  119. *
  120. * - ptep - pointer to level 2 translation table entry
  121. * (hardware version is stored at -1024 bytes)
  122. * - pte - PTE value to store
  123. * - ext - value for extended PTE bits
  124. */
  125. ENTRY(cpu_v7_set_pte_ext)
  126. #ifdef CONFIG_MMU
  127. ARM( str r1, [r0], #-2048 ) @ linux version
  128. THUMB( str r1, [r0] ) @ linux version
  129. THUMB( sub r0, r0, #2048 )
  130. bic r3, r1, #0x000003f0
  131. bic r3, r3, #PTE_TYPE_MASK
  132. orr r3, r3, r2
  133. orr r3, r3, #PTE_EXT_AP0 | 2
  134. tst r1, #1 << 4
  135. orrne r3, r3, #PTE_EXT_TEX(1)
  136. tst r1, #L_PTE_WRITE
  137. tstne r1, #L_PTE_DIRTY
  138. orreq r3, r3, #PTE_EXT_APX
  139. tst r1, #L_PTE_USER
  140. orrne r3, r3, #PTE_EXT_AP1
  141. tstne r3, #PTE_EXT_APX
  142. bicne r3, r3, #PTE_EXT_APX | PTE_EXT_AP0
  143. tst r1, #L_PTE_EXEC
  144. orreq r3, r3, #PTE_EXT_XN
  145. tst r1, #L_PTE_YOUNG
  146. tstne r1, #L_PTE_PRESENT
  147. moveq r3, #0
  148. str r3, [r0]
  149. mcr p15, 0, r0, c7, c10, 1 @ flush_pte
  150. #endif
  151. mov pc, lr
  152. ENDPROC(cpu_v7_set_pte_ext)
  153. cpu_v7_name:
  154. .ascii "ARMv7 Processor"
  155. .align
  156. __INIT
  157. /*
  158. * __v7_setup
  159. *
  160. * Initialise TLB, Caches, and MMU state ready to switch the MMU
  161. * on. Return in r0 the new CP15 C1 control register setting.
  162. *
  163. * We automatically detect if we have a Harvard cache, and use the
  164. * Harvard cache control instructions insead of the unified cache
  165. * control instructions.
  166. *
  167. * This should be able to cover all ARMv7 cores.
  168. *
  169. * It is assumed that:
  170. * - cache type register is implemented
  171. */
  172. __v7_setup:
  173. #ifdef CONFIG_SMP
  174. mrc p15, 0, r0, c1, c0, 1
  175. tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
  176. orreq r0, r0, #(1 << 6) | (1 << 0) @ Enable SMP/nAMP mode and
  177. mcreq p15, 0, r0, c1, c0, 1 @ TLB ops broadcasting
  178. #endif
  179. adr r12, __v7_setup_stack @ the local stack
  180. stmia r12, {r0-r5, r7, r9, r11, lr}
  181. bl v7_flush_dcache_all
  182. ldmia r12, {r0-r5, r7, r9, r11, lr}
  183. mrc p15, 0, r0, c0, c0, 0 @ read main ID register
  184. and r10, r0, #0xff000000 @ ARM?
  185. teq r10, #0x41000000
  186. bne 2f
  187. and r5, r0, #0x00f00000 @ variant
  188. and r6, r0, #0x0000000f @ revision
  189. orr r0, r6, r5, lsr #20-4 @ combine variant and revision
  190. #ifdef CONFIG_ARM_ERRATA_430973
  191. teq r5, #0x00100000 @ only present in r1p*
  192. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  193. orreq r10, r10, #(1 << 6) @ set IBE to 1
  194. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  195. #endif
  196. #ifdef CONFIG_ARM_ERRATA_458693
  197. teq r0, #0x20 @ only present in r2p0
  198. mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
  199. orreq r10, r10, #(1 << 5) @ set L1NEON to 1
  200. orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
  201. mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
  202. #endif
  203. #ifdef CONFIG_ARM_ERRATA_460075
  204. teq r0, #0x20 @ only present in r2p0
  205. mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
  206. tsteq r10, #1 << 22
  207. orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
  208. mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
  209. #endif
  210. 2: mov r10, #0
  211. #ifdef HARVARD_CACHE
  212. mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
  213. #endif
  214. dsb
  215. #ifdef CONFIG_MMU
  216. mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
  217. mcr p15, 0, r10, c2, c0, 2 @ TTB control register
  218. orr r4, r4, #TTB_FLAGS
  219. mcr p15, 0, r4, c2, c0, 1 @ load TTB1
  220. mov r10, #0x1f @ domains 0, 1 = manager
  221. mcr p15, 0, r10, c3, c0, 0 @ load domain access register
  222. /*
  223. * Memory region attributes with SCTLR.TRE=1
  224. *
  225. * n = TEX[0],C,B
  226. * TR = PRRR[2n+1:2n] - memory type
  227. * IR = NMRR[2n+1:2n] - inner cacheable property
  228. * OR = NMRR[2n+17:2n+16] - outer cacheable property
  229. *
  230. * n TR IR OR
  231. * UNCACHED 000 00
  232. * BUFFERABLE 001 10 00 00
  233. * WRITETHROUGH 010 10 10 10
  234. * WRITEBACK 011 10 11 11
  235. * reserved 110
  236. * WRITEALLOC 111 10 01 01
  237. * DEV_SHARED 100 01
  238. * DEV_NONSHARED 100 01
  239. * DEV_WC 001 10
  240. * DEV_CACHED 011 10
  241. *
  242. * Other attributes:
  243. *
  244. * DS0 = PRRR[16] = 0 - device shareable property
  245. * DS1 = PRRR[17] = 1 - device shareable property
  246. * NS0 = PRRR[18] = 0 - normal shareable property
  247. * NS1 = PRRR[19] = 1 - normal shareable property
  248. * NOS = PRRR[24+n] = 1 - not outer shareable
  249. */
  250. ldr r5, =0xff0a81a8 @ PRRR
  251. ldr r6, =0x40e040e0 @ NMRR
  252. mcr p15, 0, r5, c10, c2, 0 @ write PRRR
  253. mcr p15, 0, r6, c10, c2, 1 @ write NMRR
  254. #endif
  255. adr r5, v7_crval
  256. ldmia r5, {r5, r6}
  257. #ifdef CONFIG_CPU_ENDIAN_BE8
  258. orr r6, r6, #1 << 25 @ big-endian page tables
  259. #endif
  260. mrc p15, 0, r0, c1, c0, 0 @ read control register
  261. bic r0, r0, r5 @ clear bits them
  262. orr r0, r0, r6 @ set them
  263. THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
  264. mov pc, lr @ return to head.S:__ret
  265. ENDPROC(__v7_setup)
  266. /* AT
  267. * TFR EV X F I D LR S
  268. * .EEE ..EE PUI. .T.T 4RVI ZWRS BLDP WCAM
  269. * rxxx rrxx xxx0 0101 xxxx xxxx x111 xxxx < forced
  270. * 1 0 110 0011 1100 .111 1101 < we want
  271. */
  272. .type v7_crval, #object
  273. v7_crval:
  274. crval clear=0x0120c302, mmuset=0x10c03c7d, ucset=0x00c01c7c
  275. __v7_setup_stack:
  276. .space 4 * 11 @ 11 registers
  277. .type v7_processor_functions, #object
  278. ENTRY(v7_processor_functions)
  279. .word v7_early_abort
  280. .word v7_pabort
  281. .word cpu_v7_proc_init
  282. .word cpu_v7_proc_fin
  283. .word cpu_v7_reset
  284. .word cpu_v7_do_idle
  285. .word cpu_v7_dcache_clean_area
  286. .word cpu_v7_switch_mm
  287. .word cpu_v7_set_pte_ext
  288. .size v7_processor_functions, . - v7_processor_functions
  289. .type cpu_arch_name, #object
  290. cpu_arch_name:
  291. .asciz "armv7"
  292. .size cpu_arch_name, . - cpu_arch_name
  293. .type cpu_elf_name, #object
  294. cpu_elf_name:
  295. .asciz "v7"
  296. .size cpu_elf_name, . - cpu_elf_name
  297. .align
  298. .section ".proc.info.init", #alloc, #execinstr
  299. /*
  300. * Match any ARMv7 processor core.
  301. */
  302. .type __v7_proc_info, #object
  303. __v7_proc_info:
  304. .long 0x000f0000 @ Required ID value
  305. .long 0x000f0000 @ Mask for ID
  306. .long PMD_TYPE_SECT | \
  307. PMD_SECT_AP_WRITE | \
  308. PMD_SECT_AP_READ | \
  309. PMD_FLAGS
  310. .long PMD_TYPE_SECT | \
  311. PMD_SECT_XN | \
  312. PMD_SECT_AP_WRITE | \
  313. PMD_SECT_AP_READ
  314. b __v7_setup
  315. .long cpu_arch_name
  316. .long cpu_elf_name
  317. .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP
  318. .long cpu_v7_name
  319. .long v7_processor_functions
  320. .long v7wbi_tlb_fns
  321. .long v6_user_fns
  322. .long v7_cache_fns
  323. .size __v7_proc_info, . - __v7_proc_info