core.c 48 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684
  1. /*
  2. *
  3. * arch/arm/mach-u300/core.c
  4. *
  5. *
  6. * Copyright (C) 2007-2010 ST-Ericsson AB
  7. * License terms: GNU General Public License (GPL) version 2
  8. * Core platform support, IRQ handling and device definitions.
  9. * Author: Linus Walleij <linus.walleij@stericsson.com>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/init.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/bitops.h>
  16. #include <linux/device.h>
  17. #include <linux/mm.h>
  18. #include <linux/termios.h>
  19. #include <linux/amba/bus.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/gpio.h>
  22. #include <mach/coh901318.h>
  23. #include <asm/types.h>
  24. #include <asm/setup.h>
  25. #include <asm/memory.h>
  26. #include <asm/hardware/vic.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/irq.h>
  29. #include <mach/hardware.h>
  30. #include <mach/syscon.h>
  31. #include <mach/dma_channels.h>
  32. #include "clock.h"
  33. #include "mmc.h"
  34. #include "spi.h"
  35. #include "i2c.h"
  36. /*
  37. * Static I/O mappings that are needed for booting the U300 platforms. The
  38. * only things we need are the areas where we find the timer, syscon and
  39. * intcon, since the remaining device drivers will map their own memory
  40. * physical to virtual as the need arise.
  41. */
  42. static struct map_desc u300_io_desc[] __initdata = {
  43. {
  44. .virtual = U300_SLOW_PER_VIRT_BASE,
  45. .pfn = __phys_to_pfn(U300_SLOW_PER_PHYS_BASE),
  46. .length = SZ_64K,
  47. .type = MT_DEVICE,
  48. },
  49. {
  50. .virtual = U300_AHB_PER_VIRT_BASE,
  51. .pfn = __phys_to_pfn(U300_AHB_PER_PHYS_BASE),
  52. .length = SZ_32K,
  53. .type = MT_DEVICE,
  54. },
  55. {
  56. .virtual = U300_FAST_PER_VIRT_BASE,
  57. .pfn = __phys_to_pfn(U300_FAST_PER_PHYS_BASE),
  58. .length = SZ_32K,
  59. .type = MT_DEVICE,
  60. },
  61. {
  62. .virtual = 0xffff2000, /* TCM memory */
  63. .pfn = __phys_to_pfn(0xffff2000),
  64. .length = SZ_16K,
  65. .type = MT_DEVICE,
  66. },
  67. /*
  68. * This overlaps with the IRQ vectors etc at 0xffff0000, so these
  69. * may have to be moved to 0x00000000 in order to use the ROM.
  70. */
  71. /*
  72. {
  73. .virtual = U300_BOOTROM_VIRT_BASE,
  74. .pfn = __phys_to_pfn(U300_BOOTROM_PHYS_BASE),
  75. .length = SZ_64K,
  76. .type = MT_ROM,
  77. },
  78. */
  79. };
  80. void __init u300_map_io(void)
  81. {
  82. iotable_init(u300_io_desc, ARRAY_SIZE(u300_io_desc));
  83. }
  84. /*
  85. * Declaration of devices found on the U300 board and
  86. * their respective memory locations.
  87. */
  88. static struct amba_device uart0_device = {
  89. .dev = {
  90. .init_name = "uart0", /* Slow device at 0x3000 offset */
  91. .platform_data = NULL,
  92. },
  93. .res = {
  94. .start = U300_UART0_BASE,
  95. .end = U300_UART0_BASE + SZ_4K - 1,
  96. .flags = IORESOURCE_MEM,
  97. },
  98. .irq = { IRQ_U300_UART0, NO_IRQ },
  99. };
  100. /* The U335 have an additional UART1 on the APP CPU */
  101. #ifdef CONFIG_MACH_U300_BS335
  102. static struct amba_device uart1_device = {
  103. .dev = {
  104. .init_name = "uart1", /* Fast device at 0x7000 offset */
  105. .platform_data = NULL,
  106. },
  107. .res = {
  108. .start = U300_UART1_BASE,
  109. .end = U300_UART1_BASE + SZ_4K - 1,
  110. .flags = IORESOURCE_MEM,
  111. },
  112. .irq = { IRQ_U300_UART1, NO_IRQ },
  113. };
  114. #endif
  115. static struct amba_device pl172_device = {
  116. .dev = {
  117. .init_name = "pl172", /* AHB device at 0x4000 offset */
  118. .platform_data = NULL,
  119. },
  120. .res = {
  121. .start = U300_EMIF_CFG_BASE,
  122. .end = U300_EMIF_CFG_BASE + SZ_4K - 1,
  123. .flags = IORESOURCE_MEM,
  124. },
  125. };
  126. /*
  127. * Everything within this next ifdef deals with external devices connected to
  128. * the APP SPI bus.
  129. */
  130. static struct amba_device pl022_device = {
  131. .dev = {
  132. .coherent_dma_mask = ~0,
  133. .init_name = "pl022", /* Fast device at 0x6000 offset */
  134. },
  135. .res = {
  136. .start = U300_SPI_BASE,
  137. .end = U300_SPI_BASE + SZ_4K - 1,
  138. .flags = IORESOURCE_MEM,
  139. },
  140. .irq = {IRQ_U300_SPI, NO_IRQ },
  141. /*
  142. * This device has a DMA channel but the Linux driver does not use
  143. * it currently.
  144. */
  145. };
  146. static struct amba_device mmcsd_device = {
  147. .dev = {
  148. .init_name = "mmci", /* Fast device at 0x1000 offset */
  149. .platform_data = NULL, /* Added later */
  150. },
  151. .res = {
  152. .start = U300_MMCSD_BASE,
  153. .end = U300_MMCSD_BASE + SZ_4K - 1,
  154. .flags = IORESOURCE_MEM,
  155. },
  156. .irq = {IRQ_U300_MMCSD_MCIINTR0, IRQ_U300_MMCSD_MCIINTR1 },
  157. /*
  158. * This device has a DMA channel but the Linux driver does not use
  159. * it currently.
  160. */
  161. };
  162. /*
  163. * The order of device declaration may be important, since some devices
  164. * have dependencies on other devices being initialized first.
  165. */
  166. static struct amba_device *amba_devs[] __initdata = {
  167. &uart0_device,
  168. #ifdef CONFIG_MACH_U300_BS335
  169. &uart1_device,
  170. #endif
  171. &pl022_device,
  172. &pl172_device,
  173. &mmcsd_device,
  174. };
  175. /* Here follows a list of all hw resources that the platform devices
  176. * allocate. Note, clock dependencies are not included
  177. */
  178. static struct resource gpio_resources[] = {
  179. {
  180. .start = U300_GPIO_BASE,
  181. .end = (U300_GPIO_BASE + SZ_4K - 1),
  182. .flags = IORESOURCE_MEM,
  183. },
  184. {
  185. .name = "gpio0",
  186. .start = IRQ_U300_GPIO_PORT0,
  187. .end = IRQ_U300_GPIO_PORT0,
  188. .flags = IORESOURCE_IRQ,
  189. },
  190. {
  191. .name = "gpio1",
  192. .start = IRQ_U300_GPIO_PORT1,
  193. .end = IRQ_U300_GPIO_PORT1,
  194. .flags = IORESOURCE_IRQ,
  195. },
  196. {
  197. .name = "gpio2",
  198. .start = IRQ_U300_GPIO_PORT2,
  199. .end = IRQ_U300_GPIO_PORT2,
  200. .flags = IORESOURCE_IRQ,
  201. },
  202. #ifdef U300_COH901571_3
  203. {
  204. .name = "gpio3",
  205. .start = IRQ_U300_GPIO_PORT3,
  206. .end = IRQ_U300_GPIO_PORT3,
  207. .flags = IORESOURCE_IRQ,
  208. },
  209. {
  210. .name = "gpio4",
  211. .start = IRQ_U300_GPIO_PORT4,
  212. .end = IRQ_U300_GPIO_PORT4,
  213. .flags = IORESOURCE_IRQ,
  214. },
  215. #ifdef CONFIG_MACH_U300_BS335
  216. {
  217. .name = "gpio5",
  218. .start = IRQ_U300_GPIO_PORT5,
  219. .end = IRQ_U300_GPIO_PORT5,
  220. .flags = IORESOURCE_IRQ,
  221. },
  222. {
  223. .name = "gpio6",
  224. .start = IRQ_U300_GPIO_PORT6,
  225. .end = IRQ_U300_GPIO_PORT6,
  226. .flags = IORESOURCE_IRQ,
  227. },
  228. #endif /* CONFIG_MACH_U300_BS335 */
  229. #endif /* U300_COH901571_3 */
  230. };
  231. static struct resource keypad_resources[] = {
  232. {
  233. .start = U300_KEYPAD_BASE,
  234. .end = U300_KEYPAD_BASE + SZ_4K - 1,
  235. .flags = IORESOURCE_MEM,
  236. },
  237. {
  238. .name = "coh901461-press",
  239. .start = IRQ_U300_KEYPAD_KEYBF,
  240. .end = IRQ_U300_KEYPAD_KEYBF,
  241. .flags = IORESOURCE_IRQ,
  242. },
  243. {
  244. .name = "coh901461-release",
  245. .start = IRQ_U300_KEYPAD_KEYBR,
  246. .end = IRQ_U300_KEYPAD_KEYBR,
  247. .flags = IORESOURCE_IRQ,
  248. },
  249. };
  250. static struct resource rtc_resources[] = {
  251. {
  252. .start = U300_RTC_BASE,
  253. .end = U300_RTC_BASE + SZ_4K - 1,
  254. .flags = IORESOURCE_MEM,
  255. },
  256. {
  257. .start = IRQ_U300_RTC,
  258. .end = IRQ_U300_RTC,
  259. .flags = IORESOURCE_IRQ,
  260. },
  261. };
  262. /*
  263. * Fsmc does have IRQs: #43 and #44 (NFIF and NFIF2)
  264. * but these are not yet used by the driver.
  265. */
  266. static struct resource fsmc_resources[] = {
  267. {
  268. .start = U300_NAND_IF_PHYS_BASE,
  269. .end = U300_NAND_IF_PHYS_BASE + SZ_4K - 1,
  270. .flags = IORESOURCE_MEM,
  271. },
  272. };
  273. static struct resource i2c0_resources[] = {
  274. {
  275. .start = U300_I2C0_BASE,
  276. .end = U300_I2C0_BASE + SZ_4K - 1,
  277. .flags = IORESOURCE_MEM,
  278. },
  279. {
  280. .start = IRQ_U300_I2C0,
  281. .end = IRQ_U300_I2C0,
  282. .flags = IORESOURCE_IRQ,
  283. },
  284. };
  285. static struct resource i2c1_resources[] = {
  286. {
  287. .start = U300_I2C1_BASE,
  288. .end = U300_I2C1_BASE + SZ_4K - 1,
  289. .flags = IORESOURCE_MEM,
  290. },
  291. {
  292. .start = IRQ_U300_I2C1,
  293. .end = IRQ_U300_I2C1,
  294. .flags = IORESOURCE_IRQ,
  295. },
  296. };
  297. static struct resource wdog_resources[] = {
  298. {
  299. .start = U300_WDOG_BASE,
  300. .end = U300_WDOG_BASE + SZ_4K - 1,
  301. .flags = IORESOURCE_MEM,
  302. },
  303. {
  304. .start = IRQ_U300_WDOG,
  305. .end = IRQ_U300_WDOG,
  306. .flags = IORESOURCE_IRQ,
  307. }
  308. };
  309. /* TODO: These should be protected by suitable #ifdef's */
  310. static struct resource ave_resources[] = {
  311. {
  312. .name = "AVE3e I/O Area",
  313. .start = U300_VIDEOENC_BASE,
  314. .end = U300_VIDEOENC_BASE + SZ_512K - 1,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. {
  318. .name = "AVE3e IRQ0",
  319. .start = IRQ_U300_VIDEO_ENC_0,
  320. .end = IRQ_U300_VIDEO_ENC_0,
  321. .flags = IORESOURCE_IRQ,
  322. },
  323. {
  324. .name = "AVE3e IRQ1",
  325. .start = IRQ_U300_VIDEO_ENC_1,
  326. .end = IRQ_U300_VIDEO_ENC_1,
  327. .flags = IORESOURCE_IRQ,
  328. },
  329. {
  330. .name = "AVE3e Physmem Area",
  331. .start = 0, /* 0 will be remapped to reserved memory */
  332. .end = SZ_1M - 1,
  333. .flags = IORESOURCE_MEM,
  334. },
  335. /*
  336. * The AVE3e requires two regions of 256MB that it considers
  337. * "invisible". The hardware will not be able to access these
  338. * addresses, so they should never point to system RAM.
  339. */
  340. {
  341. .name = "AVE3e Reserved 0",
  342. .start = 0xd0000000,
  343. .end = 0xd0000000 + SZ_256M - 1,
  344. .flags = IORESOURCE_MEM,
  345. },
  346. {
  347. .name = "AVE3e Reserved 1",
  348. .start = 0xe0000000,
  349. .end = 0xe0000000 + SZ_256M - 1,
  350. .flags = IORESOURCE_MEM,
  351. },
  352. };
  353. static struct resource dma_resource[] = {
  354. {
  355. .start = U300_DMAC_BASE,
  356. .end = U300_DMAC_BASE + PAGE_SIZE - 1,
  357. .flags = IORESOURCE_MEM,
  358. },
  359. {
  360. .start = IRQ_U300_DMA,
  361. .end = IRQ_U300_DMA,
  362. .flags = IORESOURCE_IRQ,
  363. }
  364. };
  365. #ifdef CONFIG_MACH_U300_BS335
  366. /* points out all dma slave channels.
  367. * Syntax is [A1, B1, A2, B2, .... ,-1,-1]
  368. * Select all channels from A to B, end of list is marked with -1,-1
  369. */
  370. static int dma_slave_channels[] = {
  371. U300_DMA_MSL_TX_0, U300_DMA_SPI_RX,
  372. U300_DMA_UART1_TX, U300_DMA_UART1_RX, -1, -1};
  373. /* points out all dma memcpy channels. */
  374. static int dma_memcpy_channels[] = {
  375. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_8, -1, -1};
  376. #else /* CONFIG_MACH_U300_BS335 */
  377. static int dma_slave_channels[] = {U300_DMA_MSL_TX_0, U300_DMA_SPI_RX, -1, -1};
  378. static int dma_memcpy_channels[] = {
  379. U300_DMA_GENERAL_PURPOSE_0, U300_DMA_GENERAL_PURPOSE_10, -1, -1};
  380. #endif
  381. /** register dma for memory access
  382. *
  383. * active 1 means dma intends to access memory
  384. * 0 means dma wont access memory
  385. */
  386. static void coh901318_access_memory_state(struct device *dev, bool active)
  387. {
  388. }
  389. #define flags_memcpy_config (COH901318_CX_CFG_CH_DISABLE | \
  390. COH901318_CX_CFG_RM_MEMORY_TO_MEMORY | \
  391. COH901318_CX_CFG_LCR_DISABLE | \
  392. COH901318_CX_CFG_TC_IRQ_ENABLE | \
  393. COH901318_CX_CFG_BE_IRQ_ENABLE)
  394. #define flags_memcpy_lli_chained (COH901318_CX_CTRL_TC_ENABLE | \
  395. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  396. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  397. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  398. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  399. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  400. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  401. COH901318_CX_CTRL_TCP_DISABLE | \
  402. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  403. COH901318_CX_CTRL_HSP_DISABLE | \
  404. COH901318_CX_CTRL_HSS_DISABLE | \
  405. COH901318_CX_CTRL_DDMA_LEGACY | \
  406. COH901318_CX_CTRL_PRDD_SOURCE)
  407. #define flags_memcpy_lli (COH901318_CX_CTRL_TC_ENABLE | \
  408. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  409. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  410. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  411. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  412. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  413. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  414. COH901318_CX_CTRL_TCP_DISABLE | \
  415. COH901318_CX_CTRL_TC_IRQ_DISABLE | \
  416. COH901318_CX_CTRL_HSP_DISABLE | \
  417. COH901318_CX_CTRL_HSS_DISABLE | \
  418. COH901318_CX_CTRL_DDMA_LEGACY | \
  419. COH901318_CX_CTRL_PRDD_SOURCE)
  420. #define flags_memcpy_lli_last (COH901318_CX_CTRL_TC_ENABLE | \
  421. COH901318_CX_CTRL_BURST_COUNT_32_BYTES | \
  422. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS | \
  423. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE | \
  424. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS | \
  425. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE | \
  426. COH901318_CX_CTRL_MASTER_MODE_M1RW | \
  427. COH901318_CX_CTRL_TCP_DISABLE | \
  428. COH901318_CX_CTRL_TC_IRQ_ENABLE | \
  429. COH901318_CX_CTRL_HSP_DISABLE | \
  430. COH901318_CX_CTRL_HSS_DISABLE | \
  431. COH901318_CX_CTRL_DDMA_LEGACY | \
  432. COH901318_CX_CTRL_PRDD_SOURCE)
  433. const struct coh_dma_channel chan_config[U300_DMA_CHANNELS] = {
  434. {
  435. .number = U300_DMA_MSL_TX_0,
  436. .name = "MSL TX 0",
  437. .priority_high = 0,
  438. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x20,
  439. },
  440. {
  441. .number = U300_DMA_MSL_TX_1,
  442. .name = "MSL TX 1",
  443. .priority_high = 0,
  444. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x20,
  445. .param.config = COH901318_CX_CFG_CH_DISABLE |
  446. COH901318_CX_CFG_LCR_DISABLE |
  447. COH901318_CX_CFG_TC_IRQ_ENABLE |
  448. COH901318_CX_CFG_BE_IRQ_ENABLE,
  449. .param.ctrl_lli_chained = 0 |
  450. COH901318_CX_CTRL_TC_ENABLE |
  451. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  452. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  453. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  454. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  455. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  456. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  457. COH901318_CX_CTRL_TCP_DISABLE |
  458. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  459. COH901318_CX_CTRL_HSP_ENABLE |
  460. COH901318_CX_CTRL_HSS_DISABLE |
  461. COH901318_CX_CTRL_DDMA_LEGACY |
  462. COH901318_CX_CTRL_PRDD_SOURCE,
  463. .param.ctrl_lli = 0 |
  464. COH901318_CX_CTRL_TC_ENABLE |
  465. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  466. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  467. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  468. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  469. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  470. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  471. COH901318_CX_CTRL_TCP_ENABLE |
  472. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  473. COH901318_CX_CTRL_HSP_ENABLE |
  474. COH901318_CX_CTRL_HSS_DISABLE |
  475. COH901318_CX_CTRL_DDMA_LEGACY |
  476. COH901318_CX_CTRL_PRDD_SOURCE,
  477. .param.ctrl_lli_last = 0 |
  478. COH901318_CX_CTRL_TC_ENABLE |
  479. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  480. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  481. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  482. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  483. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  484. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  485. COH901318_CX_CTRL_TCP_ENABLE |
  486. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  487. COH901318_CX_CTRL_HSP_ENABLE |
  488. COH901318_CX_CTRL_HSS_DISABLE |
  489. COH901318_CX_CTRL_DDMA_LEGACY |
  490. COH901318_CX_CTRL_PRDD_SOURCE,
  491. },
  492. {
  493. .number = U300_DMA_MSL_TX_2,
  494. .name = "MSL TX 2",
  495. .priority_high = 0,
  496. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x20,
  497. .param.config = COH901318_CX_CFG_CH_DISABLE |
  498. COH901318_CX_CFG_LCR_DISABLE |
  499. COH901318_CX_CFG_TC_IRQ_ENABLE |
  500. COH901318_CX_CFG_BE_IRQ_ENABLE,
  501. .param.ctrl_lli_chained = 0 |
  502. COH901318_CX_CTRL_TC_ENABLE |
  503. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  504. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  505. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  506. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  507. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  508. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  509. COH901318_CX_CTRL_TCP_DISABLE |
  510. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  511. COH901318_CX_CTRL_HSP_ENABLE |
  512. COH901318_CX_CTRL_HSS_DISABLE |
  513. COH901318_CX_CTRL_DDMA_LEGACY |
  514. COH901318_CX_CTRL_PRDD_SOURCE,
  515. .param.ctrl_lli = 0 |
  516. COH901318_CX_CTRL_TC_ENABLE |
  517. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  518. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  519. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  520. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  521. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  522. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  523. COH901318_CX_CTRL_TCP_ENABLE |
  524. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  525. COH901318_CX_CTRL_HSP_ENABLE |
  526. COH901318_CX_CTRL_HSS_DISABLE |
  527. COH901318_CX_CTRL_DDMA_LEGACY |
  528. COH901318_CX_CTRL_PRDD_SOURCE,
  529. .param.ctrl_lli_last = 0 |
  530. COH901318_CX_CTRL_TC_ENABLE |
  531. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  532. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  533. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  534. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  535. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  536. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  537. COH901318_CX_CTRL_TCP_ENABLE |
  538. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  539. COH901318_CX_CTRL_HSP_ENABLE |
  540. COH901318_CX_CTRL_HSS_DISABLE |
  541. COH901318_CX_CTRL_DDMA_LEGACY |
  542. COH901318_CX_CTRL_PRDD_SOURCE,
  543. .desc_nbr_max = 10,
  544. },
  545. {
  546. .number = U300_DMA_MSL_TX_3,
  547. .name = "MSL TX 3",
  548. .priority_high = 0,
  549. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x20,
  550. .param.config = COH901318_CX_CFG_CH_DISABLE |
  551. COH901318_CX_CFG_LCR_DISABLE |
  552. COH901318_CX_CFG_TC_IRQ_ENABLE |
  553. COH901318_CX_CFG_BE_IRQ_ENABLE,
  554. .param.ctrl_lli_chained = 0 |
  555. COH901318_CX_CTRL_TC_ENABLE |
  556. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  557. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  558. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  559. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  560. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  561. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  562. COH901318_CX_CTRL_TCP_DISABLE |
  563. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  564. COH901318_CX_CTRL_HSP_ENABLE |
  565. COH901318_CX_CTRL_HSS_DISABLE |
  566. COH901318_CX_CTRL_DDMA_LEGACY |
  567. COH901318_CX_CTRL_PRDD_SOURCE,
  568. .param.ctrl_lli = 0 |
  569. COH901318_CX_CTRL_TC_ENABLE |
  570. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  571. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  572. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  573. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  574. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  575. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  576. COH901318_CX_CTRL_TCP_ENABLE |
  577. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  578. COH901318_CX_CTRL_HSP_ENABLE |
  579. COH901318_CX_CTRL_HSS_DISABLE |
  580. COH901318_CX_CTRL_DDMA_LEGACY |
  581. COH901318_CX_CTRL_PRDD_SOURCE,
  582. .param.ctrl_lli_last = 0 |
  583. COH901318_CX_CTRL_TC_ENABLE |
  584. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  585. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  586. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  587. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  588. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  589. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  590. COH901318_CX_CTRL_TCP_ENABLE |
  591. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  592. COH901318_CX_CTRL_HSP_ENABLE |
  593. COH901318_CX_CTRL_HSS_DISABLE |
  594. COH901318_CX_CTRL_DDMA_LEGACY |
  595. COH901318_CX_CTRL_PRDD_SOURCE,
  596. },
  597. {
  598. .number = U300_DMA_MSL_TX_4,
  599. .name = "MSL TX 4",
  600. .priority_high = 0,
  601. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x20,
  602. .param.config = COH901318_CX_CFG_CH_DISABLE |
  603. COH901318_CX_CFG_LCR_DISABLE |
  604. COH901318_CX_CFG_TC_IRQ_ENABLE |
  605. COH901318_CX_CFG_BE_IRQ_ENABLE,
  606. .param.ctrl_lli_chained = 0 |
  607. COH901318_CX_CTRL_TC_ENABLE |
  608. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  609. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  610. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  611. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  612. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  613. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  614. COH901318_CX_CTRL_TCP_DISABLE |
  615. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  616. COH901318_CX_CTRL_HSP_ENABLE |
  617. COH901318_CX_CTRL_HSS_DISABLE |
  618. COH901318_CX_CTRL_DDMA_LEGACY |
  619. COH901318_CX_CTRL_PRDD_SOURCE,
  620. .param.ctrl_lli = 0 |
  621. COH901318_CX_CTRL_TC_ENABLE |
  622. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  623. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  624. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  625. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  626. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  627. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  628. COH901318_CX_CTRL_TCP_ENABLE |
  629. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  630. COH901318_CX_CTRL_HSP_ENABLE |
  631. COH901318_CX_CTRL_HSS_DISABLE |
  632. COH901318_CX_CTRL_DDMA_LEGACY |
  633. COH901318_CX_CTRL_PRDD_SOURCE,
  634. .param.ctrl_lli_last = 0 |
  635. COH901318_CX_CTRL_TC_ENABLE |
  636. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  637. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  638. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  639. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  640. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  641. COH901318_CX_CTRL_MASTER_MODE_M1R_M2W |
  642. COH901318_CX_CTRL_TCP_ENABLE |
  643. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  644. COH901318_CX_CTRL_HSP_ENABLE |
  645. COH901318_CX_CTRL_HSS_DISABLE |
  646. COH901318_CX_CTRL_DDMA_LEGACY |
  647. COH901318_CX_CTRL_PRDD_SOURCE,
  648. },
  649. {
  650. .number = U300_DMA_MSL_TX_5,
  651. .name = "MSL TX 5",
  652. .priority_high = 0,
  653. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x20,
  654. },
  655. {
  656. .number = U300_DMA_MSL_TX_6,
  657. .name = "MSL TX 6",
  658. .priority_high = 0,
  659. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x20,
  660. },
  661. {
  662. .number = U300_DMA_MSL_RX_0,
  663. .name = "MSL RX 0",
  664. .priority_high = 0,
  665. .dev_addr = U300_MSL_BASE + 0 * 0x40 + 0x220,
  666. },
  667. {
  668. .number = U300_DMA_MSL_RX_1,
  669. .name = "MSL RX 1",
  670. .priority_high = 0,
  671. .dev_addr = U300_MSL_BASE + 1 * 0x40 + 0x220,
  672. .param.config = COH901318_CX_CFG_CH_DISABLE |
  673. COH901318_CX_CFG_LCR_DISABLE |
  674. COH901318_CX_CFG_TC_IRQ_ENABLE |
  675. COH901318_CX_CFG_BE_IRQ_ENABLE,
  676. .param.ctrl_lli_chained = 0 |
  677. COH901318_CX_CTRL_TC_ENABLE |
  678. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  679. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  680. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  681. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  682. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  683. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  684. COH901318_CX_CTRL_TCP_DISABLE |
  685. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  686. COH901318_CX_CTRL_HSP_ENABLE |
  687. COH901318_CX_CTRL_HSS_DISABLE |
  688. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  689. COH901318_CX_CTRL_PRDD_DEST,
  690. .param.ctrl_lli = 0,
  691. .param.ctrl_lli_last = 0 |
  692. COH901318_CX_CTRL_TC_ENABLE |
  693. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  694. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  695. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  696. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  697. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  698. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  699. COH901318_CX_CTRL_TCP_DISABLE |
  700. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  701. COH901318_CX_CTRL_HSP_ENABLE |
  702. COH901318_CX_CTRL_HSS_DISABLE |
  703. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  704. COH901318_CX_CTRL_PRDD_DEST,
  705. },
  706. {
  707. .number = U300_DMA_MSL_RX_2,
  708. .name = "MSL RX 2",
  709. .priority_high = 0,
  710. .dev_addr = U300_MSL_BASE + 2 * 0x40 + 0x220,
  711. .param.config = COH901318_CX_CFG_CH_DISABLE |
  712. COH901318_CX_CFG_LCR_DISABLE |
  713. COH901318_CX_CFG_TC_IRQ_ENABLE |
  714. COH901318_CX_CFG_BE_IRQ_ENABLE,
  715. .param.ctrl_lli_chained = 0 |
  716. COH901318_CX_CTRL_TC_ENABLE |
  717. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  718. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  719. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  720. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  721. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  722. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  723. COH901318_CX_CTRL_TCP_DISABLE |
  724. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  725. COH901318_CX_CTRL_HSP_ENABLE |
  726. COH901318_CX_CTRL_HSS_DISABLE |
  727. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  728. COH901318_CX_CTRL_PRDD_DEST,
  729. .param.ctrl_lli = 0 |
  730. COH901318_CX_CTRL_TC_ENABLE |
  731. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  732. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  733. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  734. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  735. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  736. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  737. COH901318_CX_CTRL_TCP_DISABLE |
  738. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  739. COH901318_CX_CTRL_HSP_ENABLE |
  740. COH901318_CX_CTRL_HSS_DISABLE |
  741. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  742. COH901318_CX_CTRL_PRDD_DEST,
  743. .param.ctrl_lli_last = 0 |
  744. COH901318_CX_CTRL_TC_ENABLE |
  745. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  746. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  747. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  748. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  749. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  750. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  751. COH901318_CX_CTRL_TCP_DISABLE |
  752. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  753. COH901318_CX_CTRL_HSP_ENABLE |
  754. COH901318_CX_CTRL_HSS_DISABLE |
  755. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  756. COH901318_CX_CTRL_PRDD_DEST,
  757. },
  758. {
  759. .number = U300_DMA_MSL_RX_3,
  760. .name = "MSL RX 3",
  761. .priority_high = 0,
  762. .dev_addr = U300_MSL_BASE + 3 * 0x40 + 0x220,
  763. .param.config = COH901318_CX_CFG_CH_DISABLE |
  764. COH901318_CX_CFG_LCR_DISABLE |
  765. COH901318_CX_CFG_TC_IRQ_ENABLE |
  766. COH901318_CX_CFG_BE_IRQ_ENABLE,
  767. .param.ctrl_lli_chained = 0 |
  768. COH901318_CX_CTRL_TC_ENABLE |
  769. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  770. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  771. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  772. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  773. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  774. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  775. COH901318_CX_CTRL_TCP_DISABLE |
  776. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  777. COH901318_CX_CTRL_HSP_ENABLE |
  778. COH901318_CX_CTRL_HSS_DISABLE |
  779. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  780. COH901318_CX_CTRL_PRDD_DEST,
  781. .param.ctrl_lli = 0 |
  782. COH901318_CX_CTRL_TC_ENABLE |
  783. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  784. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  785. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  786. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  787. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  788. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  789. COH901318_CX_CTRL_TCP_DISABLE |
  790. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  791. COH901318_CX_CTRL_HSP_ENABLE |
  792. COH901318_CX_CTRL_HSS_DISABLE |
  793. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  794. COH901318_CX_CTRL_PRDD_DEST,
  795. .param.ctrl_lli_last = 0 |
  796. COH901318_CX_CTRL_TC_ENABLE |
  797. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  798. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  799. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  800. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  801. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  802. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  803. COH901318_CX_CTRL_TCP_DISABLE |
  804. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  805. COH901318_CX_CTRL_HSP_ENABLE |
  806. COH901318_CX_CTRL_HSS_DISABLE |
  807. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  808. COH901318_CX_CTRL_PRDD_DEST,
  809. },
  810. {
  811. .number = U300_DMA_MSL_RX_4,
  812. .name = "MSL RX 4",
  813. .priority_high = 0,
  814. .dev_addr = U300_MSL_BASE + 4 * 0x40 + 0x220,
  815. .param.config = COH901318_CX_CFG_CH_DISABLE |
  816. COH901318_CX_CFG_LCR_DISABLE |
  817. COH901318_CX_CFG_TC_IRQ_ENABLE |
  818. COH901318_CX_CFG_BE_IRQ_ENABLE,
  819. .param.ctrl_lli_chained = 0 |
  820. COH901318_CX_CTRL_TC_ENABLE |
  821. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  822. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  823. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  824. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  825. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  826. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  827. COH901318_CX_CTRL_TCP_DISABLE |
  828. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  829. COH901318_CX_CTRL_HSP_ENABLE |
  830. COH901318_CX_CTRL_HSS_DISABLE |
  831. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  832. COH901318_CX_CTRL_PRDD_DEST,
  833. .param.ctrl_lli = 0 |
  834. COH901318_CX_CTRL_TC_ENABLE |
  835. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  836. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  837. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  838. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  839. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  840. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  841. COH901318_CX_CTRL_TCP_DISABLE |
  842. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  843. COH901318_CX_CTRL_HSP_ENABLE |
  844. COH901318_CX_CTRL_HSS_DISABLE |
  845. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  846. COH901318_CX_CTRL_PRDD_DEST,
  847. .param.ctrl_lli_last = 0 |
  848. COH901318_CX_CTRL_TC_ENABLE |
  849. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  850. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  851. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  852. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  853. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  854. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  855. COH901318_CX_CTRL_TCP_DISABLE |
  856. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  857. COH901318_CX_CTRL_HSP_ENABLE |
  858. COH901318_CX_CTRL_HSS_DISABLE |
  859. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  860. COH901318_CX_CTRL_PRDD_DEST,
  861. },
  862. {
  863. .number = U300_DMA_MSL_RX_5,
  864. .name = "MSL RX 5",
  865. .priority_high = 0,
  866. .dev_addr = U300_MSL_BASE + 5 * 0x40 + 0x220,
  867. .param.config = COH901318_CX_CFG_CH_DISABLE |
  868. COH901318_CX_CFG_LCR_DISABLE |
  869. COH901318_CX_CFG_TC_IRQ_ENABLE |
  870. COH901318_CX_CFG_BE_IRQ_ENABLE,
  871. .param.ctrl_lli_chained = 0 |
  872. COH901318_CX_CTRL_TC_ENABLE |
  873. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  874. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  875. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  876. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  877. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  878. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  879. COH901318_CX_CTRL_TCP_DISABLE |
  880. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  881. COH901318_CX_CTRL_HSP_ENABLE |
  882. COH901318_CX_CTRL_HSS_DISABLE |
  883. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  884. COH901318_CX_CTRL_PRDD_DEST,
  885. .param.ctrl_lli = 0 |
  886. COH901318_CX_CTRL_TC_ENABLE |
  887. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  888. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  889. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  890. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  891. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  892. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  893. COH901318_CX_CTRL_TCP_DISABLE |
  894. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  895. COH901318_CX_CTRL_HSP_ENABLE |
  896. COH901318_CX_CTRL_HSS_DISABLE |
  897. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  898. COH901318_CX_CTRL_PRDD_DEST,
  899. .param.ctrl_lli_last = 0 |
  900. COH901318_CX_CTRL_TC_ENABLE |
  901. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  902. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  903. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  904. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  905. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  906. COH901318_CX_CTRL_MASTER_MODE_M2R_M1W |
  907. COH901318_CX_CTRL_TCP_DISABLE |
  908. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  909. COH901318_CX_CTRL_HSP_ENABLE |
  910. COH901318_CX_CTRL_HSS_DISABLE |
  911. COH901318_CX_CTRL_DDMA_DEMAND_DMA1 |
  912. COH901318_CX_CTRL_PRDD_DEST,
  913. },
  914. {
  915. .number = U300_DMA_MSL_RX_6,
  916. .name = "MSL RX 6",
  917. .priority_high = 0,
  918. .dev_addr = U300_MSL_BASE + 6 * 0x40 + 0x220,
  919. },
  920. {
  921. .number = U300_DMA_MMCSD_RX_TX,
  922. .name = "MMCSD RX TX",
  923. .priority_high = 0,
  924. .dev_addr = U300_MMCSD_BASE + 0x080,
  925. .param.config = COH901318_CX_CFG_CH_DISABLE |
  926. COH901318_CX_CFG_LCR_DISABLE |
  927. COH901318_CX_CFG_TC_IRQ_ENABLE |
  928. COH901318_CX_CFG_BE_IRQ_ENABLE,
  929. .param.ctrl_lli_chained = 0 |
  930. COH901318_CX_CTRL_TC_ENABLE |
  931. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  932. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  933. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  934. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  935. COH901318_CX_CTRL_TCP_ENABLE |
  936. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  937. COH901318_CX_CTRL_HSP_ENABLE |
  938. COH901318_CX_CTRL_HSS_DISABLE |
  939. COH901318_CX_CTRL_DDMA_LEGACY,
  940. .param.ctrl_lli = 0 |
  941. COH901318_CX_CTRL_TC_ENABLE |
  942. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  943. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  944. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  945. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  946. COH901318_CX_CTRL_TCP_ENABLE |
  947. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  948. COH901318_CX_CTRL_HSP_ENABLE |
  949. COH901318_CX_CTRL_HSS_DISABLE |
  950. COH901318_CX_CTRL_DDMA_LEGACY,
  951. .param.ctrl_lli_last = 0 |
  952. COH901318_CX_CTRL_TC_ENABLE |
  953. COH901318_CX_CTRL_BURST_COUNT_32_BYTES |
  954. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  955. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  956. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  957. COH901318_CX_CTRL_TCP_DISABLE |
  958. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  959. COH901318_CX_CTRL_HSP_ENABLE |
  960. COH901318_CX_CTRL_HSS_DISABLE |
  961. COH901318_CX_CTRL_DDMA_LEGACY,
  962. },
  963. {
  964. .number = U300_DMA_MSPRO_TX,
  965. .name = "MSPRO TX",
  966. .priority_high = 0,
  967. },
  968. {
  969. .number = U300_DMA_MSPRO_RX,
  970. .name = "MSPRO RX",
  971. .priority_high = 0,
  972. },
  973. {
  974. .number = U300_DMA_UART0_TX,
  975. .name = "UART0 TX",
  976. .priority_high = 0,
  977. },
  978. {
  979. .number = U300_DMA_UART0_RX,
  980. .name = "UART0 RX",
  981. .priority_high = 0,
  982. },
  983. {
  984. .number = U300_DMA_APEX_TX,
  985. .name = "APEX TX",
  986. .priority_high = 0,
  987. },
  988. {
  989. .number = U300_DMA_APEX_RX,
  990. .name = "APEX RX",
  991. .priority_high = 0,
  992. },
  993. {
  994. .number = U300_DMA_PCM_I2S0_TX,
  995. .name = "PCM I2S0 TX",
  996. .priority_high = 1,
  997. .dev_addr = U300_PCM_I2S0_BASE + 0x14,
  998. .param.config = COH901318_CX_CFG_CH_DISABLE |
  999. COH901318_CX_CFG_LCR_DISABLE |
  1000. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1001. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1002. .param.ctrl_lli_chained = 0 |
  1003. COH901318_CX_CTRL_TC_ENABLE |
  1004. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1005. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1006. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1007. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1008. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1009. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1010. COH901318_CX_CTRL_TCP_DISABLE |
  1011. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1012. COH901318_CX_CTRL_HSP_ENABLE |
  1013. COH901318_CX_CTRL_HSS_DISABLE |
  1014. COH901318_CX_CTRL_DDMA_LEGACY |
  1015. COH901318_CX_CTRL_PRDD_SOURCE,
  1016. .param.ctrl_lli = 0 |
  1017. COH901318_CX_CTRL_TC_ENABLE |
  1018. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1019. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1020. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1021. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1022. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1023. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1024. COH901318_CX_CTRL_TCP_ENABLE |
  1025. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1026. COH901318_CX_CTRL_HSP_ENABLE |
  1027. COH901318_CX_CTRL_HSS_DISABLE |
  1028. COH901318_CX_CTRL_DDMA_LEGACY |
  1029. COH901318_CX_CTRL_PRDD_SOURCE,
  1030. .param.ctrl_lli_last = 0 |
  1031. COH901318_CX_CTRL_TC_ENABLE |
  1032. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1033. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1034. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1035. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1036. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1037. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1038. COH901318_CX_CTRL_TCP_ENABLE |
  1039. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1040. COH901318_CX_CTRL_HSP_ENABLE |
  1041. COH901318_CX_CTRL_HSS_DISABLE |
  1042. COH901318_CX_CTRL_DDMA_LEGACY |
  1043. COH901318_CX_CTRL_PRDD_SOURCE,
  1044. },
  1045. {
  1046. .number = U300_DMA_PCM_I2S0_RX,
  1047. .name = "PCM I2S0 RX",
  1048. .priority_high = 1,
  1049. .dev_addr = U300_PCM_I2S0_BASE + 0x10,
  1050. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1051. COH901318_CX_CFG_LCR_DISABLE |
  1052. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1053. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1054. .param.ctrl_lli_chained = 0 |
  1055. COH901318_CX_CTRL_TC_ENABLE |
  1056. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1057. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1058. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1059. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1060. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1061. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1062. COH901318_CX_CTRL_TCP_DISABLE |
  1063. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1064. COH901318_CX_CTRL_HSP_ENABLE |
  1065. COH901318_CX_CTRL_HSS_DISABLE |
  1066. COH901318_CX_CTRL_DDMA_LEGACY |
  1067. COH901318_CX_CTRL_PRDD_DEST,
  1068. .param.ctrl_lli = 0 |
  1069. COH901318_CX_CTRL_TC_ENABLE |
  1070. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1071. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1072. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1073. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1074. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1075. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1076. COH901318_CX_CTRL_TCP_ENABLE |
  1077. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1078. COH901318_CX_CTRL_HSP_ENABLE |
  1079. COH901318_CX_CTRL_HSS_DISABLE |
  1080. COH901318_CX_CTRL_DDMA_LEGACY |
  1081. COH901318_CX_CTRL_PRDD_DEST,
  1082. .param.ctrl_lli_last = 0 |
  1083. COH901318_CX_CTRL_TC_ENABLE |
  1084. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1085. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1086. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1087. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1088. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1089. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1090. COH901318_CX_CTRL_TCP_ENABLE |
  1091. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1092. COH901318_CX_CTRL_HSP_ENABLE |
  1093. COH901318_CX_CTRL_HSS_DISABLE |
  1094. COH901318_CX_CTRL_DDMA_LEGACY |
  1095. COH901318_CX_CTRL_PRDD_DEST,
  1096. },
  1097. {
  1098. .number = U300_DMA_PCM_I2S1_TX,
  1099. .name = "PCM I2S1 TX",
  1100. .priority_high = 1,
  1101. .dev_addr = U300_PCM_I2S1_BASE + 0x14,
  1102. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1103. COH901318_CX_CFG_LCR_DISABLE |
  1104. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1105. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1106. .param.ctrl_lli_chained = 0 |
  1107. COH901318_CX_CTRL_TC_ENABLE |
  1108. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1109. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1110. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1111. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1112. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1113. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1114. COH901318_CX_CTRL_TCP_DISABLE |
  1115. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1116. COH901318_CX_CTRL_HSP_ENABLE |
  1117. COH901318_CX_CTRL_HSS_DISABLE |
  1118. COH901318_CX_CTRL_DDMA_LEGACY |
  1119. COH901318_CX_CTRL_PRDD_SOURCE,
  1120. .param.ctrl_lli = 0 |
  1121. COH901318_CX_CTRL_TC_ENABLE |
  1122. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1123. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1124. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1125. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1126. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1127. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1128. COH901318_CX_CTRL_TCP_ENABLE |
  1129. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1130. COH901318_CX_CTRL_HSP_ENABLE |
  1131. COH901318_CX_CTRL_HSS_DISABLE |
  1132. COH901318_CX_CTRL_DDMA_LEGACY |
  1133. COH901318_CX_CTRL_PRDD_SOURCE,
  1134. .param.ctrl_lli_last = 0 |
  1135. COH901318_CX_CTRL_TC_ENABLE |
  1136. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1137. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1138. COH901318_CX_CTRL_SRC_ADDR_INC_ENABLE |
  1139. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1140. COH901318_CX_CTRL_DST_ADDR_INC_DISABLE |
  1141. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1142. COH901318_CX_CTRL_TCP_ENABLE |
  1143. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1144. COH901318_CX_CTRL_HSP_ENABLE |
  1145. COH901318_CX_CTRL_HSS_DISABLE |
  1146. COH901318_CX_CTRL_DDMA_LEGACY |
  1147. COH901318_CX_CTRL_PRDD_SOURCE,
  1148. },
  1149. {
  1150. .number = U300_DMA_PCM_I2S1_RX,
  1151. .name = "PCM I2S1 RX",
  1152. .priority_high = 1,
  1153. .dev_addr = U300_PCM_I2S1_BASE + 0x10,
  1154. .param.config = COH901318_CX_CFG_CH_DISABLE |
  1155. COH901318_CX_CFG_LCR_DISABLE |
  1156. COH901318_CX_CFG_TC_IRQ_ENABLE |
  1157. COH901318_CX_CFG_BE_IRQ_ENABLE,
  1158. .param.ctrl_lli_chained = 0 |
  1159. COH901318_CX_CTRL_TC_ENABLE |
  1160. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1161. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1162. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1163. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1164. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1165. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1166. COH901318_CX_CTRL_TCP_DISABLE |
  1167. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1168. COH901318_CX_CTRL_HSP_ENABLE |
  1169. COH901318_CX_CTRL_HSS_DISABLE |
  1170. COH901318_CX_CTRL_DDMA_LEGACY |
  1171. COH901318_CX_CTRL_PRDD_DEST,
  1172. .param.ctrl_lli = 0 |
  1173. COH901318_CX_CTRL_TC_ENABLE |
  1174. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1175. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1176. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1177. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1178. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1179. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1180. COH901318_CX_CTRL_TCP_ENABLE |
  1181. COH901318_CX_CTRL_TC_IRQ_DISABLE |
  1182. COH901318_CX_CTRL_HSP_ENABLE |
  1183. COH901318_CX_CTRL_HSS_DISABLE |
  1184. COH901318_CX_CTRL_DDMA_LEGACY |
  1185. COH901318_CX_CTRL_PRDD_DEST,
  1186. .param.ctrl_lli_last = 0 |
  1187. COH901318_CX_CTRL_TC_ENABLE |
  1188. COH901318_CX_CTRL_BURST_COUNT_16_BYTES |
  1189. COH901318_CX_CTRL_SRC_BUS_SIZE_32_BITS |
  1190. COH901318_CX_CTRL_SRC_ADDR_INC_DISABLE |
  1191. COH901318_CX_CTRL_DST_BUS_SIZE_32_BITS |
  1192. COH901318_CX_CTRL_DST_ADDR_INC_ENABLE |
  1193. COH901318_CX_CTRL_MASTER_MODE_M1RW |
  1194. COH901318_CX_CTRL_TCP_ENABLE |
  1195. COH901318_CX_CTRL_TC_IRQ_ENABLE |
  1196. COH901318_CX_CTRL_HSP_ENABLE |
  1197. COH901318_CX_CTRL_HSS_DISABLE |
  1198. COH901318_CX_CTRL_DDMA_LEGACY |
  1199. COH901318_CX_CTRL_PRDD_DEST,
  1200. },
  1201. {
  1202. .number = U300_DMA_XGAM_CDI,
  1203. .name = "XGAM CDI",
  1204. .priority_high = 0,
  1205. },
  1206. {
  1207. .number = U300_DMA_XGAM_PDI,
  1208. .name = "XGAM PDI",
  1209. .priority_high = 0,
  1210. },
  1211. {
  1212. .number = U300_DMA_SPI_TX,
  1213. .name = "SPI TX",
  1214. .priority_high = 0,
  1215. },
  1216. {
  1217. .number = U300_DMA_SPI_RX,
  1218. .name = "SPI RX",
  1219. .priority_high = 0,
  1220. },
  1221. {
  1222. .number = U300_DMA_GENERAL_PURPOSE_0,
  1223. .name = "GENERAL 00",
  1224. .priority_high = 0,
  1225. .param.config = flags_memcpy_config,
  1226. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1227. .param.ctrl_lli = flags_memcpy_lli,
  1228. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1229. },
  1230. {
  1231. .number = U300_DMA_GENERAL_PURPOSE_1,
  1232. .name = "GENERAL 01",
  1233. .priority_high = 0,
  1234. .param.config = flags_memcpy_config,
  1235. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1236. .param.ctrl_lli = flags_memcpy_lli,
  1237. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1238. },
  1239. {
  1240. .number = U300_DMA_GENERAL_PURPOSE_2,
  1241. .name = "GENERAL 02",
  1242. .priority_high = 0,
  1243. .param.config = flags_memcpy_config,
  1244. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1245. .param.ctrl_lli = flags_memcpy_lli,
  1246. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1247. },
  1248. {
  1249. .number = U300_DMA_GENERAL_PURPOSE_3,
  1250. .name = "GENERAL 03",
  1251. .priority_high = 0,
  1252. .param.config = flags_memcpy_config,
  1253. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1254. .param.ctrl_lli = flags_memcpy_lli,
  1255. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1256. },
  1257. {
  1258. .number = U300_DMA_GENERAL_PURPOSE_4,
  1259. .name = "GENERAL 04",
  1260. .priority_high = 0,
  1261. .param.config = flags_memcpy_config,
  1262. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1263. .param.ctrl_lli = flags_memcpy_lli,
  1264. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1265. },
  1266. {
  1267. .number = U300_DMA_GENERAL_PURPOSE_5,
  1268. .name = "GENERAL 05",
  1269. .priority_high = 0,
  1270. .param.config = flags_memcpy_config,
  1271. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1272. .param.ctrl_lli = flags_memcpy_lli,
  1273. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1274. },
  1275. {
  1276. .number = U300_DMA_GENERAL_PURPOSE_6,
  1277. .name = "GENERAL 06",
  1278. .priority_high = 0,
  1279. .param.config = flags_memcpy_config,
  1280. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1281. .param.ctrl_lli = flags_memcpy_lli,
  1282. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1283. },
  1284. {
  1285. .number = U300_DMA_GENERAL_PURPOSE_7,
  1286. .name = "GENERAL 07",
  1287. .priority_high = 0,
  1288. .param.config = flags_memcpy_config,
  1289. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1290. .param.ctrl_lli = flags_memcpy_lli,
  1291. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1292. },
  1293. {
  1294. .number = U300_DMA_GENERAL_PURPOSE_8,
  1295. .name = "GENERAL 08",
  1296. .priority_high = 0,
  1297. .param.config = flags_memcpy_config,
  1298. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1299. .param.ctrl_lli = flags_memcpy_lli,
  1300. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1301. },
  1302. #ifdef CONFIG_MACH_U300_BS335
  1303. {
  1304. .number = U300_DMA_UART1_TX,
  1305. .name = "UART1 TX",
  1306. .priority_high = 0,
  1307. },
  1308. {
  1309. .number = U300_DMA_UART1_RX,
  1310. .name = "UART1 RX",
  1311. .priority_high = 0,
  1312. }
  1313. #else
  1314. {
  1315. .number = U300_DMA_GENERAL_PURPOSE_9,
  1316. .name = "GENERAL 09",
  1317. .priority_high = 0,
  1318. .param.config = flags_memcpy_config,
  1319. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1320. .param.ctrl_lli = flags_memcpy_lli,
  1321. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1322. },
  1323. {
  1324. .number = U300_DMA_GENERAL_PURPOSE_10,
  1325. .name = "GENERAL 10",
  1326. .priority_high = 0,
  1327. .param.config = flags_memcpy_config,
  1328. .param.ctrl_lli_chained = flags_memcpy_lli_chained,
  1329. .param.ctrl_lli = flags_memcpy_lli,
  1330. .param.ctrl_lli_last = flags_memcpy_lli_last,
  1331. }
  1332. #endif
  1333. };
  1334. static struct coh901318_platform coh901318_platform = {
  1335. .chans_slave = dma_slave_channels,
  1336. .chans_memcpy = dma_memcpy_channels,
  1337. .access_memory_state = coh901318_access_memory_state,
  1338. .chan_conf = chan_config,
  1339. .max_channels = U300_DMA_CHANNELS,
  1340. };
  1341. static struct platform_device wdog_device = {
  1342. .name = "coh901327_wdog",
  1343. .id = -1,
  1344. .num_resources = ARRAY_SIZE(wdog_resources),
  1345. .resource = wdog_resources,
  1346. };
  1347. static struct platform_device i2c0_device = {
  1348. .name = "stu300",
  1349. .id = 0,
  1350. .num_resources = ARRAY_SIZE(i2c0_resources),
  1351. .resource = i2c0_resources,
  1352. };
  1353. static struct platform_device i2c1_device = {
  1354. .name = "stu300",
  1355. .id = 1,
  1356. .num_resources = ARRAY_SIZE(i2c1_resources),
  1357. .resource = i2c1_resources,
  1358. };
  1359. static struct platform_device gpio_device = {
  1360. .name = "u300-gpio",
  1361. .id = -1,
  1362. .num_resources = ARRAY_SIZE(gpio_resources),
  1363. .resource = gpio_resources,
  1364. };
  1365. static struct platform_device keypad_device = {
  1366. .name = "keypad",
  1367. .id = -1,
  1368. .num_resources = ARRAY_SIZE(keypad_resources),
  1369. .resource = keypad_resources,
  1370. };
  1371. static struct platform_device rtc_device = {
  1372. .name = "rtc-coh901331",
  1373. .id = -1,
  1374. .num_resources = ARRAY_SIZE(rtc_resources),
  1375. .resource = rtc_resources,
  1376. };
  1377. static struct platform_device fsmc_device = {
  1378. .name = "nandif",
  1379. .id = -1,
  1380. .num_resources = ARRAY_SIZE(fsmc_resources),
  1381. .resource = fsmc_resources,
  1382. };
  1383. static struct platform_device ave_device = {
  1384. .name = "video_enc",
  1385. .id = -1,
  1386. .num_resources = ARRAY_SIZE(ave_resources),
  1387. .resource = ave_resources,
  1388. };
  1389. static struct platform_device dma_device = {
  1390. .name = "coh901318",
  1391. .id = -1,
  1392. .resource = dma_resource,
  1393. .num_resources = ARRAY_SIZE(dma_resource),
  1394. .dev = {
  1395. .platform_data = &coh901318_platform,
  1396. .coherent_dma_mask = ~0,
  1397. },
  1398. };
  1399. /*
  1400. * Notice that AMBA devices are initialized before platform devices.
  1401. *
  1402. */
  1403. static struct platform_device *platform_devs[] __initdata = {
  1404. &dma_device,
  1405. &i2c0_device,
  1406. &i2c1_device,
  1407. &keypad_device,
  1408. &rtc_device,
  1409. &gpio_device,
  1410. &fsmc_device,
  1411. &wdog_device,
  1412. &ave_device
  1413. };
  1414. /*
  1415. * Interrupts: the U300 platforms have two pl190 ARM PrimeCells connected
  1416. * together so some interrupts are connected to the first one and some
  1417. * to the second one.
  1418. */
  1419. void __init u300_init_irq(void)
  1420. {
  1421. u32 mask[2] = {0, 0};
  1422. int i;
  1423. for (i = 0; i < NR_IRQS; i++)
  1424. set_bit(i, (unsigned long *) &mask[0]);
  1425. u300_enable_intcon_clock();
  1426. vic_init((void __iomem *) U300_INTCON0_VBASE, 0, mask[0], mask[0]);
  1427. vic_init((void __iomem *) U300_INTCON1_VBASE, 32, mask[1], mask[1]);
  1428. }
  1429. /*
  1430. * U300 platforms peripheral handling
  1431. */
  1432. struct db_chip {
  1433. u16 chipid;
  1434. const char *name;
  1435. };
  1436. /*
  1437. * This is a list of the Digital Baseband chips used in the U300 platform.
  1438. */
  1439. static struct db_chip db_chips[] __initdata = {
  1440. {
  1441. .chipid = 0xb800,
  1442. .name = "DB3000",
  1443. },
  1444. {
  1445. .chipid = 0xc000,
  1446. .name = "DB3100",
  1447. },
  1448. {
  1449. .chipid = 0xc800,
  1450. .name = "DB3150",
  1451. },
  1452. {
  1453. .chipid = 0xd800,
  1454. .name = "DB3200",
  1455. },
  1456. {
  1457. .chipid = 0xe000,
  1458. .name = "DB3250",
  1459. },
  1460. {
  1461. .chipid = 0xe800,
  1462. .name = "DB3210",
  1463. },
  1464. {
  1465. .chipid = 0xf000,
  1466. .name = "DB3350 P1x",
  1467. },
  1468. {
  1469. .chipid = 0xf100,
  1470. .name = "DB3350 P2x",
  1471. },
  1472. {
  1473. .chipid = 0x0000, /* List terminator */
  1474. .name = NULL,
  1475. }
  1476. };
  1477. static void __init u300_init_check_chip(void)
  1478. {
  1479. u16 val;
  1480. struct db_chip *chip;
  1481. const char *chipname;
  1482. const char unknown[] = "UNKNOWN";
  1483. /* Read out and print chip ID */
  1484. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CIDR);
  1485. /* This is in funky bigendian order... */
  1486. val = (val & 0xFFU) << 8 | (val >> 8);
  1487. chip = db_chips;
  1488. chipname = unknown;
  1489. for ( ; chip->chipid; chip++) {
  1490. if (chip->chipid == (val & 0xFF00U)) {
  1491. chipname = chip->name;
  1492. break;
  1493. }
  1494. }
  1495. printk(KERN_INFO "Initializing U300 system on %s baseband chip " \
  1496. "(chip ID 0x%04x)\n", chipname, val);
  1497. #ifdef CONFIG_MACH_U300_BS26
  1498. if ((val & 0xFF00U) != 0xc800) {
  1499. printk(KERN_ERR "Platform configured for BS25/BS26 " \
  1500. "with DB3150 but %s detected, expect problems!",
  1501. chipname);
  1502. }
  1503. #endif
  1504. #ifdef CONFIG_MACH_U300_BS330
  1505. if ((val & 0xFF00U) != 0xd800) {
  1506. printk(KERN_ERR "Platform configured for BS330 " \
  1507. "with DB3200 but %s detected, expect problems!",
  1508. chipname);
  1509. }
  1510. #endif
  1511. #ifdef CONFIG_MACH_U300_BS335
  1512. if ((val & 0xFF00U) != 0xf000 && (val & 0xFF00U) != 0xf100) {
  1513. printk(KERN_ERR "Platform configured for BS365 " \
  1514. " with DB3350 but %s detected, expect problems!",
  1515. chipname);
  1516. }
  1517. #endif
  1518. #ifdef CONFIG_MACH_U300_BS365
  1519. if ((val & 0xFF00U) != 0xe800) {
  1520. printk(KERN_ERR "Platform configured for BS365 " \
  1521. "with DB3210 but %s detected, expect problems!",
  1522. chipname);
  1523. }
  1524. #endif
  1525. }
  1526. /*
  1527. * Some devices and their resources require reserved physical memory from
  1528. * the end of the available RAM. This function traverses the list of devices
  1529. * and assigns actual addresses to these.
  1530. */
  1531. static void __init u300_assign_physmem(void)
  1532. {
  1533. unsigned long curr_start = __pa(high_memory);
  1534. int i, j;
  1535. for (i = 0; i < ARRAY_SIZE(platform_devs); i++) {
  1536. for (j = 0; j < platform_devs[i]->num_resources; j++) {
  1537. struct resource *const res =
  1538. &platform_devs[i]->resource[j];
  1539. if (IORESOURCE_MEM == res->flags &&
  1540. 0 == res->start) {
  1541. res->start = curr_start;
  1542. res->end += curr_start;
  1543. curr_start += (res->end - res->start + 1);
  1544. printk(KERN_INFO "core.c: Mapping RAM " \
  1545. "%#x-%#x to device %s:%s\n",
  1546. res->start, res->end,
  1547. platform_devs[i]->name, res->name);
  1548. }
  1549. }
  1550. }
  1551. }
  1552. void __init u300_init_devices(void)
  1553. {
  1554. int i;
  1555. u16 val;
  1556. /* Check what platform we run and print some status information */
  1557. u300_init_check_chip();
  1558. /* Set system to run at PLL208, max performance, a known state. */
  1559. val = readw(U300_SYSCON_VBASE + U300_SYSCON_CCR);
  1560. val &= ~U300_SYSCON_CCR_CLKING_PERFORMANCE_MASK;
  1561. writew(val, U300_SYSCON_VBASE + U300_SYSCON_CCR);
  1562. /* Wait for the PLL208 to lock if not locked in yet */
  1563. while (!(readw(U300_SYSCON_VBASE + U300_SYSCON_CSR) &
  1564. U300_SYSCON_CSR_PLL208_LOCK_IND));
  1565. /* Initialize SPI device with some board specifics */
  1566. u300_spi_init(&pl022_device);
  1567. /* Register the AMBA devices in the AMBA bus abstraction layer */
  1568. u300_clock_primecells();
  1569. for (i = 0; i < ARRAY_SIZE(amba_devs); i++) {
  1570. struct amba_device *d = amba_devs[i];
  1571. amba_device_register(d, &iomem_resource);
  1572. }
  1573. u300_unclock_primecells();
  1574. u300_assign_physmem();
  1575. /* Register subdevices on the I2C buses */
  1576. u300_i2c_register_board_devices();
  1577. /* Register subdevices on the SPI bus */
  1578. u300_spi_register_board_devices();
  1579. /* Register the platform devices */
  1580. platform_add_devices(platform_devs, ARRAY_SIZE(platform_devs));
  1581. #ifndef CONFIG_MACH_U300_SEMI_IS_SHARED
  1582. /*
  1583. * Enable SEMI self refresh. Self-refresh of the SDRAM is entered when
  1584. * both subsystems are requesting this mode.
  1585. * If we not share the Acc SDRAM, this is never the case. Therefore
  1586. * enable it here from the App side.
  1587. */
  1588. val = readw(U300_SYSCON_VBASE + U300_SYSCON_SMCR) |
  1589. U300_SYSCON_SMCR_SEMI_SREFREQ_ENABLE;
  1590. writew(val, U300_SYSCON_VBASE + U300_SYSCON_SMCR);
  1591. #endif /* CONFIG_MACH_U300_SEMI_IS_SHARED */
  1592. }
  1593. static int core_module_init(void)
  1594. {
  1595. /*
  1596. * This needs to be initialized later: it needs the input framework
  1597. * to be initialized first.
  1598. */
  1599. return mmc_init(&mmcsd_device);
  1600. }
  1601. module_init(core_module_init);