clock.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  31. {
  32. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  33. }
  34. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  35. {
  36. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  37. }
  38. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  39. {
  40. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  41. }
  42. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  43. {
  44. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  45. }
  46. static struct clk clk_h200 = {
  47. .name = "hclk200",
  48. .id = -1,
  49. };
  50. static struct clk clk_h100 = {
  51. .name = "hclk100",
  52. .id = -1,
  53. };
  54. static struct clk clk_h166 = {
  55. .name = "hclk166",
  56. .id = -1,
  57. };
  58. static struct clk clk_h133 = {
  59. .name = "hclk133",
  60. .id = -1,
  61. };
  62. static struct clk clk_p100 = {
  63. .name = "pclk100",
  64. .id = -1,
  65. };
  66. static struct clk clk_p83 = {
  67. .name = "pclk83",
  68. .id = -1,
  69. };
  70. static struct clk clk_p66 = {
  71. .name = "pclk66",
  72. .id = -1,
  73. };
  74. static struct clk *sys_clks[] = {
  75. &clk_h200,
  76. &clk_h100,
  77. &clk_h166,
  78. &clk_h133,
  79. &clk_p100,
  80. &clk_p83,
  81. &clk_p66
  82. };
  83. static struct clk init_clocks_disable[] = {
  84. {
  85. .name = "rot",
  86. .id = -1,
  87. .parent = &clk_h166,
  88. .enable = s5pv210_clk_ip0_ctrl,
  89. .ctrlbit = (1<<29),
  90. }, {
  91. .name = "otg",
  92. .id = -1,
  93. .parent = &clk_h133,
  94. .enable = s5pv210_clk_ip1_ctrl,
  95. .ctrlbit = (1<<16),
  96. }, {
  97. .name = "usb-host",
  98. .id = -1,
  99. .parent = &clk_h133,
  100. .enable = s5pv210_clk_ip1_ctrl,
  101. .ctrlbit = (1<<17),
  102. }, {
  103. .name = "lcd",
  104. .id = -1,
  105. .parent = &clk_h166,
  106. .enable = s5pv210_clk_ip1_ctrl,
  107. .ctrlbit = (1<<0),
  108. }, {
  109. .name = "cfcon",
  110. .id = 0,
  111. .parent = &clk_h133,
  112. .enable = s5pv210_clk_ip1_ctrl,
  113. .ctrlbit = (1<<25),
  114. }, {
  115. .name = "hsmmc",
  116. .id = 0,
  117. .parent = &clk_h133,
  118. .enable = s5pv210_clk_ip2_ctrl,
  119. .ctrlbit = (1<<16),
  120. }, {
  121. .name = "hsmmc",
  122. .id = 1,
  123. .parent = &clk_h133,
  124. .enable = s5pv210_clk_ip2_ctrl,
  125. .ctrlbit = (1<<17),
  126. }, {
  127. .name = "hsmmc",
  128. .id = 2,
  129. .parent = &clk_h133,
  130. .enable = s5pv210_clk_ip2_ctrl,
  131. .ctrlbit = (1<<18),
  132. }, {
  133. .name = "hsmmc",
  134. .id = 3,
  135. .parent = &clk_h133,
  136. .enable = s5pv210_clk_ip2_ctrl,
  137. .ctrlbit = (1<<19),
  138. }, {
  139. .name = "systimer",
  140. .id = -1,
  141. .parent = &clk_p66,
  142. .enable = s5pv210_clk_ip3_ctrl,
  143. .ctrlbit = (1<<16),
  144. }, {
  145. .name = "watchdog",
  146. .id = -1,
  147. .parent = &clk_p66,
  148. .enable = s5pv210_clk_ip3_ctrl,
  149. .ctrlbit = (1<<22),
  150. }, {
  151. .name = "rtc",
  152. .id = -1,
  153. .parent = &clk_p66,
  154. .enable = s5pv210_clk_ip3_ctrl,
  155. .ctrlbit = (1<<15),
  156. }, {
  157. .name = "i2c",
  158. .id = 0,
  159. .parent = &clk_p66,
  160. .enable = s5pv210_clk_ip3_ctrl,
  161. .ctrlbit = (1<<7),
  162. }, {
  163. .name = "i2c",
  164. .id = 1,
  165. .parent = &clk_p66,
  166. .enable = s5pv210_clk_ip3_ctrl,
  167. .ctrlbit = (1<<8),
  168. }, {
  169. .name = "i2c",
  170. .id = 2,
  171. .parent = &clk_p66,
  172. .enable = s5pv210_clk_ip3_ctrl,
  173. .ctrlbit = (1<<9),
  174. }, {
  175. .name = "spi",
  176. .id = 0,
  177. .parent = &clk_p66,
  178. .enable = s5pv210_clk_ip3_ctrl,
  179. .ctrlbit = (1<<12),
  180. }, {
  181. .name = "spi",
  182. .id = 1,
  183. .parent = &clk_p66,
  184. .enable = s5pv210_clk_ip3_ctrl,
  185. .ctrlbit = (1<<13),
  186. }, {
  187. .name = "spi",
  188. .id = 2,
  189. .parent = &clk_p66,
  190. .enable = s5pv210_clk_ip3_ctrl,
  191. .ctrlbit = (1<<14),
  192. }, {
  193. .name = "timers",
  194. .id = -1,
  195. .parent = &clk_p66,
  196. .enable = s5pv210_clk_ip3_ctrl,
  197. .ctrlbit = (1<<23),
  198. }, {
  199. .name = "adc",
  200. .id = -1,
  201. .parent = &clk_p66,
  202. .enable = s5pv210_clk_ip3_ctrl,
  203. .ctrlbit = (1<<24),
  204. }, {
  205. .name = "keypad",
  206. .id = -1,
  207. .parent = &clk_p66,
  208. .enable = s5pv210_clk_ip3_ctrl,
  209. .ctrlbit = (1<<21),
  210. }, {
  211. .name = "i2s_v50",
  212. .id = 0,
  213. .parent = &clk_p,
  214. .enable = s5pv210_clk_ip3_ctrl,
  215. .ctrlbit = (1<<4),
  216. }, {
  217. .name = "i2s_v32",
  218. .id = 0,
  219. .parent = &clk_p,
  220. .enable = s5pv210_clk_ip3_ctrl,
  221. .ctrlbit = (1<<4),
  222. }, {
  223. .name = "i2s_v32",
  224. .id = 1,
  225. .parent = &clk_p,
  226. .enable = s5pv210_clk_ip3_ctrl,
  227. .ctrlbit = (1<<4),
  228. }
  229. };
  230. static struct clk init_clocks[] = {
  231. {
  232. .name = "uart",
  233. .id = 0,
  234. .parent = &clk_p66,
  235. .enable = s5pv210_clk_ip3_ctrl,
  236. .ctrlbit = (1<<7),
  237. }, {
  238. .name = "uart",
  239. .id = 1,
  240. .parent = &clk_p66,
  241. .enable = s5pv210_clk_ip3_ctrl,
  242. .ctrlbit = (1<<8),
  243. }, {
  244. .name = "uart",
  245. .id = 2,
  246. .parent = &clk_p66,
  247. .enable = s5pv210_clk_ip3_ctrl,
  248. .ctrlbit = (1<<9),
  249. }, {
  250. .name = "uart",
  251. .id = 3,
  252. .parent = &clk_p66,
  253. .enable = s5pv210_clk_ip3_ctrl,
  254. .ctrlbit = (1<<10),
  255. },
  256. };
  257. static struct clksrc_clk clk_mout_apll = {
  258. .clk = {
  259. .name = "mout_apll",
  260. .id = -1,
  261. },
  262. .sources = &clk_src_apll,
  263. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  264. };
  265. static struct clksrc_clk clk_mout_epll = {
  266. .clk = {
  267. .name = "mout_epll",
  268. .id = -1,
  269. },
  270. .sources = &clk_src_epll,
  271. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  272. };
  273. static struct clksrc_clk clk_mout_mpll = {
  274. .clk = {
  275. .name = "mout_mpll",
  276. .id = -1,
  277. },
  278. .sources = &clk_src_mpll,
  279. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  280. };
  281. static struct clk *clkset_uart_list[] = {
  282. [6] = &clk_mout_mpll.clk,
  283. [7] = &clk_mout_epll.clk,
  284. };
  285. static struct clksrc_sources clkset_uart = {
  286. .sources = clkset_uart_list,
  287. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  288. };
  289. static struct clksrc_clk clksrcs[] = {
  290. {
  291. .clk = {
  292. .name = "uclk1",
  293. .id = -1,
  294. .ctrlbit = (1<<17),
  295. .enable = s5pv210_clk_ip3_ctrl,
  296. },
  297. .sources = &clkset_uart,
  298. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  299. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  300. }
  301. };
  302. /* Clock initialisation code */
  303. static struct clksrc_clk *init_parents[] = {
  304. &clk_mout_apll,
  305. &clk_mout_epll,
  306. &clk_mout_mpll,
  307. };
  308. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  309. void __init_or_cpufreq s5pv210_setup_clocks(void)
  310. {
  311. struct clk *xtal_clk;
  312. unsigned long xtal;
  313. unsigned long armclk;
  314. unsigned long hclk200;
  315. unsigned long hclk166;
  316. unsigned long hclk133;
  317. unsigned long pclk100;
  318. unsigned long pclk83;
  319. unsigned long pclk66;
  320. unsigned long apll;
  321. unsigned long mpll;
  322. unsigned long epll;
  323. unsigned int ptr;
  324. u32 clkdiv0, clkdiv1;
  325. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  326. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  327. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  328. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  329. __func__, clkdiv0, clkdiv1);
  330. xtal_clk = clk_get(NULL, "xtal");
  331. BUG_ON(IS_ERR(xtal_clk));
  332. xtal = clk_get_rate(xtal_clk);
  333. clk_put(xtal_clk);
  334. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  335. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  336. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  337. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  338. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld",
  339. apll, mpll, epll);
  340. armclk = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_APLL);
  341. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX200_MASK)
  342. hclk200 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK200);
  343. else
  344. hclk200 = armclk / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK200);
  345. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX166_MASK) {
  346. hclk166 = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_A2M);
  347. hclk166 = hclk166 / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK166);
  348. } else
  349. hclk166 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK166);
  350. if (__raw_readl(S5P_CLK_SRC0) & S5P_CLKSRC0_MUX133_MASK) {
  351. hclk133 = apll / GET_DIV(clkdiv0, S5P_CLKDIV0_A2M);
  352. hclk133 = hclk133 / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK133);
  353. } else
  354. hclk133 = mpll / GET_DIV(clkdiv0, S5P_CLKDIV0_HCLK133);
  355. pclk100 = hclk200 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK100);
  356. pclk83 = hclk166 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK83);
  357. pclk66 = hclk133 / GET_DIV(clkdiv0, S5P_CLKDIV0_PCLK66);
  358. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld, \
  359. HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  360. armclk, hclk200, hclk166, hclk133, pclk100, pclk83, pclk66);
  361. clk_fout_apll.rate = apll;
  362. clk_fout_mpll.rate = mpll;
  363. clk_fout_epll.rate = epll;
  364. clk_f.rate = armclk;
  365. clk_h.rate = hclk133;
  366. clk_p.rate = pclk66;
  367. clk_p66.rate = pclk66;
  368. clk_p83.rate = pclk83;
  369. clk_h133.rate = hclk133;
  370. clk_h166.rate = hclk166;
  371. clk_h200.rate = hclk200;
  372. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  373. s3c_set_clksrc(init_parents[ptr], true);
  374. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  375. s3c_set_clksrc(&clksrcs[ptr], true);
  376. }
  377. static struct clk *clks[] __initdata = {
  378. &clk_mout_epll.clk,
  379. &clk_mout_mpll.clk,
  380. };
  381. void __init s5pv210_register_clocks(void)
  382. {
  383. struct clk *clkp;
  384. int ret;
  385. int ptr;
  386. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  387. if (ret > 0)
  388. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  389. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  390. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  391. ret = s3c24xx_register_clocks(sys_clks, ARRAY_SIZE(sys_clks));
  392. if (ret > 0)
  393. printk(KERN_ERR "Failed to register system clocks\n");
  394. clkp = init_clocks_disable;
  395. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  396. ret = s3c24xx_register_clock(clkp);
  397. if (ret < 0) {
  398. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  399. clkp->name, ret);
  400. }
  401. (clkp->enable)(clkp, 0);
  402. }
  403. s3c_pwmclk_init();
  404. }