gpio.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /* arch/arm/mach-s5p6440/gpio.c
  2. *
  3. * Copyright (c) 2009 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5P6440 - GPIOlib support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/irq.h>
  14. #include <linux/io.h>
  15. #include <mach/map.h>
  16. #include <mach/gpio.h>
  17. #include <mach/regs-gpio.h>
  18. #include <plat/gpio-core.h>
  19. #include <plat/gpio-cfg.h>
  20. #include <plat/gpio-cfg-helpers.h>
  21. /* GPIO bank summary:
  22. *
  23. * Bank GPIOs Style SlpCon ExtInt Group
  24. * A 6 4Bit Yes 1
  25. * B 7 4Bit Yes 1
  26. * C 8 4Bit Yes 2
  27. * F 2 2Bit Yes 4 [1]
  28. * G 7 4Bit Yes 5
  29. * H 10 4Bit[2] Yes 6
  30. * I 16 2Bit Yes None
  31. * J 12 2Bit Yes None
  32. * N 16 2Bit No IRQ_EINT
  33. * P 8 2Bit Yes 8
  34. * R 15 4Bit[2] Yes 8
  35. *
  36. * [1] BANKF pins 14,15 do not form part of the external interrupt sources
  37. * [2] BANK has two control registers, GPxCON0 and GPxCON1
  38. */
  39. static int s5p6440_gpiolib_rbank_4bit2_input(struct gpio_chip *chip,
  40. unsigned int offset)
  41. {
  42. struct s3c_gpio_chip *ourchip = to_s3c_gpio(chip);
  43. void __iomem *base = ourchip->base;
  44. void __iomem *regcon = base;
  45. unsigned long con;
  46. switch (offset) {
  47. case 6:
  48. offset += 1;
  49. case 0:
  50. case 1:
  51. case 2:
  52. case 3:
  53. case 4:
  54. case 5:
  55. regcon -= 4;
  56. break;
  57. default:
  58. offset -= 7;
  59. break;
  60. }
  61. con = __raw_readl(regcon);
  62. con &= ~(0xf << con_4bit_shift(offset));
  63. __raw_writel(con, regcon);
  64. return 0;
  65. }
  66. static int s5p6440_gpiolib_rbank_4bit2_output(struct gpio_chip *chip,
  67. unsigned int offset, int value)
  68. {
  69. struct s3c_gpio_chip *ourchip = to_s3c_gpio(chip);
  70. void __iomem *base = ourchip->base;
  71. void __iomem *regcon = base;
  72. unsigned long con;
  73. unsigned long dat;
  74. unsigned con_offset = offset;
  75. switch (con_offset) {
  76. case 6:
  77. con_offset += 1;
  78. case 0:
  79. case 1:
  80. case 2:
  81. case 3:
  82. case 4:
  83. case 5:
  84. regcon -= 4;
  85. break;
  86. default:
  87. con_offset -= 7;
  88. break;
  89. }
  90. con = __raw_readl(regcon);
  91. con &= ~(0xf << con_4bit_shift(con_offset));
  92. con |= 0x1 << con_4bit_shift(con_offset);
  93. dat = __raw_readl(base + GPIODAT_OFF);
  94. if (value)
  95. dat |= 1 << offset;
  96. else
  97. dat &= ~(1 << offset);
  98. __raw_writel(con, regcon);
  99. __raw_writel(dat, base + GPIODAT_OFF);
  100. return 0;
  101. }
  102. int s5p6440_gpio_setcfg_4bit_rbank(struct s3c_gpio_chip *chip,
  103. unsigned int off, unsigned int cfg)
  104. {
  105. void __iomem *reg = chip->base;
  106. unsigned int shift;
  107. u32 con;
  108. switch (off) {
  109. case 0:
  110. case 1:
  111. case 2:
  112. case 3:
  113. case 4:
  114. case 5:
  115. shift = (off & 7) * 4;
  116. reg -= 4;
  117. break;
  118. case 6:
  119. shift = ((off + 1) & 7) * 4;
  120. reg -= 4;
  121. default:
  122. shift = ((off + 1) & 7) * 4;
  123. break;
  124. }
  125. if (s3c_gpio_is_cfg_special(cfg)) {
  126. cfg &= 0xf;
  127. cfg <<= shift;
  128. }
  129. con = __raw_readl(reg);
  130. con &= ~(0xf << shift);
  131. con |= cfg;
  132. __raw_writel(con, reg);
  133. return 0;
  134. }
  135. static struct s3c_gpio_cfg s5p6440_gpio_cfgs[] = {
  136. {
  137. .cfg_eint = 0,
  138. }, {
  139. .cfg_eint = 7,
  140. }, {
  141. .cfg_eint = 3,
  142. .set_config = s5p6440_gpio_setcfg_4bit_rbank,
  143. }, {
  144. .cfg_eint = 0,
  145. .set_config = s3c_gpio_setcfg_s3c24xx,
  146. }, {
  147. .cfg_eint = 2,
  148. .set_config = s3c_gpio_setcfg_s3c24xx,
  149. }, {
  150. .cfg_eint = 3,
  151. .set_config = s3c_gpio_setcfg_s3c24xx,
  152. },
  153. };
  154. static struct s3c_gpio_chip s5p6440_gpio_4bit[] = {
  155. {
  156. .base = S5P6440_GPA_BASE,
  157. .config = &s5p6440_gpio_cfgs[1],
  158. .chip = {
  159. .base = S5P6440_GPA(0),
  160. .ngpio = S5P6440_GPIO_A_NR,
  161. .label = "GPA",
  162. },
  163. }, {
  164. .base = S5P6440_GPB_BASE,
  165. .config = &s5p6440_gpio_cfgs[1],
  166. .chip = {
  167. .base = S5P6440_GPB(0),
  168. .ngpio = S5P6440_GPIO_B_NR,
  169. .label = "GPB",
  170. },
  171. }, {
  172. .base = S5P6440_GPC_BASE,
  173. .config = &s5p6440_gpio_cfgs[1],
  174. .chip = {
  175. .base = S5P6440_GPC(0),
  176. .ngpio = S5P6440_GPIO_C_NR,
  177. .label = "GPC",
  178. },
  179. }, {
  180. .base = S5P6440_GPG_BASE,
  181. .config = &s5p6440_gpio_cfgs[1],
  182. .chip = {
  183. .base = S5P6440_GPG(0),
  184. .ngpio = S5P6440_GPIO_G_NR,
  185. .label = "GPG",
  186. },
  187. },
  188. };
  189. static struct s3c_gpio_chip s5p6440_gpio_4bit2[] = {
  190. {
  191. .base = S5P6440_GPH_BASE + 0x4,
  192. .config = &s5p6440_gpio_cfgs[1],
  193. .chip = {
  194. .base = S5P6440_GPH(0),
  195. .ngpio = S5P6440_GPIO_H_NR,
  196. .label = "GPH",
  197. },
  198. },
  199. };
  200. static struct s3c_gpio_chip gpio_rbank_4bit2[] = {
  201. {
  202. .base = S5P6440_GPR_BASE + 0x4,
  203. .config = &s5p6440_gpio_cfgs[2],
  204. .chip = {
  205. .base = S5P6440_GPR(0),
  206. .ngpio = S5P6440_GPIO_R_NR,
  207. .label = "GPR",
  208. },
  209. },
  210. };
  211. static struct s3c_gpio_chip s5p6440_gpio_2bit[] = {
  212. {
  213. .base = S5P6440_GPF_BASE,
  214. .config = &s5p6440_gpio_cfgs[5],
  215. .chip = {
  216. .base = S5P6440_GPF(0),
  217. .ngpio = S5P6440_GPIO_F_NR,
  218. .label = "GPF",
  219. },
  220. }, {
  221. .base = S5P6440_GPI_BASE,
  222. .config = &s5p6440_gpio_cfgs[3],
  223. .chip = {
  224. .base = S5P6440_GPI(0),
  225. .ngpio = S5P6440_GPIO_I_NR,
  226. .label = "GPI",
  227. },
  228. }, {
  229. .base = S5P6440_GPJ_BASE,
  230. .config = &s5p6440_gpio_cfgs[3],
  231. .chip = {
  232. .base = S5P6440_GPJ(0),
  233. .ngpio = S5P6440_GPIO_J_NR,
  234. .label = "GPJ",
  235. },
  236. }, {
  237. .base = S5P6440_GPN_BASE,
  238. .config = &s5p6440_gpio_cfgs[4],
  239. .chip = {
  240. .base = S5P6440_GPN(0),
  241. .ngpio = S5P6440_GPIO_N_NR,
  242. .label = "GPN",
  243. },
  244. }, {
  245. .base = S5P6440_GPP_BASE,
  246. .config = &s5p6440_gpio_cfgs[5],
  247. .chip = {
  248. .base = S5P6440_GPP(0),
  249. .ngpio = S5P6440_GPIO_P_NR,
  250. .label = "GPP",
  251. },
  252. },
  253. };
  254. void __init s5p6440_gpiolib_set_cfg(struct s3c_gpio_cfg *chipcfg, int nr_chips)
  255. {
  256. for (; nr_chips > 0; nr_chips--, chipcfg++) {
  257. if (!chipcfg->set_config)
  258. chipcfg->set_config = s3c_gpio_setcfg_s3c64xx_4bit;
  259. if (!chipcfg->set_pull)
  260. chipcfg->set_pull = s3c_gpio_setpull_updown;
  261. if (!chipcfg->get_pull)
  262. chipcfg->get_pull = s3c_gpio_getpull_updown;
  263. }
  264. }
  265. static void __init s5p6440_gpio_add_rbank_4bit2(struct s3c_gpio_chip *chip,
  266. int nr_chips)
  267. {
  268. for (; nr_chips > 0; nr_chips--, chip++) {
  269. chip->chip.direction_input = s5p6440_gpiolib_rbank_4bit2_input;
  270. chip->chip.direction_output =
  271. s5p6440_gpiolib_rbank_4bit2_output;
  272. s3c_gpiolib_add(chip);
  273. }
  274. }
  275. static int __init s5p6440_gpiolib_init(void)
  276. {
  277. struct s3c_gpio_chip *chips = s5p6440_gpio_2bit;
  278. int nr_chips = ARRAY_SIZE(s5p6440_gpio_2bit);
  279. s5p6440_gpiolib_set_cfg(s5p6440_gpio_cfgs,
  280. ARRAY_SIZE(s5p6440_gpio_cfgs));
  281. for (; nr_chips > 0; nr_chips--, chips++)
  282. s3c_gpiolib_add(chips);
  283. samsung_gpiolib_add_4bit_chips(s5p6440_gpio_4bit,
  284. ARRAY_SIZE(s5p6440_gpio_4bit));
  285. samsung_gpiolib_add_4bit2_chips(s5p6440_gpio_4bit2,
  286. ARRAY_SIZE(s5p6440_gpio_4bit2));
  287. s5p6440_gpio_add_rbank_4bit2(gpio_rbank_4bit2,
  288. ARRAY_SIZE(gpio_rbank_4bit2));
  289. return 0;
  290. }
  291. arch_initcall(s5p6440_gpiolib_init);