powerdomains44xx.h 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * OMAP4 Power domains framework
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc.
  5. * Copyright (C) 2009 Nokia Corporation
  6. *
  7. * Abhijit Pagare (abhijitpagare@ti.com)
  8. * Benoit Cousson (b-cousson@ti.com)
  9. * Paul Walmsley
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAINS44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_POWERDOMAINS44XX_H
  23. #include <plat/powerdomain.h>
  24. #include "prcm-common.h"
  25. #include "cm.h"
  26. #include "cm-regbits-44xx.h"
  27. #include "prm.h"
  28. #include "prm-regbits-44xx.h"
  29. #if defined(CONFIG_ARCH_OMAP4)
  30. /* core_44xx_pwrdm: CORE power domain */
  31. static struct powerdomain core_44xx_pwrdm = {
  32. .name = "core_pwrdm",
  33. .prcm_offs = OMAP4430_PRM_CORE_MOD,
  34. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  35. .pwrsts = PWRSTS_RET_ON,
  36. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  37. .banks = 5,
  38. .pwrsts_mem_ret = {
  39. [0] = PWRDM_POWER_OFF, /* core_nret_bank */
  40. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  41. [2] = PWRDM_POWER_RET, /* core_other_bank */
  42. [3] = PWRSTS_OFF_RET, /* ducati_l2ram */
  43. [4] = PWRSTS_OFF_RET, /* ducati_unicache */
  44. },
  45. .pwrsts_mem_on = {
  46. [0] = PWRDM_POWER_ON, /* core_nret_bank */
  47. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  48. [2] = PWRDM_POWER_ON, /* core_other_bank */
  49. [3] = PWRDM_POWER_ON, /* ducati_l2ram */
  50. [4] = PWRDM_POWER_ON, /* ducati_unicache */
  51. },
  52. };
  53. /* gfx_44xx_pwrdm: 3D accelerator power domain */
  54. static struct powerdomain gfx_44xx_pwrdm = {
  55. .name = "gfx_pwrdm",
  56. .prcm_offs = OMAP4430_PRM_GFX_MOD,
  57. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  58. .pwrsts = PWRSTS_OFF_ON,
  59. .banks = 1,
  60. .pwrsts_mem_ret = {
  61. [0] = PWRDM_POWER_OFF, /* gfx_mem */
  62. },
  63. .pwrsts_mem_on = {
  64. [0] = PWRDM_POWER_ON, /* gfx_mem */
  65. },
  66. };
  67. /* abe_44xx_pwrdm: Audio back end power domain */
  68. static struct powerdomain abe_44xx_pwrdm = {
  69. .name = "abe_pwrdm",
  70. .prcm_offs = OMAP4430_PRM_ABE_MOD,
  71. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  72. .pwrsts = PWRSTS_OFF_RET_ON,
  73. .pwrsts_logic_ret = PWRDM_POWER_OFF,
  74. .banks = 2,
  75. .pwrsts_mem_ret = {
  76. [0] = PWRDM_POWER_RET, /* aessmem */
  77. [1] = PWRDM_POWER_OFF, /* periphmem */
  78. },
  79. .pwrsts_mem_on = {
  80. [0] = PWRDM_POWER_ON, /* aessmem */
  81. [1] = PWRDM_POWER_ON, /* periphmem */
  82. },
  83. };
  84. /* dss_44xx_pwrdm: Display subsystem power domain */
  85. static struct powerdomain dss_44xx_pwrdm = {
  86. .name = "dss_pwrdm",
  87. .prcm_offs = OMAP4430_PRM_DSS_MOD,
  88. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  89. .pwrsts = PWRSTS_OFF_RET_ON,
  90. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  91. .banks = 1,
  92. .pwrsts_mem_ret = {
  93. [0] = PWRDM_POWER_OFF, /* dss_mem */
  94. },
  95. .pwrsts_mem_on = {
  96. [0] = PWRDM_POWER_ON, /* dss_mem */
  97. },
  98. };
  99. /* tesla_44xx_pwrdm: Tesla processor power domain */
  100. static struct powerdomain tesla_44xx_pwrdm = {
  101. .name = "tesla_pwrdm",
  102. .prcm_offs = OMAP4430_PRM_TESLA_MOD,
  103. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  104. .pwrsts = PWRSTS_OFF_RET_ON,
  105. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  106. .banks = 3,
  107. .pwrsts_mem_ret = {
  108. [0] = PWRDM_POWER_RET, /* tesla_edma */
  109. [1] = PWRSTS_OFF_RET, /* tesla_l1 */
  110. [2] = PWRSTS_OFF_RET, /* tesla_l2 */
  111. },
  112. .pwrsts_mem_on = {
  113. [0] = PWRDM_POWER_ON, /* tesla_edma */
  114. [1] = PWRDM_POWER_ON, /* tesla_l1 */
  115. [2] = PWRDM_POWER_ON, /* tesla_l2 */
  116. },
  117. };
  118. /* wkup_44xx_pwrdm: Wake-up power domain */
  119. static struct powerdomain wkup_44xx_pwrdm = {
  120. .name = "wkup_pwrdm",
  121. .prcm_offs = OMAP4430_PRM_WKUP_MOD,
  122. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  123. .pwrsts = PWRDM_POWER_ON,
  124. .banks = 1,
  125. .pwrsts_mem_ret = {
  126. [0] = PWRDM_POWER_OFF, /* wkup_bank */
  127. },
  128. .pwrsts_mem_on = {
  129. [0] = PWRDM_POWER_ON, /* wkup_bank */
  130. },
  131. };
  132. /* cpu0_44xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
  133. static struct powerdomain cpu0_44xx_pwrdm = {
  134. .name = "cpu0_pwrdm",
  135. .prcm_offs = OMAP4430_CHIRONSS_CHIRONSS_CPU0_MOD,
  136. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  137. .pwrsts = PWRSTS_OFF_RET_ON,
  138. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  139. .banks = 1,
  140. .pwrsts_mem_ret = {
  141. [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
  142. },
  143. .pwrsts_mem_on = {
  144. [0] = PWRDM_POWER_ON, /* cpu0_l1 */
  145. },
  146. };
  147. /* cpu1_44xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
  148. static struct powerdomain cpu1_44xx_pwrdm = {
  149. .name = "cpu1_pwrdm",
  150. .prcm_offs = OMAP4430_CHIRONSS_CHIRONSS_CPU1_MOD,
  151. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  152. .pwrsts = PWRSTS_OFF_RET_ON,
  153. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  154. .banks = 1,
  155. .pwrsts_mem_ret = {
  156. [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
  157. },
  158. .pwrsts_mem_on = {
  159. [0] = PWRDM_POWER_ON, /* cpu1_l1 */
  160. },
  161. };
  162. /* emu_44xx_pwrdm: Emulation power domain */
  163. static struct powerdomain emu_44xx_pwrdm = {
  164. .name = "emu_pwrdm",
  165. .prcm_offs = OMAP4430_PRM_EMU_MOD,
  166. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  167. .pwrsts = PWRSTS_OFF_ON,
  168. .banks = 1,
  169. .pwrsts_mem_ret = {
  170. [0] = PWRDM_POWER_OFF, /* emu_bank */
  171. },
  172. .pwrsts_mem_on = {
  173. [0] = PWRDM_POWER_ON, /* emu_bank */
  174. },
  175. };
  176. /* mpu_44xx_pwrdm: Modena processor and the Neon coprocessor power domain */
  177. static struct powerdomain mpu_44xx_pwrdm = {
  178. .name = "mpu_pwrdm",
  179. .prcm_offs = OMAP4430_PRM_MPU_MOD,
  180. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  181. .pwrsts = PWRSTS_OFF_RET_ON,
  182. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  183. .banks = 3,
  184. .pwrsts_mem_ret = {
  185. [0] = PWRSTS_OFF_RET, /* mpu_l1 */
  186. [1] = PWRSTS_OFF_RET, /* mpu_l2 */
  187. [2] = PWRDM_POWER_RET, /* mpu_ram */
  188. },
  189. .pwrsts_mem_on = {
  190. [0] = PWRDM_POWER_ON, /* mpu_l1 */
  191. [1] = PWRDM_POWER_ON, /* mpu_l2 */
  192. [2] = PWRDM_POWER_ON, /* mpu_ram */
  193. },
  194. };
  195. /* ivahd_44xx_pwrdm: IVA-HD power domain */
  196. static struct powerdomain ivahd_44xx_pwrdm = {
  197. .name = "ivahd_pwrdm",
  198. .prcm_offs = OMAP4430_PRM_IVAHD_MOD,
  199. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  200. .pwrsts = PWRSTS_OFF_RET_ON,
  201. .pwrsts_logic_ret = PWRDM_POWER_OFF,
  202. .banks = 4,
  203. .pwrsts_mem_ret = {
  204. [0] = PWRDM_POWER_OFF, /* hwa_mem */
  205. [1] = PWRSTS_OFF_RET, /* sl2_mem */
  206. [2] = PWRSTS_OFF_RET, /* tcm1_mem */
  207. [3] = PWRSTS_OFF_RET, /* tcm2_mem */
  208. },
  209. .pwrsts_mem_on = {
  210. [0] = PWRDM_POWER_ON, /* hwa_mem */
  211. [1] = PWRDM_POWER_ON, /* sl2_mem */
  212. [2] = PWRDM_POWER_ON, /* tcm1_mem */
  213. [3] = PWRDM_POWER_ON, /* tcm2_mem */
  214. },
  215. };
  216. /* cam_44xx_pwrdm: Camera subsystem power domain */
  217. static struct powerdomain cam_44xx_pwrdm = {
  218. .name = "cam_pwrdm",
  219. .prcm_offs = OMAP4430_PRM_CAM_MOD,
  220. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  221. .pwrsts = PWRSTS_OFF_ON,
  222. .banks = 1,
  223. .pwrsts_mem_ret = {
  224. [0] = PWRDM_POWER_OFF, /* cam_mem */
  225. },
  226. .pwrsts_mem_on = {
  227. [0] = PWRDM_POWER_ON, /* cam_mem */
  228. },
  229. };
  230. /* l3init_44xx_pwrdm: L3 initators pheripherals power domain */
  231. static struct powerdomain l3init_44xx_pwrdm = {
  232. .name = "l3init_pwrdm",
  233. .prcm_offs = OMAP4430_PRM_L3INIT_MOD,
  234. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  235. .pwrsts = PWRSTS_OFF_RET_ON,
  236. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  237. .banks = 1,
  238. .pwrsts_mem_ret = {
  239. [0] = PWRDM_POWER_OFF, /* l3init_bank1 */
  240. },
  241. .pwrsts_mem_on = {
  242. [0] = PWRDM_POWER_ON, /* l3init_bank1 */
  243. },
  244. };
  245. /* l4per_44xx_pwrdm: Target peripherals power domain */
  246. static struct powerdomain l4per_44xx_pwrdm = {
  247. .name = "l4per_pwrdm",
  248. .prcm_offs = OMAP4430_PRM_L4PER_MOD,
  249. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  250. .pwrsts = PWRSTS_OFF_RET_ON,
  251. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  252. .banks = 2,
  253. .pwrsts_mem_ret = {
  254. [0] = PWRDM_POWER_OFF, /* nonretained_bank */
  255. [1] = PWRDM_POWER_RET, /* retained_bank */
  256. },
  257. .pwrsts_mem_on = {
  258. [0] = PWRDM_POWER_ON, /* nonretained_bank */
  259. [1] = PWRDM_POWER_ON, /* retained_bank */
  260. },
  261. };
  262. /*
  263. * always_on_core_44xx_pwrdm: Always ON logic that sits in VDD_CORE voltage
  264. * domain
  265. */
  266. static struct powerdomain always_on_core_44xx_pwrdm = {
  267. .name = "always_on_core_pwrdm",
  268. .prcm_offs = OMAP4430_PRM_ALWAYS_ON_MOD,
  269. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  270. .pwrsts = PWRDM_POWER_ON,
  271. };
  272. /* cefuse_44xx_pwrdm: Customer efuse controller power domain */
  273. static struct powerdomain cefuse_44xx_pwrdm = {
  274. .name = "cefuse_pwrdm",
  275. .prcm_offs = OMAP4430_PRM_CEFUSE_MOD,
  276. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  277. .pwrsts = PWRSTS_OFF_ON,
  278. };
  279. /*
  280. * The following power domains are not under SW control
  281. *
  282. * always_on_iva
  283. * always_on_mpu
  284. * stdefuse
  285. */
  286. #endif
  287. #endif