pm34xx.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <plat/sram.h>
  31. #include <plat/clockdomain.h>
  32. #include <plat/powerdomain.h>
  33. #include <plat/control.h>
  34. #include <plat/serial.h>
  35. #include <plat/sdrc.h>
  36. #include <plat/prcm.h>
  37. #include <plat/gpmc.h>
  38. #include <plat/dma.h>
  39. #include <plat/dmtimer.h>
  40. #include <asm/tlbflush.h>
  41. #include "cm.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. /* Scratchpad offsets */
  48. #define OMAP343X_TABLE_ADDRESS_OFFSET 0x31
  49. #define OMAP343X_TABLE_VALUE_OFFSET 0x30
  50. #define OMAP343X_CONTROL_REG_VALUE_OFFSET 0x32
  51. u32 enable_off_mode;
  52. u32 sleep_while_idle;
  53. u32 wakeup_timer_seconds;
  54. struct power_state {
  55. struct powerdomain *pwrdm;
  56. u32 next_state;
  57. #ifdef CONFIG_SUSPEND
  58. u32 saved_state;
  59. #endif
  60. struct list_head node;
  61. };
  62. static LIST_HEAD(pwrst_list);
  63. static void (*_omap_sram_idle)(u32 *addr, int save_state);
  64. static int (*_omap_save_secure_sram)(u32 *addr);
  65. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  66. static struct powerdomain *core_pwrdm, *per_pwrdm;
  67. static struct powerdomain *cam_pwrdm;
  68. static inline void omap3_per_save_context(void)
  69. {
  70. omap_gpio_save_context();
  71. }
  72. static inline void omap3_per_restore_context(void)
  73. {
  74. omap_gpio_restore_context();
  75. }
  76. static void omap3_enable_io_chain(void)
  77. {
  78. int timeout = 0;
  79. if (omap_rev() >= OMAP3430_REV_ES3_1) {
  80. prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  81. /* Do a readback to assure write has been done */
  82. prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  83. while (!(prm_read_mod_reg(WKUP_MOD, PM_WKST) &
  84. OMAP3430_ST_IO_CHAIN)) {
  85. timeout++;
  86. if (timeout > 1000) {
  87. printk(KERN_ERR "Wake up daisy chain "
  88. "activation failed.\n");
  89. return;
  90. }
  91. prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN,
  92. WKUP_MOD, PM_WKST);
  93. }
  94. }
  95. }
  96. static void omap3_disable_io_chain(void)
  97. {
  98. if (omap_rev() >= OMAP3430_REV_ES3_1)
  99. prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN, WKUP_MOD, PM_WKEN);
  100. }
  101. static void omap3_core_save_context(void)
  102. {
  103. u32 control_padconf_off;
  104. /* Save the padconf registers */
  105. control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
  106. control_padconf_off |= START_PADCONF_SAVE;
  107. omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
  108. /* wait for the save to complete */
  109. while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
  110. & PADCONF_SAVE_DONE))
  111. udelay(1);
  112. /*
  113. * Force write last pad into memory, as this can fail in some
  114. * cases according to erratas 1.157, 1.185
  115. */
  116. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  117. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  118. /* Save the Interrupt controller context */
  119. omap_intc_save_context();
  120. /* Save the GPMC context */
  121. omap3_gpmc_save_context();
  122. /* Save the system control module context, padconf already save above*/
  123. omap3_control_save_context();
  124. omap_dma_global_context_save();
  125. }
  126. static void omap3_core_restore_context(void)
  127. {
  128. /* Restore the control module context, padconf restored by h/w */
  129. omap3_control_restore_context();
  130. /* Restore the GPMC context */
  131. omap3_gpmc_restore_context();
  132. /* Restore the interrupt controller context */
  133. omap_intc_restore_context();
  134. omap_dma_global_context_restore();
  135. }
  136. /*
  137. * FIXME: This function should be called before entering off-mode after
  138. * OMAP3 secure services have been accessed. Currently it is only called
  139. * once during boot sequence, but this works as we are not using secure
  140. * services.
  141. */
  142. static void omap3_save_secure_ram_context(u32 target_mpu_state)
  143. {
  144. u32 ret;
  145. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  146. /*
  147. * MPU next state must be set to POWER_ON temporarily,
  148. * otherwise the WFI executed inside the ROM code
  149. * will hang the system.
  150. */
  151. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  152. ret = _omap_save_secure_sram((u32 *)
  153. __pa(omap3_secure_ram_storage));
  154. pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
  155. /* Following is for error tracking, it should not happen */
  156. if (ret) {
  157. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  158. ret);
  159. while (1)
  160. ;
  161. }
  162. }
  163. }
  164. /*
  165. * PRCM Interrupt Handler Helper Function
  166. *
  167. * The purpose of this function is to clear any wake-up events latched
  168. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  169. * may occur whilst attempting to clear a PM_WKST_x register and thus
  170. * set another bit in this register. A while loop is used to ensure
  171. * that any peripheral wake-up events occurring while attempting to
  172. * clear the PM_WKST_x are detected and cleared.
  173. */
  174. static int prcm_clear_mod_irqs(s16 module, u8 regs)
  175. {
  176. u32 wkst, fclk, iclk, clken;
  177. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  178. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  179. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  180. u16 grpsel_off = (regs == 3) ?
  181. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  182. int c = 0;
  183. wkst = prm_read_mod_reg(module, wkst_off);
  184. wkst &= prm_read_mod_reg(module, grpsel_off);
  185. if (wkst) {
  186. iclk = cm_read_mod_reg(module, iclk_off);
  187. fclk = cm_read_mod_reg(module, fclk_off);
  188. while (wkst) {
  189. clken = wkst;
  190. cm_set_mod_reg_bits(clken, module, iclk_off);
  191. /*
  192. * For USBHOST, we don't know whether HOST1 or
  193. * HOST2 woke us up, so enable both f-clocks
  194. */
  195. if (module == OMAP3430ES2_USBHOST_MOD)
  196. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  197. cm_set_mod_reg_bits(clken, module, fclk_off);
  198. prm_write_mod_reg(wkst, module, wkst_off);
  199. wkst = prm_read_mod_reg(module, wkst_off);
  200. c++;
  201. }
  202. cm_write_mod_reg(iclk, module, iclk_off);
  203. cm_write_mod_reg(fclk, module, fclk_off);
  204. }
  205. return c;
  206. }
  207. static int _prcm_int_handle_wakeup(void)
  208. {
  209. int c;
  210. c = prcm_clear_mod_irqs(WKUP_MOD, 1);
  211. c += prcm_clear_mod_irqs(CORE_MOD, 1);
  212. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
  213. if (omap_rev() > OMAP3430_REV_ES1_0) {
  214. c += prcm_clear_mod_irqs(CORE_MOD, 3);
  215. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
  216. }
  217. return c;
  218. }
  219. /*
  220. * PRCM Interrupt Handler
  221. *
  222. * The PRM_IRQSTATUS_MPU register indicates if there are any pending
  223. * interrupts from the PRCM for the MPU. These bits must be cleared in
  224. * order to clear the PRCM interrupt. The PRCM interrupt handler is
  225. * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
  226. * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
  227. * register indicates that a wake-up event is pending for the MPU and
  228. * this bit can only be cleared if the all the wake-up events latched
  229. * in the various PM_WKST_x registers have been cleared. The interrupt
  230. * handler is implemented using a do-while loop so that if a wake-up
  231. * event occurred during the processing of the prcm interrupt handler
  232. * (setting a bit in the corresponding PM_WKST_x register and thus
  233. * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
  234. * this would be handled.
  235. */
  236. static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
  237. {
  238. u32 irqstatus_mpu;
  239. int c = 0;
  240. do {
  241. irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
  242. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  243. if (irqstatus_mpu & (OMAP3430_WKUP_ST | OMAP3430_IO_ST)) {
  244. c = _prcm_int_handle_wakeup();
  245. /*
  246. * Is the MPU PRCM interrupt handler racing with the
  247. * IVA2 PRCM interrupt handler ?
  248. */
  249. WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
  250. "but no wakeup sources are marked\n");
  251. } else {
  252. /* XXX we need to expand our PRCM interrupt handler */
  253. WARN(1, "prcm: WARNING: PRCM interrupt received, but "
  254. "no code to handle it (%08x)\n", irqstatus_mpu);
  255. }
  256. prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
  257. OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  258. } while (prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET));
  259. return IRQ_HANDLED;
  260. }
  261. static void restore_control_register(u32 val)
  262. {
  263. __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
  264. }
  265. /* Function to restore the table entry that was modified for enabling MMU */
  266. static void restore_table_entry(void)
  267. {
  268. u32 *scratchpad_address;
  269. u32 previous_value, control_reg_value;
  270. u32 *address;
  271. scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
  272. /* Get address of entry that was modified */
  273. address = (u32 *)__raw_readl(scratchpad_address +
  274. OMAP343X_TABLE_ADDRESS_OFFSET);
  275. /* Get the previous value which needs to be restored */
  276. previous_value = __raw_readl(scratchpad_address +
  277. OMAP343X_TABLE_VALUE_OFFSET);
  278. address = __va(address);
  279. *address = previous_value;
  280. flush_tlb_all();
  281. control_reg_value = __raw_readl(scratchpad_address
  282. + OMAP343X_CONTROL_REG_VALUE_OFFSET);
  283. /* This will enable caches and prediction */
  284. restore_control_register(control_reg_value);
  285. }
  286. void omap_sram_idle(void)
  287. {
  288. /* Variable to tell what needs to be saved and restored
  289. * in omap_sram_idle*/
  290. /* save_state = 0 => Nothing to save and restored */
  291. /* save_state = 1 => Only L1 and logic lost */
  292. /* save_state = 2 => Only L2 lost */
  293. /* save_state = 3 => L1, L2 and logic lost */
  294. int save_state = 0;
  295. int mpu_next_state = PWRDM_POWER_ON;
  296. int per_next_state = PWRDM_POWER_ON;
  297. int core_next_state = PWRDM_POWER_ON;
  298. int core_prev_state, per_prev_state;
  299. u32 sdrc_pwr = 0;
  300. int per_state_modified = 0;
  301. if (!_omap_sram_idle)
  302. return;
  303. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  304. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  305. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  306. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  307. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  308. switch (mpu_next_state) {
  309. case PWRDM_POWER_ON:
  310. case PWRDM_POWER_RET:
  311. /* No need to save context */
  312. save_state = 0;
  313. break;
  314. case PWRDM_POWER_OFF:
  315. save_state = 3;
  316. break;
  317. default:
  318. /* Invalid state */
  319. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  320. return;
  321. }
  322. pwrdm_pre_transition();
  323. /* NEON control */
  324. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  325. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  326. /* PER */
  327. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  328. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  329. if (per_next_state < PWRDM_POWER_ON) {
  330. omap_uart_prepare_idle(2);
  331. omap2_gpio_prepare_for_retention();
  332. if (per_next_state == PWRDM_POWER_OFF) {
  333. if (core_next_state == PWRDM_POWER_ON) {
  334. per_next_state = PWRDM_POWER_RET;
  335. pwrdm_set_next_pwrst(per_pwrdm, per_next_state);
  336. per_state_modified = 1;
  337. } else
  338. omap3_per_save_context();
  339. }
  340. }
  341. if (pwrdm_read_pwrst(cam_pwrdm) == PWRDM_POWER_ON)
  342. omap2_clkdm_deny_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  343. /* CORE */
  344. if (core_next_state < PWRDM_POWER_ON) {
  345. omap_uart_prepare_idle(0);
  346. omap_uart_prepare_idle(1);
  347. if (core_next_state == PWRDM_POWER_OFF) {
  348. omap3_core_save_context();
  349. omap3_prcm_save_context();
  350. }
  351. /* Enable IO-PAD and IO-CHAIN wakeups */
  352. prm_set_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  353. omap3_enable_io_chain();
  354. }
  355. omap3_intc_prepare_idle();
  356. /*
  357. * On EMU/HS devices ROM code restores a SRDC value
  358. * from scratchpad which has automatic self refresh on timeout
  359. * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
  360. * Hence store/restore the SDRC_POWER register here.
  361. */
  362. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  363. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  364. core_next_state == PWRDM_POWER_OFF)
  365. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  366. /*
  367. * omap3_arm_context is the location where ARM registers
  368. * get saved. The restore path then reads from this
  369. * location and restores them back.
  370. */
  371. _omap_sram_idle(omap3_arm_context, save_state);
  372. cpu_init();
  373. /* Restore normal SDRC POWER settings */
  374. if (omap_rev() >= OMAP3430_REV_ES3_0 &&
  375. omap_type() != OMAP2_DEVICE_TYPE_GP &&
  376. core_next_state == PWRDM_POWER_OFF)
  377. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  378. /* Restore table entry modified during MMU restoration */
  379. if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
  380. restore_table_entry();
  381. /* CORE */
  382. if (core_next_state < PWRDM_POWER_ON) {
  383. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  384. if (core_prev_state == PWRDM_POWER_OFF) {
  385. omap3_core_restore_context();
  386. omap3_prcm_restore_context();
  387. omap3_sram_restore_context();
  388. omap2_sms_restore_context();
  389. }
  390. omap_uart_resume_idle(0);
  391. omap_uart_resume_idle(1);
  392. if (core_next_state == PWRDM_POWER_OFF)
  393. prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF,
  394. OMAP3430_GR_MOD,
  395. OMAP3_PRM_VOLTCTRL_OFFSET);
  396. }
  397. omap3_intc_resume_idle();
  398. /* PER */
  399. if (per_next_state < PWRDM_POWER_ON) {
  400. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  401. if (per_prev_state == PWRDM_POWER_OFF)
  402. omap3_per_restore_context();
  403. omap2_gpio_resume_after_retention();
  404. omap_uart_resume_idle(2);
  405. if (per_state_modified)
  406. pwrdm_set_next_pwrst(per_pwrdm, PWRDM_POWER_OFF);
  407. }
  408. /* Disable IO-PAD and IO-CHAIN wakeup */
  409. if (core_next_state < PWRDM_POWER_ON) {
  410. prm_clear_mod_reg_bits(OMAP3430_EN_IO, WKUP_MOD, PM_WKEN);
  411. omap3_disable_io_chain();
  412. }
  413. pwrdm_post_transition();
  414. omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  415. }
  416. int omap3_can_sleep(void)
  417. {
  418. if (!sleep_while_idle)
  419. return 0;
  420. if (!omap_uart_can_sleep())
  421. return 0;
  422. return 1;
  423. }
  424. /* This sets pwrdm state (other than mpu & core. Currently only ON &
  425. * RET are supported. Function is assuming that clkdm doesn't have
  426. * hw_sup mode enabled. */
  427. int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
  428. {
  429. u32 cur_state;
  430. int sleep_switch = 0;
  431. int ret = 0;
  432. if (pwrdm == NULL || IS_ERR(pwrdm))
  433. return -EINVAL;
  434. while (!(pwrdm->pwrsts & (1 << state))) {
  435. if (state == PWRDM_POWER_OFF)
  436. return ret;
  437. state--;
  438. }
  439. cur_state = pwrdm_read_next_pwrst(pwrdm);
  440. if (cur_state == state)
  441. return ret;
  442. if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
  443. omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
  444. sleep_switch = 1;
  445. pwrdm_wait_transition(pwrdm);
  446. }
  447. ret = pwrdm_set_next_pwrst(pwrdm, state);
  448. if (ret) {
  449. printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
  450. pwrdm->name);
  451. goto err;
  452. }
  453. if (sleep_switch) {
  454. omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
  455. pwrdm_wait_transition(pwrdm);
  456. pwrdm_state_switch(pwrdm);
  457. }
  458. err:
  459. return ret;
  460. }
  461. static void omap3_pm_idle(void)
  462. {
  463. local_irq_disable();
  464. local_fiq_disable();
  465. if (!omap3_can_sleep())
  466. goto out;
  467. if (omap_irq_pending() || need_resched())
  468. goto out;
  469. omap_sram_idle();
  470. out:
  471. local_fiq_enable();
  472. local_irq_enable();
  473. }
  474. #ifdef CONFIG_SUSPEND
  475. static suspend_state_t suspend_state;
  476. static void omap2_pm_wakeup_on_timer(u32 seconds)
  477. {
  478. u32 tick_rate, cycles;
  479. if (!seconds)
  480. return;
  481. tick_rate = clk_get_rate(omap_dm_timer_get_fclk(gptimer_wakeup));
  482. cycles = tick_rate * seconds;
  483. omap_dm_timer_stop(gptimer_wakeup);
  484. omap_dm_timer_set_load_start(gptimer_wakeup, 0, 0xffffffff - cycles);
  485. pr_info("PM: Resume timer in %d secs (%d ticks at %d ticks/sec.)\n",
  486. seconds, cycles, tick_rate);
  487. }
  488. static int omap3_pm_prepare(void)
  489. {
  490. disable_hlt();
  491. return 0;
  492. }
  493. static int omap3_pm_suspend(void)
  494. {
  495. struct power_state *pwrst;
  496. int state, ret = 0;
  497. if (wakeup_timer_seconds)
  498. omap2_pm_wakeup_on_timer(wakeup_timer_seconds);
  499. /* Read current next_pwrsts */
  500. list_for_each_entry(pwrst, &pwrst_list, node)
  501. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  502. /* Set ones wanted by suspend */
  503. list_for_each_entry(pwrst, &pwrst_list, node) {
  504. if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  505. goto restore;
  506. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  507. goto restore;
  508. }
  509. omap_uart_prepare_suspend();
  510. omap3_intc_suspend();
  511. omap_sram_idle();
  512. restore:
  513. /* Restore next_pwrsts */
  514. list_for_each_entry(pwrst, &pwrst_list, node) {
  515. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  516. if (state > pwrst->next_state) {
  517. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  518. "target state %d\n",
  519. pwrst->pwrdm->name, pwrst->next_state);
  520. ret = -1;
  521. }
  522. set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  523. }
  524. if (ret)
  525. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  526. else
  527. printk(KERN_INFO "Successfully put all powerdomains "
  528. "to target state\n");
  529. return ret;
  530. }
  531. static int omap3_pm_enter(suspend_state_t unused)
  532. {
  533. int ret = 0;
  534. switch (suspend_state) {
  535. case PM_SUSPEND_STANDBY:
  536. case PM_SUSPEND_MEM:
  537. ret = omap3_pm_suspend();
  538. break;
  539. default:
  540. ret = -EINVAL;
  541. }
  542. return ret;
  543. }
  544. static void omap3_pm_finish(void)
  545. {
  546. enable_hlt();
  547. }
  548. /* Hooks to enable / disable UART interrupts during suspend */
  549. static int omap3_pm_begin(suspend_state_t state)
  550. {
  551. suspend_state = state;
  552. omap_uart_enable_irqs(0);
  553. return 0;
  554. }
  555. static void omap3_pm_end(void)
  556. {
  557. suspend_state = PM_SUSPEND_ON;
  558. omap_uart_enable_irqs(1);
  559. return;
  560. }
  561. static struct platform_suspend_ops omap_pm_ops = {
  562. .begin = omap3_pm_begin,
  563. .end = omap3_pm_end,
  564. .prepare = omap3_pm_prepare,
  565. .enter = omap3_pm_enter,
  566. .finish = omap3_pm_finish,
  567. .valid = suspend_valid_only_mem,
  568. };
  569. #endif /* CONFIG_SUSPEND */
  570. /**
  571. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  572. * retention
  573. *
  574. * In cases where IVA2 is activated by bootcode, it may prevent
  575. * full-chip retention or off-mode because it is not idle. This
  576. * function forces the IVA2 into idle state so it can go
  577. * into retention/off and thus allow full-chip retention/off.
  578. *
  579. **/
  580. static void __init omap3_iva_idle(void)
  581. {
  582. /* ensure IVA2 clock is disabled */
  583. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  584. /* if no clock activity, nothing else to do */
  585. if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  586. OMAP3430_CLKACTIVITY_IVA2_MASK))
  587. return;
  588. /* Reset IVA2 */
  589. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  590. OMAP3430_RST2_IVA2 |
  591. OMAP3430_RST3_IVA2,
  592. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  593. /* Enable IVA2 clock */
  594. cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  595. OMAP3430_IVA2_MOD, CM_FCLKEN);
  596. /* Set IVA2 boot mode to 'idle' */
  597. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  598. OMAP343X_CONTROL_IVA2_BOOTMOD);
  599. /* Un-reset IVA2 */
  600. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  601. /* Disable IVA2 clock */
  602. cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  603. /* Reset IVA2 */
  604. prm_write_mod_reg(OMAP3430_RST1_IVA2 |
  605. OMAP3430_RST2_IVA2 |
  606. OMAP3430_RST3_IVA2,
  607. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  608. }
  609. static void __init omap3_d2d_idle(void)
  610. {
  611. u16 mask, padconf;
  612. /* In a stand alone OMAP3430 where there is not a stacked
  613. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  614. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  615. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  616. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  617. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  618. padconf |= mask;
  619. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  620. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  621. padconf |= mask;
  622. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  623. /* reset modem */
  624. prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON |
  625. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST,
  626. CORE_MOD, OMAP2_RM_RSTCTRL);
  627. prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  628. }
  629. static void __init prcm_setup_regs(void)
  630. {
  631. /* XXX Reset all wkdeps. This should be done when initializing
  632. * powerdomains */
  633. prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
  634. prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
  635. prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
  636. prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
  637. prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
  638. prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
  639. if (omap_rev() > OMAP3430_REV_ES1_0) {
  640. prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
  641. prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
  642. } else
  643. prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
  644. /*
  645. * Enable interface clock autoidle for all modules.
  646. * Note that in the long run this should be done by clockfw
  647. */
  648. cm_write_mod_reg(
  649. OMAP3430_AUTO_MODEM |
  650. OMAP3430ES2_AUTO_MMC3 |
  651. OMAP3430ES2_AUTO_ICR |
  652. OMAP3430_AUTO_AES2 |
  653. OMAP3430_AUTO_SHA12 |
  654. OMAP3430_AUTO_DES2 |
  655. OMAP3430_AUTO_MMC2 |
  656. OMAP3430_AUTO_MMC1 |
  657. OMAP3430_AUTO_MSPRO |
  658. OMAP3430_AUTO_HDQ |
  659. OMAP3430_AUTO_MCSPI4 |
  660. OMAP3430_AUTO_MCSPI3 |
  661. OMAP3430_AUTO_MCSPI2 |
  662. OMAP3430_AUTO_MCSPI1 |
  663. OMAP3430_AUTO_I2C3 |
  664. OMAP3430_AUTO_I2C2 |
  665. OMAP3430_AUTO_I2C1 |
  666. OMAP3430_AUTO_UART2 |
  667. OMAP3430_AUTO_UART1 |
  668. OMAP3430_AUTO_GPT11 |
  669. OMAP3430_AUTO_GPT10 |
  670. OMAP3430_AUTO_MCBSP5 |
  671. OMAP3430_AUTO_MCBSP1 |
  672. OMAP3430ES1_AUTO_FAC | /* This is es1 only */
  673. OMAP3430_AUTO_MAILBOXES |
  674. OMAP3430_AUTO_OMAPCTRL |
  675. OMAP3430ES1_AUTO_FSHOSTUSB |
  676. OMAP3430_AUTO_HSOTGUSB |
  677. OMAP3430_AUTO_SAD2D |
  678. OMAP3430_AUTO_SSI,
  679. CORE_MOD, CM_AUTOIDLE1);
  680. cm_write_mod_reg(
  681. OMAP3430_AUTO_PKA |
  682. OMAP3430_AUTO_AES1 |
  683. OMAP3430_AUTO_RNG |
  684. OMAP3430_AUTO_SHA11 |
  685. OMAP3430_AUTO_DES1,
  686. CORE_MOD, CM_AUTOIDLE2);
  687. if (omap_rev() > OMAP3430_REV_ES1_0) {
  688. cm_write_mod_reg(
  689. OMAP3430_AUTO_MAD2D |
  690. OMAP3430ES2_AUTO_USBTLL,
  691. CORE_MOD, CM_AUTOIDLE3);
  692. }
  693. cm_write_mod_reg(
  694. OMAP3430_AUTO_WDT2 |
  695. OMAP3430_AUTO_WDT1 |
  696. OMAP3430_AUTO_GPIO1 |
  697. OMAP3430_AUTO_32KSYNC |
  698. OMAP3430_AUTO_GPT12 |
  699. OMAP3430_AUTO_GPT1 ,
  700. WKUP_MOD, CM_AUTOIDLE);
  701. cm_write_mod_reg(
  702. OMAP3430_AUTO_DSS,
  703. OMAP3430_DSS_MOD,
  704. CM_AUTOIDLE);
  705. cm_write_mod_reg(
  706. OMAP3430_AUTO_CAM,
  707. OMAP3430_CAM_MOD,
  708. CM_AUTOIDLE);
  709. cm_write_mod_reg(
  710. OMAP3430_AUTO_GPIO6 |
  711. OMAP3430_AUTO_GPIO5 |
  712. OMAP3430_AUTO_GPIO4 |
  713. OMAP3430_AUTO_GPIO3 |
  714. OMAP3430_AUTO_GPIO2 |
  715. OMAP3430_AUTO_WDT3 |
  716. OMAP3430_AUTO_UART3 |
  717. OMAP3430_AUTO_GPT9 |
  718. OMAP3430_AUTO_GPT8 |
  719. OMAP3430_AUTO_GPT7 |
  720. OMAP3430_AUTO_GPT6 |
  721. OMAP3430_AUTO_GPT5 |
  722. OMAP3430_AUTO_GPT4 |
  723. OMAP3430_AUTO_GPT3 |
  724. OMAP3430_AUTO_GPT2 |
  725. OMAP3430_AUTO_MCBSP4 |
  726. OMAP3430_AUTO_MCBSP3 |
  727. OMAP3430_AUTO_MCBSP2,
  728. OMAP3430_PER_MOD,
  729. CM_AUTOIDLE);
  730. if (omap_rev() > OMAP3430_REV_ES1_0) {
  731. cm_write_mod_reg(
  732. OMAP3430ES2_AUTO_USBHOST,
  733. OMAP3430ES2_USBHOST_MOD,
  734. CM_AUTOIDLE);
  735. }
  736. omap_ctrl_writel(OMAP3430_AUTOIDLE, OMAP2_CONTROL_SYSCONFIG);
  737. /*
  738. * Set all plls to autoidle. This is needed until autoidle is
  739. * enabled by clockfw
  740. */
  741. cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
  742. OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  743. cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
  744. MPU_MOD,
  745. CM_AUTOIDLE2);
  746. cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
  747. (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
  748. PLL_MOD,
  749. CM_AUTOIDLE);
  750. cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
  751. PLL_MOD,
  752. CM_AUTOIDLE2);
  753. /*
  754. * Enable control of expternal oscillator through
  755. * sys_clkreq. In the long run clock framework should
  756. * take care of this.
  757. */
  758. prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  759. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  760. OMAP3430_GR_MOD,
  761. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  762. /* setup wakup source */
  763. prm_write_mod_reg(OMAP3430_EN_IO | OMAP3430_EN_GPIO1 |
  764. OMAP3430_EN_GPT1 | OMAP3430_EN_GPT12,
  765. WKUP_MOD, PM_WKEN);
  766. /* No need to write EN_IO, that is always enabled */
  767. prm_write_mod_reg(OMAP3430_EN_GPIO1 | OMAP3430_EN_GPT1 |
  768. OMAP3430_EN_GPT12,
  769. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  770. /* For some reason IO doesn't generate wakeup event even if
  771. * it is selected to mpu wakeup goup */
  772. prm_write_mod_reg(OMAP3430_IO_EN | OMAP3430_WKUP_EN,
  773. OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
  774. /* Enable PM_WKEN to support DSS LPR */
  775. prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS,
  776. OMAP3430_DSS_MOD, PM_WKEN);
  777. /* Enable wakeups in PER */
  778. prm_write_mod_reg(OMAP3430_EN_GPIO2 | OMAP3430_EN_GPIO3 |
  779. OMAP3430_EN_GPIO4 | OMAP3430_EN_GPIO5 |
  780. OMAP3430_EN_GPIO6 | OMAP3430_EN_UART3 |
  781. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  782. OMAP3430_EN_MCBSP4,
  783. OMAP3430_PER_MOD, PM_WKEN);
  784. /* and allow them to wake up MPU */
  785. prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2 | OMAP3430_EN_GPIO3 |
  786. OMAP3430_GRPSEL_GPIO4 | OMAP3430_EN_GPIO5 |
  787. OMAP3430_GRPSEL_GPIO6 | OMAP3430_EN_UART3 |
  788. OMAP3430_EN_MCBSP2 | OMAP3430_EN_MCBSP3 |
  789. OMAP3430_EN_MCBSP4,
  790. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  791. /* Don't attach IVA interrupts */
  792. prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  793. prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  794. prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  795. prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  796. /* Clear any pending 'reset' flags */
  797. prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  798. prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  799. prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  800. prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  801. prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  802. prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  803. prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  804. /* Clear any pending PRCM interrupts */
  805. prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  806. omap3_iva_idle();
  807. omap3_d2d_idle();
  808. }
  809. void omap3_pm_off_mode_enable(int enable)
  810. {
  811. struct power_state *pwrst;
  812. u32 state;
  813. if (enable)
  814. state = PWRDM_POWER_OFF;
  815. else
  816. state = PWRDM_POWER_RET;
  817. #ifdef CONFIG_CPU_IDLE
  818. omap3_cpuidle_update_states();
  819. #endif
  820. list_for_each_entry(pwrst, &pwrst_list, node) {
  821. pwrst->next_state = state;
  822. set_pwrdm_state(pwrst->pwrdm, state);
  823. }
  824. }
  825. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  826. {
  827. struct power_state *pwrst;
  828. list_for_each_entry(pwrst, &pwrst_list, node) {
  829. if (pwrst->pwrdm == pwrdm)
  830. return pwrst->next_state;
  831. }
  832. return -EINVAL;
  833. }
  834. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  835. {
  836. struct power_state *pwrst;
  837. list_for_each_entry(pwrst, &pwrst_list, node) {
  838. if (pwrst->pwrdm == pwrdm) {
  839. pwrst->next_state = state;
  840. return 0;
  841. }
  842. }
  843. return -EINVAL;
  844. }
  845. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  846. {
  847. struct power_state *pwrst;
  848. if (!pwrdm->pwrsts)
  849. return 0;
  850. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  851. if (!pwrst)
  852. return -ENOMEM;
  853. pwrst->pwrdm = pwrdm;
  854. pwrst->next_state = PWRDM_POWER_RET;
  855. list_add(&pwrst->node, &pwrst_list);
  856. if (pwrdm_has_hdwr_sar(pwrdm))
  857. pwrdm_enable_hdwr_sar(pwrdm);
  858. return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  859. }
  860. /*
  861. * Enable hw supervised mode for all clockdomains if it's
  862. * supported. Initiate sleep transition for other clockdomains, if
  863. * they are not used
  864. */
  865. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  866. {
  867. clkdm_clear_all_wkdeps(clkdm);
  868. clkdm_clear_all_sleepdeps(clkdm);
  869. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  870. omap2_clkdm_allow_idle(clkdm);
  871. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  872. atomic_read(&clkdm->usecount) == 0)
  873. omap2_clkdm_sleep(clkdm);
  874. return 0;
  875. }
  876. void omap_push_sram_idle(void)
  877. {
  878. _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
  879. omap34xx_cpu_suspend_sz);
  880. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  881. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  882. save_secure_ram_context_sz);
  883. }
  884. static int __init omap3_pm_init(void)
  885. {
  886. struct power_state *pwrst, *tmp;
  887. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  888. int ret;
  889. if (!cpu_is_omap34xx())
  890. return -ENODEV;
  891. printk(KERN_ERR "Power Management for TI OMAP3.\n");
  892. /* XXX prcm_setup_regs needs to be before enabling hw
  893. * supervised mode for powerdomains */
  894. prcm_setup_regs();
  895. ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
  896. (irq_handler_t)prcm_interrupt_handler,
  897. IRQF_DISABLED, "prcm", NULL);
  898. if (ret) {
  899. printk(KERN_ERR "request_irq failed to register for 0x%x\n",
  900. INT_34XX_PRCM_MPU_IRQ);
  901. goto err1;
  902. }
  903. ret = pwrdm_for_each(pwrdms_setup, NULL);
  904. if (ret) {
  905. printk(KERN_ERR "Failed to setup powerdomains\n");
  906. goto err2;
  907. }
  908. (void) clkdm_for_each(clkdms_setup, NULL);
  909. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  910. if (mpu_pwrdm == NULL) {
  911. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  912. goto err2;
  913. }
  914. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  915. per_pwrdm = pwrdm_lookup("per_pwrdm");
  916. core_pwrdm = pwrdm_lookup("core_pwrdm");
  917. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  918. neon_clkdm = clkdm_lookup("neon_clkdm");
  919. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  920. per_clkdm = clkdm_lookup("per_clkdm");
  921. core_clkdm = clkdm_lookup("core_clkdm");
  922. omap_push_sram_idle();
  923. #ifdef CONFIG_SUSPEND
  924. suspend_set_ops(&omap_pm_ops);
  925. #endif /* CONFIG_SUSPEND */
  926. pm_idle = omap3_pm_idle;
  927. omap3_idle_init();
  928. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  929. /*
  930. * REVISIT: This wkdep is only necessary when GPIO2-6 are enabled for
  931. * IO-pad wakeup. Otherwise it will unnecessarily waste power
  932. * waking up PER with every CORE wakeup - see
  933. * http://marc.info/?l=linux-omap&m=121852150710062&w=2
  934. */
  935. clkdm_add_wkdep(per_clkdm, core_clkdm);
  936. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  937. omap3_secure_ram_storage =
  938. kmalloc(0x803F, GFP_KERNEL);
  939. if (!omap3_secure_ram_storage)
  940. printk(KERN_ERR "Memory allocation failed when"
  941. "allocating for secure sram context\n");
  942. local_irq_disable();
  943. local_fiq_disable();
  944. omap_dma_global_context_save();
  945. omap3_save_secure_ram_context(PWRDM_POWER_ON);
  946. omap_dma_global_context_restore();
  947. local_irq_enable();
  948. local_fiq_enable();
  949. }
  950. omap3_save_scratchpad_contents();
  951. err1:
  952. return ret;
  953. err2:
  954. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  955. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  956. list_del(&pwrst->node);
  957. kfree(pwrst);
  958. }
  959. return ret;
  960. }
  961. late_initcall(omap3_pm_init);