clock.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.h
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2009 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
  17. #include <plat/clock.h>
  18. /* The maximum error between a target DPLL rate and the rounded rate in Hz */
  19. #define DEFAULT_DPLL_RATE_TOLERANCE 50000
  20. /* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
  21. #define CORE_CLK_SRC_32K 0x0
  22. #define CORE_CLK_SRC_DPLL 0x1
  23. #define CORE_CLK_SRC_DPLL_X2 0x2
  24. /* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
  25. #define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
  26. #define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
  27. #define OMAP2XXX_EN_DPLL_LOCKED 0x3
  28. /* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  29. #define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
  30. #define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
  31. #define OMAP3XXX_EN_DPLL_LOCKED 0x7
  32. /* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
  33. #define OMAP4XXX_EN_DPLL_MNBYPASS 0x4
  34. #define OMAP4XXX_EN_DPLL_LPBYPASS 0x5
  35. #define OMAP4XXX_EN_DPLL_FRBYPASS 0x6
  36. #define OMAP4XXX_EN_DPLL_LOCKED 0x7
  37. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  38. #define DPLL_LOW_POWER_STOP 0x1
  39. #define DPLL_LOW_POWER_BYPASS 0x5
  40. #define DPLL_LOCKED 0x7
  41. /* DPLL Type and DCO Selection Flags */
  42. #define DPLL_J_TYPE 0x1
  43. #define DPLL_NO_DCO_SEL 0x2
  44. int omap2_clk_enable(struct clk *clk);
  45. void omap2_clk_disable(struct clk *clk);
  46. long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
  47. int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
  48. int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
  49. int omap2_dpll_set_rate_tolerance(struct clk *clk, unsigned int tolerance);
  50. long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
  51. unsigned long omap3_dpll_recalc(struct clk *clk);
  52. unsigned long omap3_clkoutx2_recalc(struct clk *clk);
  53. void omap3_dpll_allow_idle(struct clk *clk);
  54. void omap3_dpll_deny_idle(struct clk *clk);
  55. u32 omap3_dpll_autoidle_read(struct clk *clk);
  56. int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
  57. int omap3_noncore_dpll_enable(struct clk *clk);
  58. void omap3_noncore_dpll_disable(struct clk *clk);
  59. #ifdef CONFIG_OMAP_RESET_CLOCKS
  60. void omap2_clk_disable_unused(struct clk *clk);
  61. #else
  62. #define omap2_clk_disable_unused NULL
  63. #endif
  64. unsigned long omap2_clksel_recalc(struct clk *clk);
  65. void omap2_init_clk_clkdm(struct clk *clk);
  66. void omap2_init_clksel_parent(struct clk *clk);
  67. u32 omap2_clksel_get_divisor(struct clk *clk);
  68. u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
  69. u32 *new_div);
  70. u32 omap2_clksel_to_divisor(struct clk *clk, u32 field_val);
  71. u32 omap2_divisor_to_clksel(struct clk *clk, u32 div);
  72. long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
  73. int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
  74. int omap2_clksel_set_parent(struct clk *clk, struct clk *new_parent);
  75. u32 omap2_get_dpll_rate(struct clk *clk);
  76. void omap2_init_dpll_parent(struct clk *clk);
  77. int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
  78. #ifdef CONFIG_ARCH_OMAP2
  79. void omap2xxx_clk_prepare_for_reboot(void);
  80. #else
  81. static inline void omap2xxx_clk_prepare_for_reboot(void)
  82. {
  83. }
  84. #endif
  85. #ifdef CONFIG_ARCH_OMAP3
  86. void omap3_clk_prepare_for_reboot(void);
  87. #else
  88. static inline void omap3_clk_prepare_for_reboot(void)
  89. {
  90. }
  91. #endif
  92. #ifdef CONFIG_ARCH_OMAP4
  93. void omap4_clk_prepare_for_reboot(void);
  94. #else
  95. static inline void omap4_clk_prepare_for_reboot(void)
  96. {
  97. }
  98. #endif
  99. int omap2_dflt_clk_enable(struct clk *clk);
  100. void omap2_dflt_clk_disable(struct clk *clk);
  101. void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
  102. u8 *other_bit);
  103. void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
  104. u8 *idlest_bit, u8 *idlest_val);
  105. int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
  106. void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
  107. const char *core_ck_name,
  108. const char *mpu_ck_name);
  109. extern u8 cpu_mask;
  110. extern const struct clkops clkops_omap2_dflt_wait;
  111. extern const struct clkops clkops_dummy;
  112. extern const struct clkops clkops_omap2_dflt;
  113. extern struct clk_functions omap2_clk_functions;
  114. extern struct clk *vclk, *sclk;
  115. extern const struct clksel_rate gpt_32k_rates[];
  116. extern const struct clksel_rate gpt_sys_rates[];
  117. extern const struct clksel_rate gfx_l3_rates[];
  118. #if defined(CONFIG_ARCH_OMAP2) && defined(CONFIG_CPU_FREQ)
  119. extern void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
  120. extern void omap2_clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
  121. #else
  122. #define omap2_clk_init_cpufreq_table 0
  123. #define omap2_clk_exit_cpufreq_table 0
  124. #endif
  125. extern const struct clkops clkops_omap3_noncore_dpll_ops;
  126. #endif