clock.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485
  1. /*
  2. * arch/arm/mach-ep93xx/clock.c
  3. * Clock control for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or (at
  10. * your option) any later version.
  11. */
  12. #define pr_fmt(fmt) "ep93xx " KBUILD_MODNAME ": " fmt
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/module.h>
  17. #include <linux/string.h>
  18. #include <linux/io.h>
  19. #include <linux/spinlock.h>
  20. #include <mach/hardware.h>
  21. #include <asm/clkdev.h>
  22. #include <asm/div64.h>
  23. struct clk {
  24. struct clk *parent;
  25. unsigned long rate;
  26. int users;
  27. int sw_locked;
  28. void __iomem *enable_reg;
  29. u32 enable_mask;
  30. unsigned long (*get_rate)(struct clk *clk);
  31. int (*set_rate)(struct clk *clk, unsigned long rate);
  32. };
  33. static unsigned long get_uart_rate(struct clk *clk);
  34. static int set_keytchclk_rate(struct clk *clk, unsigned long rate);
  35. static int set_div_rate(struct clk *clk, unsigned long rate);
  36. static struct clk clk_xtali = {
  37. .rate = EP93XX_EXT_CLK_RATE,
  38. };
  39. static struct clk clk_uart1 = {
  40. .parent = &clk_xtali,
  41. .sw_locked = 1,
  42. .enable_reg = EP93XX_SYSCON_DEVCFG,
  43. .enable_mask = EP93XX_SYSCON_DEVCFG_U1EN,
  44. .get_rate = get_uart_rate,
  45. };
  46. static struct clk clk_uart2 = {
  47. .parent = &clk_xtali,
  48. .sw_locked = 1,
  49. .enable_reg = EP93XX_SYSCON_DEVCFG,
  50. .enable_mask = EP93XX_SYSCON_DEVCFG_U2EN,
  51. .get_rate = get_uart_rate,
  52. };
  53. static struct clk clk_uart3 = {
  54. .parent = &clk_xtali,
  55. .sw_locked = 1,
  56. .enable_reg = EP93XX_SYSCON_DEVCFG,
  57. .enable_mask = EP93XX_SYSCON_DEVCFG_U3EN,
  58. .get_rate = get_uart_rate,
  59. };
  60. static struct clk clk_pll1 = {
  61. .parent = &clk_xtali,
  62. };
  63. static struct clk clk_f = {
  64. .parent = &clk_pll1,
  65. };
  66. static struct clk clk_h = {
  67. .parent = &clk_pll1,
  68. };
  69. static struct clk clk_p = {
  70. .parent = &clk_pll1,
  71. };
  72. static struct clk clk_pll2 = {
  73. .parent = &clk_xtali,
  74. };
  75. static struct clk clk_usb_host = {
  76. .parent = &clk_pll2,
  77. .enable_reg = EP93XX_SYSCON_PWRCNT,
  78. .enable_mask = EP93XX_SYSCON_PWRCNT_USH_EN,
  79. };
  80. static struct clk clk_keypad = {
  81. .parent = &clk_xtali,
  82. .sw_locked = 1,
  83. .enable_reg = EP93XX_SYSCON_KEYTCHCLKDIV,
  84. .enable_mask = EP93XX_SYSCON_KEYTCHCLKDIV_KEN,
  85. .set_rate = set_keytchclk_rate,
  86. };
  87. static struct clk clk_pwm = {
  88. .parent = &clk_xtali,
  89. .rate = EP93XX_EXT_CLK_RATE,
  90. };
  91. static struct clk clk_video = {
  92. .sw_locked = 1,
  93. .enable_reg = EP93XX_SYSCON_VIDCLKDIV,
  94. .enable_mask = EP93XX_SYSCON_CLKDIV_ENABLE,
  95. .set_rate = set_div_rate,
  96. };
  97. /* DMA Clocks */
  98. static struct clk clk_m2p0 = {
  99. .parent = &clk_h,
  100. .enable_reg = EP93XX_SYSCON_PWRCNT,
  101. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P0,
  102. };
  103. static struct clk clk_m2p1 = {
  104. .parent = &clk_h,
  105. .enable_reg = EP93XX_SYSCON_PWRCNT,
  106. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P1,
  107. };
  108. static struct clk clk_m2p2 = {
  109. .parent = &clk_h,
  110. .enable_reg = EP93XX_SYSCON_PWRCNT,
  111. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P2,
  112. };
  113. static struct clk clk_m2p3 = {
  114. .parent = &clk_h,
  115. .enable_reg = EP93XX_SYSCON_PWRCNT,
  116. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P3,
  117. };
  118. static struct clk clk_m2p4 = {
  119. .parent = &clk_h,
  120. .enable_reg = EP93XX_SYSCON_PWRCNT,
  121. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P4,
  122. };
  123. static struct clk clk_m2p5 = {
  124. .parent = &clk_h,
  125. .enable_reg = EP93XX_SYSCON_PWRCNT,
  126. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P5,
  127. };
  128. static struct clk clk_m2p6 = {
  129. .parent = &clk_h,
  130. .enable_reg = EP93XX_SYSCON_PWRCNT,
  131. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P6,
  132. };
  133. static struct clk clk_m2p7 = {
  134. .parent = &clk_h,
  135. .enable_reg = EP93XX_SYSCON_PWRCNT,
  136. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P7,
  137. };
  138. static struct clk clk_m2p8 = {
  139. .parent = &clk_h,
  140. .enable_reg = EP93XX_SYSCON_PWRCNT,
  141. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P8,
  142. };
  143. static struct clk clk_m2p9 = {
  144. .parent = &clk_h,
  145. .enable_reg = EP93XX_SYSCON_PWRCNT,
  146. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2P9,
  147. };
  148. static struct clk clk_m2m0 = {
  149. .parent = &clk_h,
  150. .enable_reg = EP93XX_SYSCON_PWRCNT,
  151. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M0,
  152. };
  153. static struct clk clk_m2m1 = {
  154. .parent = &clk_h,
  155. .enable_reg = EP93XX_SYSCON_PWRCNT,
  156. .enable_mask = EP93XX_SYSCON_PWRCNT_DMA_M2M1,
  157. };
  158. #define INIT_CK(dev,con,ck) \
  159. { .dev_id = dev, .con_id = con, .clk = ck }
  160. static struct clk_lookup clocks[] = {
  161. INIT_CK(NULL, "xtali", &clk_xtali),
  162. INIT_CK("apb:uart1", NULL, &clk_uart1),
  163. INIT_CK("apb:uart2", NULL, &clk_uart2),
  164. INIT_CK("apb:uart3", NULL, &clk_uart3),
  165. INIT_CK(NULL, "pll1", &clk_pll1),
  166. INIT_CK(NULL, "fclk", &clk_f),
  167. INIT_CK(NULL, "hclk", &clk_h),
  168. INIT_CK(NULL, "pclk", &clk_p),
  169. INIT_CK(NULL, "pll2", &clk_pll2),
  170. INIT_CK("ep93xx-ohci", NULL, &clk_usb_host),
  171. INIT_CK("ep93xx-keypad", NULL, &clk_keypad),
  172. INIT_CK("ep93xx-fb", NULL, &clk_video),
  173. INIT_CK(NULL, "pwm_clk", &clk_pwm),
  174. INIT_CK(NULL, "m2p0", &clk_m2p0),
  175. INIT_CK(NULL, "m2p1", &clk_m2p1),
  176. INIT_CK(NULL, "m2p2", &clk_m2p2),
  177. INIT_CK(NULL, "m2p3", &clk_m2p3),
  178. INIT_CK(NULL, "m2p4", &clk_m2p4),
  179. INIT_CK(NULL, "m2p5", &clk_m2p5),
  180. INIT_CK(NULL, "m2p6", &clk_m2p6),
  181. INIT_CK(NULL, "m2p7", &clk_m2p7),
  182. INIT_CK(NULL, "m2p8", &clk_m2p8),
  183. INIT_CK(NULL, "m2p9", &clk_m2p9),
  184. INIT_CK(NULL, "m2m0", &clk_m2m0),
  185. INIT_CK(NULL, "m2m1", &clk_m2m1),
  186. };
  187. static DEFINE_SPINLOCK(clk_lock);
  188. static void __clk_enable(struct clk *clk)
  189. {
  190. if (!clk->users++) {
  191. if (clk->parent)
  192. __clk_enable(clk->parent);
  193. if (clk->enable_reg) {
  194. u32 v;
  195. v = __raw_readl(clk->enable_reg);
  196. v |= clk->enable_mask;
  197. if (clk->sw_locked)
  198. ep93xx_syscon_swlocked_write(v, clk->enable_reg);
  199. else
  200. __raw_writel(v, clk->enable_reg);
  201. }
  202. }
  203. }
  204. int clk_enable(struct clk *clk)
  205. {
  206. unsigned long flags;
  207. if (!clk)
  208. return -EINVAL;
  209. spin_lock_irqsave(&clk_lock, flags);
  210. __clk_enable(clk);
  211. spin_unlock_irqrestore(&clk_lock, flags);
  212. return 0;
  213. }
  214. EXPORT_SYMBOL(clk_enable);
  215. static void __clk_disable(struct clk *clk)
  216. {
  217. if (!--clk->users) {
  218. if (clk->enable_reg) {
  219. u32 v;
  220. v = __raw_readl(clk->enable_reg);
  221. v &= ~clk->enable_mask;
  222. if (clk->sw_locked)
  223. ep93xx_syscon_swlocked_write(v, clk->enable_reg);
  224. else
  225. __raw_writel(v, clk->enable_reg);
  226. }
  227. if (clk->parent)
  228. __clk_disable(clk->parent);
  229. }
  230. }
  231. void clk_disable(struct clk *clk)
  232. {
  233. unsigned long flags;
  234. if (!clk)
  235. return;
  236. spin_lock_irqsave(&clk_lock, flags);
  237. __clk_disable(clk);
  238. spin_unlock_irqrestore(&clk_lock, flags);
  239. }
  240. EXPORT_SYMBOL(clk_disable);
  241. static unsigned long get_uart_rate(struct clk *clk)
  242. {
  243. unsigned long rate = clk_get_rate(clk->parent);
  244. u32 value;
  245. value = __raw_readl(EP93XX_SYSCON_PWRCNT);
  246. if (value & EP93XX_SYSCON_PWRCNT_UARTBAUD)
  247. return rate;
  248. else
  249. return rate / 2;
  250. }
  251. unsigned long clk_get_rate(struct clk *clk)
  252. {
  253. if (clk->get_rate)
  254. return clk->get_rate(clk);
  255. return clk->rate;
  256. }
  257. EXPORT_SYMBOL(clk_get_rate);
  258. static int set_keytchclk_rate(struct clk *clk, unsigned long rate)
  259. {
  260. u32 val;
  261. u32 div_bit;
  262. val = __raw_readl(clk->enable_reg);
  263. /*
  264. * The Key Matrix and ADC clocks are configured using the same
  265. * System Controller register. The clock used will be either
  266. * 1/4 or 1/16 the external clock rate depending on the
  267. * EP93XX_SYSCON_KEYTCHCLKDIV_KDIV/EP93XX_SYSCON_KEYTCHCLKDIV_ADIV
  268. * bit being set or cleared.
  269. */
  270. div_bit = clk->enable_mask >> 15;
  271. if (rate == EP93XX_KEYTCHCLK_DIV4)
  272. val |= div_bit;
  273. else if (rate == EP93XX_KEYTCHCLK_DIV16)
  274. val &= ~div_bit;
  275. else
  276. return -EINVAL;
  277. ep93xx_syscon_swlocked_write(val, clk->enable_reg);
  278. clk->rate = rate;
  279. return 0;
  280. }
  281. static int calc_clk_div(struct clk *clk, unsigned long rate,
  282. int *psel, int *esel, int *pdiv, int *div)
  283. {
  284. struct clk *mclk;
  285. unsigned long max_rate, actual_rate, mclk_rate, rate_err = -1;
  286. int i, found = 0, __div = 0, __pdiv = 0;
  287. /* Don't exceed the maximum rate */
  288. max_rate = max(max(clk_pll1.rate / 4, clk_pll2.rate / 4),
  289. clk_xtali.rate / 4);
  290. rate = min(rate, max_rate);
  291. /*
  292. * Try the two pll's and the external clock
  293. * Because the valid predividers are 2, 2.5 and 3, we multiply
  294. * all the clocks by 2 to avoid floating point math.
  295. *
  296. * This is based on the algorithm in the ep93xx raster guide:
  297. * http://be-a-maverick.com/en/pubs/appNote/AN269REV1.pdf
  298. *
  299. */
  300. for (i = 0; i < 3; i++) {
  301. if (i == 0)
  302. mclk = &clk_xtali;
  303. else if (i == 1)
  304. mclk = &clk_pll1;
  305. else
  306. mclk = &clk_pll2;
  307. mclk_rate = mclk->rate * 2;
  308. /* Try each predivider value */
  309. for (__pdiv = 4; __pdiv <= 6; __pdiv++) {
  310. __div = mclk_rate / (rate * __pdiv);
  311. if (__div < 2 || __div > 127)
  312. continue;
  313. actual_rate = mclk_rate / (__pdiv * __div);
  314. if (!found || abs(actual_rate - rate) < rate_err) {
  315. *pdiv = __pdiv - 3;
  316. *div = __div;
  317. *psel = (i == 2);
  318. *esel = (i != 0);
  319. clk->parent = mclk;
  320. clk->rate = actual_rate;
  321. rate_err = abs(actual_rate - rate);
  322. found = 1;
  323. }
  324. }
  325. }
  326. if (!found)
  327. return -EINVAL;
  328. return 0;
  329. }
  330. static int set_div_rate(struct clk *clk, unsigned long rate)
  331. {
  332. int err, psel = 0, esel = 0, pdiv = 0, div = 0;
  333. u32 val;
  334. err = calc_clk_div(clk, rate, &psel, &esel, &pdiv, &div);
  335. if (err)
  336. return err;
  337. /* Clear the esel, psel, pdiv and div bits */
  338. val = __raw_readl(clk->enable_reg);
  339. val &= ~0x7fff;
  340. /* Set the new esel, psel, pdiv and div bits for the new clock rate */
  341. val |= (esel ? EP93XX_SYSCON_CLKDIV_ESEL : 0) |
  342. (psel ? EP93XX_SYSCON_CLKDIV_PSEL : 0) |
  343. (pdiv << EP93XX_SYSCON_CLKDIV_PDIV_SHIFT) | div;
  344. ep93xx_syscon_swlocked_write(val, clk->enable_reg);
  345. return 0;
  346. }
  347. int clk_set_rate(struct clk *clk, unsigned long rate)
  348. {
  349. if (clk->set_rate)
  350. return clk->set_rate(clk, rate);
  351. return -EINVAL;
  352. }
  353. EXPORT_SYMBOL(clk_set_rate);
  354. static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
  355. static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
  356. static char pclk_divisors[] = { 1, 2, 4, 8 };
  357. /*
  358. * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
  359. */
  360. static unsigned long calc_pll_rate(u32 config_word)
  361. {
  362. unsigned long long rate;
  363. int i;
  364. rate = clk_xtali.rate;
  365. rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
  366. rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
  367. do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
  368. for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
  369. rate >>= 1;
  370. return (unsigned long)rate;
  371. }
  372. static void __init ep93xx_dma_clock_init(void)
  373. {
  374. clk_m2p0.rate = clk_h.rate;
  375. clk_m2p1.rate = clk_h.rate;
  376. clk_m2p2.rate = clk_h.rate;
  377. clk_m2p3.rate = clk_h.rate;
  378. clk_m2p4.rate = clk_h.rate;
  379. clk_m2p5.rate = clk_h.rate;
  380. clk_m2p6.rate = clk_h.rate;
  381. clk_m2p7.rate = clk_h.rate;
  382. clk_m2p8.rate = clk_h.rate;
  383. clk_m2p9.rate = clk_h.rate;
  384. clk_m2m0.rate = clk_h.rate;
  385. clk_m2m1.rate = clk_h.rate;
  386. }
  387. static int __init ep93xx_clock_init(void)
  388. {
  389. u32 value;
  390. /* Determine the bootloader configured pll1 rate */
  391. value = __raw_readl(EP93XX_SYSCON_CLKSET1);
  392. if (!(value & EP93XX_SYSCON_CLKSET1_NBYP1))
  393. clk_pll1.rate = clk_xtali.rate;
  394. else
  395. clk_pll1.rate = calc_pll_rate(value);
  396. /* Initialize the pll1 derived clocks */
  397. clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
  398. clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
  399. clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
  400. ep93xx_dma_clock_init();
  401. /* Determine the bootloader configured pll2 rate */
  402. value = __raw_readl(EP93XX_SYSCON_CLKSET2);
  403. if (!(value & EP93XX_SYSCON_CLKSET2_NBYP2))
  404. clk_pll2.rate = clk_xtali.rate;
  405. else if (value & EP93XX_SYSCON_CLKSET2_PLL2_EN)
  406. clk_pll2.rate = calc_pll_rate(value);
  407. else
  408. clk_pll2.rate = 0;
  409. /* Initialize the pll2 derived clocks */
  410. clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
  411. pr_info("PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
  412. clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
  413. pr_info("FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
  414. clk_f.rate / 1000000, clk_h.rate / 1000000,
  415. clk_p.rate / 1000000);
  416. clkdev_add_table(clocks, ARRAY_SIZE(clocks));
  417. return 0;
  418. }
  419. arch_initcall(ep93xx_clock_init);