da850.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. /*
  2. * TI DA850/OMAP-L138 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * Derived from: arch/arm/mach-davinci/da830.c
  7. * Original Copyrights follow:
  8. *
  9. * 2009 (c) MontaVista Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/regulator/consumer.h>
  19. #include <asm/mach/map.h>
  20. #include <mach/psc.h>
  21. #include <mach/irqs.h>
  22. #include <mach/cputype.h>
  23. #include <mach/common.h>
  24. #include <mach/time.h>
  25. #include <mach/da8xx.h>
  26. #include <mach/cpufreq.h>
  27. #include <mach/pm.h>
  28. #include "clock.h"
  29. #include "mux.h"
  30. /* SoC specific clock flags */
  31. #define DA850_CLK_ASYNC3 BIT(16)
  32. #define DA850_PLL1_BASE 0x01e1a000
  33. #define DA850_TIMER64P2_BASE 0x01f0c000
  34. #define DA850_TIMER64P3_BASE 0x01f0d000
  35. #define DA850_REF_FREQ 24000000
  36. #define CFGCHIP3_ASYNC3_CLKSRC BIT(4)
  37. #define CFGCHIP3_PLL1_MASTER_LOCK BIT(5)
  38. #define CFGCHIP0_PLL_MASTER_LOCK BIT(4)
  39. static int da850_set_armrate(struct clk *clk, unsigned long rate);
  40. static int da850_round_armrate(struct clk *clk, unsigned long rate);
  41. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate);
  42. static struct pll_data pll0_data = {
  43. .num = 1,
  44. .phys_base = DA8XX_PLL0_BASE,
  45. .flags = PLL_HAS_PREDIV | PLL_HAS_POSTDIV,
  46. };
  47. static struct clk ref_clk = {
  48. .name = "ref_clk",
  49. .rate = DA850_REF_FREQ,
  50. };
  51. static struct clk pll0_clk = {
  52. .name = "pll0",
  53. .parent = &ref_clk,
  54. .pll_data = &pll0_data,
  55. .flags = CLK_PLL,
  56. .set_rate = da850_set_pll0rate,
  57. };
  58. static struct clk pll0_aux_clk = {
  59. .name = "pll0_aux_clk",
  60. .parent = &pll0_clk,
  61. .flags = CLK_PLL | PRE_PLL,
  62. };
  63. static struct clk pll0_sysclk2 = {
  64. .name = "pll0_sysclk2",
  65. .parent = &pll0_clk,
  66. .flags = CLK_PLL,
  67. .div_reg = PLLDIV2,
  68. };
  69. static struct clk pll0_sysclk3 = {
  70. .name = "pll0_sysclk3",
  71. .parent = &pll0_clk,
  72. .flags = CLK_PLL,
  73. .div_reg = PLLDIV3,
  74. };
  75. static struct clk pll0_sysclk4 = {
  76. .name = "pll0_sysclk4",
  77. .parent = &pll0_clk,
  78. .flags = CLK_PLL,
  79. .div_reg = PLLDIV4,
  80. };
  81. static struct clk pll0_sysclk5 = {
  82. .name = "pll0_sysclk5",
  83. .parent = &pll0_clk,
  84. .flags = CLK_PLL,
  85. .div_reg = PLLDIV5,
  86. };
  87. static struct clk pll0_sysclk6 = {
  88. .name = "pll0_sysclk6",
  89. .parent = &pll0_clk,
  90. .flags = CLK_PLL,
  91. .div_reg = PLLDIV6,
  92. };
  93. static struct clk pll0_sysclk7 = {
  94. .name = "pll0_sysclk7",
  95. .parent = &pll0_clk,
  96. .flags = CLK_PLL,
  97. .div_reg = PLLDIV7,
  98. };
  99. static struct pll_data pll1_data = {
  100. .num = 2,
  101. .phys_base = DA850_PLL1_BASE,
  102. .flags = PLL_HAS_POSTDIV,
  103. };
  104. static struct clk pll1_clk = {
  105. .name = "pll1",
  106. .parent = &ref_clk,
  107. .pll_data = &pll1_data,
  108. .flags = CLK_PLL,
  109. };
  110. static struct clk pll1_aux_clk = {
  111. .name = "pll1_aux_clk",
  112. .parent = &pll1_clk,
  113. .flags = CLK_PLL | PRE_PLL,
  114. };
  115. static struct clk pll1_sysclk2 = {
  116. .name = "pll1_sysclk2",
  117. .parent = &pll1_clk,
  118. .flags = CLK_PLL,
  119. .div_reg = PLLDIV2,
  120. };
  121. static struct clk pll1_sysclk3 = {
  122. .name = "pll1_sysclk3",
  123. .parent = &pll1_clk,
  124. .flags = CLK_PLL,
  125. .div_reg = PLLDIV3,
  126. };
  127. static struct clk pll1_sysclk4 = {
  128. .name = "pll1_sysclk4",
  129. .parent = &pll1_clk,
  130. .flags = CLK_PLL,
  131. .div_reg = PLLDIV4,
  132. };
  133. static struct clk pll1_sysclk5 = {
  134. .name = "pll1_sysclk5",
  135. .parent = &pll1_clk,
  136. .flags = CLK_PLL,
  137. .div_reg = PLLDIV5,
  138. };
  139. static struct clk pll1_sysclk6 = {
  140. .name = "pll0_sysclk6",
  141. .parent = &pll0_clk,
  142. .flags = CLK_PLL,
  143. .div_reg = PLLDIV6,
  144. };
  145. static struct clk pll1_sysclk7 = {
  146. .name = "pll1_sysclk7",
  147. .parent = &pll1_clk,
  148. .flags = CLK_PLL,
  149. .div_reg = PLLDIV7,
  150. };
  151. static struct clk i2c0_clk = {
  152. .name = "i2c0",
  153. .parent = &pll0_aux_clk,
  154. };
  155. static struct clk timerp64_0_clk = {
  156. .name = "timer0",
  157. .parent = &pll0_aux_clk,
  158. };
  159. static struct clk timerp64_1_clk = {
  160. .name = "timer1",
  161. .parent = &pll0_aux_clk,
  162. };
  163. static struct clk arm_rom_clk = {
  164. .name = "arm_rom",
  165. .parent = &pll0_sysclk2,
  166. .lpsc = DA8XX_LPSC0_ARM_RAM_ROM,
  167. .flags = ALWAYS_ENABLED,
  168. };
  169. static struct clk tpcc0_clk = {
  170. .name = "tpcc0",
  171. .parent = &pll0_sysclk2,
  172. .lpsc = DA8XX_LPSC0_TPCC,
  173. .flags = ALWAYS_ENABLED | CLK_PSC,
  174. };
  175. static struct clk tptc0_clk = {
  176. .name = "tptc0",
  177. .parent = &pll0_sysclk2,
  178. .lpsc = DA8XX_LPSC0_TPTC0,
  179. .flags = ALWAYS_ENABLED,
  180. };
  181. static struct clk tptc1_clk = {
  182. .name = "tptc1",
  183. .parent = &pll0_sysclk2,
  184. .lpsc = DA8XX_LPSC0_TPTC1,
  185. .flags = ALWAYS_ENABLED,
  186. };
  187. static struct clk tpcc1_clk = {
  188. .name = "tpcc1",
  189. .parent = &pll0_sysclk2,
  190. .lpsc = DA850_LPSC1_TPCC1,
  191. .gpsc = 1,
  192. .flags = CLK_PSC | ALWAYS_ENABLED,
  193. };
  194. static struct clk tptc2_clk = {
  195. .name = "tptc2",
  196. .parent = &pll0_sysclk2,
  197. .lpsc = DA850_LPSC1_TPTC2,
  198. .gpsc = 1,
  199. .flags = ALWAYS_ENABLED,
  200. };
  201. static struct clk uart0_clk = {
  202. .name = "uart0",
  203. .parent = &pll0_sysclk2,
  204. .lpsc = DA8XX_LPSC0_UART0,
  205. };
  206. static struct clk uart1_clk = {
  207. .name = "uart1",
  208. .parent = &pll0_sysclk2,
  209. .lpsc = DA8XX_LPSC1_UART1,
  210. .gpsc = 1,
  211. .flags = DA850_CLK_ASYNC3,
  212. };
  213. static struct clk uart2_clk = {
  214. .name = "uart2",
  215. .parent = &pll0_sysclk2,
  216. .lpsc = DA8XX_LPSC1_UART2,
  217. .gpsc = 1,
  218. .flags = DA850_CLK_ASYNC3,
  219. };
  220. static struct clk aintc_clk = {
  221. .name = "aintc",
  222. .parent = &pll0_sysclk4,
  223. .lpsc = DA8XX_LPSC0_AINTC,
  224. .flags = ALWAYS_ENABLED,
  225. };
  226. static struct clk gpio_clk = {
  227. .name = "gpio",
  228. .parent = &pll0_sysclk4,
  229. .lpsc = DA8XX_LPSC1_GPIO,
  230. .gpsc = 1,
  231. };
  232. static struct clk i2c1_clk = {
  233. .name = "i2c1",
  234. .parent = &pll0_sysclk4,
  235. .lpsc = DA8XX_LPSC1_I2C,
  236. .gpsc = 1,
  237. };
  238. static struct clk emif3_clk = {
  239. .name = "emif3",
  240. .parent = &pll0_sysclk5,
  241. .lpsc = DA8XX_LPSC1_EMIF3C,
  242. .gpsc = 1,
  243. .flags = ALWAYS_ENABLED,
  244. };
  245. static struct clk arm_clk = {
  246. .name = "arm",
  247. .parent = &pll0_sysclk6,
  248. .lpsc = DA8XX_LPSC0_ARM,
  249. .flags = ALWAYS_ENABLED,
  250. .set_rate = da850_set_armrate,
  251. .round_rate = da850_round_armrate,
  252. };
  253. static struct clk rmii_clk = {
  254. .name = "rmii",
  255. .parent = &pll0_sysclk7,
  256. };
  257. static struct clk emac_clk = {
  258. .name = "emac",
  259. .parent = &pll0_sysclk4,
  260. .lpsc = DA8XX_LPSC1_CPGMAC,
  261. .gpsc = 1,
  262. };
  263. static struct clk mcasp_clk = {
  264. .name = "mcasp",
  265. .parent = &pll0_sysclk2,
  266. .lpsc = DA8XX_LPSC1_McASP0,
  267. .gpsc = 1,
  268. .flags = DA850_CLK_ASYNC3,
  269. };
  270. static struct clk lcdc_clk = {
  271. .name = "lcdc",
  272. .parent = &pll0_sysclk2,
  273. .lpsc = DA8XX_LPSC1_LCDC,
  274. .gpsc = 1,
  275. };
  276. static struct clk mmcsd_clk = {
  277. .name = "mmcsd",
  278. .parent = &pll0_sysclk2,
  279. .lpsc = DA8XX_LPSC0_MMC_SD,
  280. };
  281. static struct clk aemif_clk = {
  282. .name = "aemif",
  283. .parent = &pll0_sysclk3,
  284. .lpsc = DA8XX_LPSC0_EMIF25,
  285. .flags = ALWAYS_ENABLED,
  286. };
  287. static struct clk_lookup da850_clks[] = {
  288. CLK(NULL, "ref", &ref_clk),
  289. CLK(NULL, "pll0", &pll0_clk),
  290. CLK(NULL, "pll0_aux", &pll0_aux_clk),
  291. CLK(NULL, "pll0_sysclk2", &pll0_sysclk2),
  292. CLK(NULL, "pll0_sysclk3", &pll0_sysclk3),
  293. CLK(NULL, "pll0_sysclk4", &pll0_sysclk4),
  294. CLK(NULL, "pll0_sysclk5", &pll0_sysclk5),
  295. CLK(NULL, "pll0_sysclk6", &pll0_sysclk6),
  296. CLK(NULL, "pll0_sysclk7", &pll0_sysclk7),
  297. CLK(NULL, "pll1", &pll1_clk),
  298. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  299. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  300. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  301. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  302. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  303. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  304. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  305. CLK("i2c_davinci.1", NULL, &i2c0_clk),
  306. CLK(NULL, "timer0", &timerp64_0_clk),
  307. CLK("watchdog", NULL, &timerp64_1_clk),
  308. CLK(NULL, "arm_rom", &arm_rom_clk),
  309. CLK(NULL, "tpcc0", &tpcc0_clk),
  310. CLK(NULL, "tptc0", &tptc0_clk),
  311. CLK(NULL, "tptc1", &tptc1_clk),
  312. CLK(NULL, "tpcc1", &tpcc1_clk),
  313. CLK(NULL, "tptc2", &tptc2_clk),
  314. CLK(NULL, "uart0", &uart0_clk),
  315. CLK(NULL, "uart1", &uart1_clk),
  316. CLK(NULL, "uart2", &uart2_clk),
  317. CLK(NULL, "aintc", &aintc_clk),
  318. CLK(NULL, "gpio", &gpio_clk),
  319. CLK("i2c_davinci.2", NULL, &i2c1_clk),
  320. CLK(NULL, "emif3", &emif3_clk),
  321. CLK(NULL, "arm", &arm_clk),
  322. CLK(NULL, "rmii", &rmii_clk),
  323. CLK("davinci_emac.1", NULL, &emac_clk),
  324. CLK("davinci-mcasp.0", NULL, &mcasp_clk),
  325. CLK("da8xx_lcdc.0", NULL, &lcdc_clk),
  326. CLK("davinci_mmc.0", NULL, &mmcsd_clk),
  327. CLK(NULL, "aemif", &aemif_clk),
  328. CLK(NULL, NULL, NULL),
  329. };
  330. /*
  331. * Device specific mux setup
  332. *
  333. * soc description mux mode mode mux dbg
  334. * reg offset mask mode
  335. */
  336. static const struct mux_config da850_pins[] = {
  337. #ifdef CONFIG_DAVINCI_MUX
  338. /* UART0 function */
  339. MUX_CFG(DA850, NUART0_CTS, 3, 24, 15, 2, false)
  340. MUX_CFG(DA850, NUART0_RTS, 3, 28, 15, 2, false)
  341. MUX_CFG(DA850, UART0_RXD, 3, 16, 15, 2, false)
  342. MUX_CFG(DA850, UART0_TXD, 3, 20, 15, 2, false)
  343. /* UART1 function */
  344. MUX_CFG(DA850, UART1_RXD, 4, 24, 15, 2, false)
  345. MUX_CFG(DA850, UART1_TXD, 4, 28, 15, 2, false)
  346. /* UART2 function */
  347. MUX_CFG(DA850, UART2_RXD, 4, 16, 15, 2, false)
  348. MUX_CFG(DA850, UART2_TXD, 4, 20, 15, 2, false)
  349. /* I2C1 function */
  350. MUX_CFG(DA850, I2C1_SCL, 4, 16, 15, 4, false)
  351. MUX_CFG(DA850, I2C1_SDA, 4, 20, 15, 4, false)
  352. /* I2C0 function */
  353. MUX_CFG(DA850, I2C0_SDA, 4, 12, 15, 2, false)
  354. MUX_CFG(DA850, I2C0_SCL, 4, 8, 15, 2, false)
  355. /* EMAC function */
  356. MUX_CFG(DA850, MII_TXEN, 2, 4, 15, 8, false)
  357. MUX_CFG(DA850, MII_TXCLK, 2, 8, 15, 8, false)
  358. MUX_CFG(DA850, MII_COL, 2, 12, 15, 8, false)
  359. MUX_CFG(DA850, MII_TXD_3, 2, 16, 15, 8, false)
  360. MUX_CFG(DA850, MII_TXD_2, 2, 20, 15, 8, false)
  361. MUX_CFG(DA850, MII_TXD_1, 2, 24, 15, 8, false)
  362. MUX_CFG(DA850, MII_TXD_0, 2, 28, 15, 8, false)
  363. MUX_CFG(DA850, MII_RXCLK, 3, 0, 15, 8, false)
  364. MUX_CFG(DA850, MII_RXDV, 3, 4, 15, 8, false)
  365. MUX_CFG(DA850, MII_RXER, 3, 8, 15, 8, false)
  366. MUX_CFG(DA850, MII_CRS, 3, 12, 15, 8, false)
  367. MUX_CFG(DA850, MII_RXD_3, 3, 16, 15, 8, false)
  368. MUX_CFG(DA850, MII_RXD_2, 3, 20, 15, 8, false)
  369. MUX_CFG(DA850, MII_RXD_1, 3, 24, 15, 8, false)
  370. MUX_CFG(DA850, MII_RXD_0, 3, 28, 15, 8, false)
  371. MUX_CFG(DA850, MDIO_CLK, 4, 0, 15, 8, false)
  372. MUX_CFG(DA850, MDIO_D, 4, 4, 15, 8, false)
  373. MUX_CFG(DA850, RMII_TXD_0, 14, 12, 15, 8, false)
  374. MUX_CFG(DA850, RMII_TXD_1, 14, 8, 15, 8, false)
  375. MUX_CFG(DA850, RMII_TXEN, 14, 16, 15, 8, false)
  376. MUX_CFG(DA850, RMII_CRS_DV, 15, 4, 15, 8, false)
  377. MUX_CFG(DA850, RMII_RXD_0, 14, 24, 15, 8, false)
  378. MUX_CFG(DA850, RMII_RXD_1, 14, 20, 15, 8, false)
  379. MUX_CFG(DA850, RMII_RXER, 14, 28, 15, 8, false)
  380. MUX_CFG(DA850, RMII_MHZ_50_CLK, 15, 0, 15, 0, false)
  381. /* McASP function */
  382. MUX_CFG(DA850, ACLKR, 0, 0, 15, 1, false)
  383. MUX_CFG(DA850, ACLKX, 0, 4, 15, 1, false)
  384. MUX_CFG(DA850, AFSR, 0, 8, 15, 1, false)
  385. MUX_CFG(DA850, AFSX, 0, 12, 15, 1, false)
  386. MUX_CFG(DA850, AHCLKR, 0, 16, 15, 1, false)
  387. MUX_CFG(DA850, AHCLKX, 0, 20, 15, 1, false)
  388. MUX_CFG(DA850, AMUTE, 0, 24, 15, 1, false)
  389. MUX_CFG(DA850, AXR_15, 1, 0, 15, 1, false)
  390. MUX_CFG(DA850, AXR_14, 1, 4, 15, 1, false)
  391. MUX_CFG(DA850, AXR_13, 1, 8, 15, 1, false)
  392. MUX_CFG(DA850, AXR_12, 1, 12, 15, 1, false)
  393. MUX_CFG(DA850, AXR_11, 1, 16, 15, 1, false)
  394. MUX_CFG(DA850, AXR_10, 1, 20, 15, 1, false)
  395. MUX_CFG(DA850, AXR_9, 1, 24, 15, 1, false)
  396. MUX_CFG(DA850, AXR_8, 1, 28, 15, 1, false)
  397. MUX_CFG(DA850, AXR_7, 2, 0, 15, 1, false)
  398. MUX_CFG(DA850, AXR_6, 2, 4, 15, 1, false)
  399. MUX_CFG(DA850, AXR_5, 2, 8, 15, 1, false)
  400. MUX_CFG(DA850, AXR_4, 2, 12, 15, 1, false)
  401. MUX_CFG(DA850, AXR_3, 2, 16, 15, 1, false)
  402. MUX_CFG(DA850, AXR_2, 2, 20, 15, 1, false)
  403. MUX_CFG(DA850, AXR_1, 2, 24, 15, 1, false)
  404. MUX_CFG(DA850, AXR_0, 2, 28, 15, 1, false)
  405. /* LCD function */
  406. MUX_CFG(DA850, LCD_D_7, 16, 8, 15, 2, false)
  407. MUX_CFG(DA850, LCD_D_6, 16, 12, 15, 2, false)
  408. MUX_CFG(DA850, LCD_D_5, 16, 16, 15, 2, false)
  409. MUX_CFG(DA850, LCD_D_4, 16, 20, 15, 2, false)
  410. MUX_CFG(DA850, LCD_D_3, 16, 24, 15, 2, false)
  411. MUX_CFG(DA850, LCD_D_2, 16, 28, 15, 2, false)
  412. MUX_CFG(DA850, LCD_D_1, 17, 0, 15, 2, false)
  413. MUX_CFG(DA850, LCD_D_0, 17, 4, 15, 2, false)
  414. MUX_CFG(DA850, LCD_D_15, 17, 8, 15, 2, false)
  415. MUX_CFG(DA850, LCD_D_14, 17, 12, 15, 2, false)
  416. MUX_CFG(DA850, LCD_D_13, 17, 16, 15, 2, false)
  417. MUX_CFG(DA850, LCD_D_12, 17, 20, 15, 2, false)
  418. MUX_CFG(DA850, LCD_D_11, 17, 24, 15, 2, false)
  419. MUX_CFG(DA850, LCD_D_10, 17, 28, 15, 2, false)
  420. MUX_CFG(DA850, LCD_D_9, 18, 0, 15, 2, false)
  421. MUX_CFG(DA850, LCD_D_8, 18, 4, 15, 2, false)
  422. MUX_CFG(DA850, LCD_PCLK, 18, 24, 15, 2, false)
  423. MUX_CFG(DA850, LCD_HSYNC, 19, 0, 15, 2, false)
  424. MUX_CFG(DA850, LCD_VSYNC, 19, 4, 15, 2, false)
  425. MUX_CFG(DA850, NLCD_AC_ENB_CS, 19, 24, 15, 2, false)
  426. /* MMC/SD0 function */
  427. MUX_CFG(DA850, MMCSD0_DAT_0, 10, 8, 15, 2, false)
  428. MUX_CFG(DA850, MMCSD0_DAT_1, 10, 12, 15, 2, false)
  429. MUX_CFG(DA850, MMCSD0_DAT_2, 10, 16, 15, 2, false)
  430. MUX_CFG(DA850, MMCSD0_DAT_3, 10, 20, 15, 2, false)
  431. MUX_CFG(DA850, MMCSD0_CLK, 10, 0, 15, 2, false)
  432. MUX_CFG(DA850, MMCSD0_CMD, 10, 4, 15, 2, false)
  433. /* EMIF2.5/EMIFA function */
  434. MUX_CFG(DA850, EMA_D_7, 9, 0, 15, 1, false)
  435. MUX_CFG(DA850, EMA_D_6, 9, 4, 15, 1, false)
  436. MUX_CFG(DA850, EMA_D_5, 9, 8, 15, 1, false)
  437. MUX_CFG(DA850, EMA_D_4, 9, 12, 15, 1, false)
  438. MUX_CFG(DA850, EMA_D_3, 9, 16, 15, 1, false)
  439. MUX_CFG(DA850, EMA_D_2, 9, 20, 15, 1, false)
  440. MUX_CFG(DA850, EMA_D_1, 9, 24, 15, 1, false)
  441. MUX_CFG(DA850, EMA_D_0, 9, 28, 15, 1, false)
  442. MUX_CFG(DA850, EMA_A_1, 12, 24, 15, 1, false)
  443. MUX_CFG(DA850, EMA_A_2, 12, 20, 15, 1, false)
  444. MUX_CFG(DA850, NEMA_CS_3, 7, 4, 15, 1, false)
  445. MUX_CFG(DA850, NEMA_CS_4, 7, 8, 15, 1, false)
  446. MUX_CFG(DA850, NEMA_WE, 7, 16, 15, 1, false)
  447. MUX_CFG(DA850, NEMA_OE, 7, 20, 15, 1, false)
  448. MUX_CFG(DA850, EMA_A_0, 12, 28, 15, 1, false)
  449. MUX_CFG(DA850, EMA_A_3, 12, 16, 15, 1, false)
  450. MUX_CFG(DA850, EMA_A_4, 12, 12, 15, 1, false)
  451. MUX_CFG(DA850, EMA_A_5, 12, 8, 15, 1, false)
  452. MUX_CFG(DA850, EMA_A_6, 12, 4, 15, 1, false)
  453. MUX_CFG(DA850, EMA_A_7, 12, 0, 15, 1, false)
  454. MUX_CFG(DA850, EMA_A_8, 11, 28, 15, 1, false)
  455. MUX_CFG(DA850, EMA_A_9, 11, 24, 15, 1, false)
  456. MUX_CFG(DA850, EMA_A_10, 11, 20, 15, 1, false)
  457. MUX_CFG(DA850, EMA_A_11, 11, 16, 15, 1, false)
  458. MUX_CFG(DA850, EMA_A_12, 11, 12, 15, 1, false)
  459. MUX_CFG(DA850, EMA_A_13, 11, 8, 15, 1, false)
  460. MUX_CFG(DA850, EMA_A_14, 11, 4, 15, 1, false)
  461. MUX_CFG(DA850, EMA_A_15, 11, 0, 15, 1, false)
  462. MUX_CFG(DA850, EMA_A_16, 10, 28, 15, 1, false)
  463. MUX_CFG(DA850, EMA_A_17, 10, 24, 15, 1, false)
  464. MUX_CFG(DA850, EMA_A_18, 10, 20, 15, 1, false)
  465. MUX_CFG(DA850, EMA_A_19, 10, 16, 15, 1, false)
  466. MUX_CFG(DA850, EMA_A_20, 10, 12, 15, 1, false)
  467. MUX_CFG(DA850, EMA_A_21, 10, 8, 15, 1, false)
  468. MUX_CFG(DA850, EMA_A_22, 10, 4, 15, 1, false)
  469. MUX_CFG(DA850, EMA_A_23, 10, 0, 15, 1, false)
  470. MUX_CFG(DA850, EMA_D_8, 8, 28, 15, 1, false)
  471. MUX_CFG(DA850, EMA_D_9, 8, 24, 15, 1, false)
  472. MUX_CFG(DA850, EMA_D_10, 8, 20, 15, 1, false)
  473. MUX_CFG(DA850, EMA_D_11, 8, 16, 15, 1, false)
  474. MUX_CFG(DA850, EMA_D_12, 8, 12, 15, 1, false)
  475. MUX_CFG(DA850, EMA_D_13, 8, 8, 15, 1, false)
  476. MUX_CFG(DA850, EMA_D_14, 8, 4, 15, 1, false)
  477. MUX_CFG(DA850, EMA_D_15, 8, 0, 15, 1, false)
  478. MUX_CFG(DA850, EMA_BA_1, 5, 24, 15, 1, false)
  479. MUX_CFG(DA850, EMA_CLK, 6, 0, 15, 1, false)
  480. MUX_CFG(DA850, EMA_WAIT_1, 6, 24, 15, 1, false)
  481. MUX_CFG(DA850, NEMA_CS_2, 7, 0, 15, 1, false)
  482. /* GPIO function */
  483. MUX_CFG(DA850, GPIO2_6, 6, 4, 15, 8, false)
  484. MUX_CFG(DA850, GPIO2_8, 5, 28, 15, 8, false)
  485. MUX_CFG(DA850, GPIO2_15, 5, 0, 15, 8, false)
  486. MUX_CFG(DA850, GPIO4_0, 10, 28, 15, 8, false)
  487. MUX_CFG(DA850, GPIO4_1, 10, 24, 15, 8, false)
  488. MUX_CFG(DA850, RTC_ALARM, 0, 28, 15, 2, false)
  489. #endif
  490. };
  491. const short da850_uart0_pins[] __initdata = {
  492. DA850_NUART0_CTS, DA850_NUART0_RTS, DA850_UART0_RXD, DA850_UART0_TXD,
  493. -1
  494. };
  495. const short da850_uart1_pins[] __initdata = {
  496. DA850_UART1_RXD, DA850_UART1_TXD,
  497. -1
  498. };
  499. const short da850_uart2_pins[] __initdata = {
  500. DA850_UART2_RXD, DA850_UART2_TXD,
  501. -1
  502. };
  503. const short da850_i2c0_pins[] __initdata = {
  504. DA850_I2C0_SDA, DA850_I2C0_SCL,
  505. -1
  506. };
  507. const short da850_i2c1_pins[] __initdata = {
  508. DA850_I2C1_SCL, DA850_I2C1_SDA,
  509. -1
  510. };
  511. const short da850_cpgmac_pins[] __initdata = {
  512. DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
  513. DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
  514. DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
  515. DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
  516. DA850_MDIO_D,
  517. -1
  518. };
  519. const short da850_rmii_pins[] __initdata = {
  520. DA850_RMII_TXD_0, DA850_RMII_TXD_1, DA850_RMII_TXEN,
  521. DA850_RMII_CRS_DV, DA850_RMII_RXD_0, DA850_RMII_RXD_1,
  522. DA850_RMII_RXER, DA850_RMII_MHZ_50_CLK, DA850_MDIO_CLK,
  523. DA850_MDIO_D,
  524. -1
  525. };
  526. const short da850_mcasp_pins[] __initdata = {
  527. DA850_AHCLKX, DA850_ACLKX, DA850_AFSX,
  528. DA850_AHCLKR, DA850_ACLKR, DA850_AFSR, DA850_AMUTE,
  529. DA850_AXR_11, DA850_AXR_12,
  530. -1
  531. };
  532. const short da850_lcdcntl_pins[] __initdata = {
  533. DA850_LCD_D_0, DA850_LCD_D_1, DA850_LCD_D_2, DA850_LCD_D_3,
  534. DA850_LCD_D_4, DA850_LCD_D_5, DA850_LCD_D_6, DA850_LCD_D_7,
  535. DA850_LCD_D_8, DA850_LCD_D_9, DA850_LCD_D_10, DA850_LCD_D_11,
  536. DA850_LCD_D_12, DA850_LCD_D_13, DA850_LCD_D_14, DA850_LCD_D_15,
  537. DA850_LCD_PCLK, DA850_LCD_HSYNC, DA850_LCD_VSYNC, DA850_NLCD_AC_ENB_CS,
  538. -1
  539. };
  540. const short da850_mmcsd0_pins[] __initdata = {
  541. DA850_MMCSD0_DAT_0, DA850_MMCSD0_DAT_1, DA850_MMCSD0_DAT_2,
  542. DA850_MMCSD0_DAT_3, DA850_MMCSD0_CLK, DA850_MMCSD0_CMD,
  543. DA850_GPIO4_0, DA850_GPIO4_1,
  544. -1
  545. };
  546. const short da850_nand_pins[] __initdata = {
  547. DA850_EMA_D_7, DA850_EMA_D_6, DA850_EMA_D_5, DA850_EMA_D_4,
  548. DA850_EMA_D_3, DA850_EMA_D_2, DA850_EMA_D_1, DA850_EMA_D_0,
  549. DA850_EMA_A_1, DA850_EMA_A_2, DA850_NEMA_CS_3, DA850_NEMA_CS_4,
  550. DA850_NEMA_WE, DA850_NEMA_OE,
  551. -1
  552. };
  553. const short da850_nor_pins[] __initdata = {
  554. DA850_EMA_BA_1, DA850_EMA_CLK, DA850_EMA_WAIT_1, DA850_NEMA_CS_2,
  555. DA850_NEMA_WE, DA850_NEMA_OE, DA850_EMA_D_0, DA850_EMA_D_1,
  556. DA850_EMA_D_2, DA850_EMA_D_3, DA850_EMA_D_4, DA850_EMA_D_5,
  557. DA850_EMA_D_6, DA850_EMA_D_7, DA850_EMA_D_8, DA850_EMA_D_9,
  558. DA850_EMA_D_10, DA850_EMA_D_11, DA850_EMA_D_12, DA850_EMA_D_13,
  559. DA850_EMA_D_14, DA850_EMA_D_15, DA850_EMA_A_0, DA850_EMA_A_1,
  560. DA850_EMA_A_2, DA850_EMA_A_3, DA850_EMA_A_4, DA850_EMA_A_5,
  561. DA850_EMA_A_6, DA850_EMA_A_7, DA850_EMA_A_8, DA850_EMA_A_9,
  562. DA850_EMA_A_10, DA850_EMA_A_11, DA850_EMA_A_12, DA850_EMA_A_13,
  563. DA850_EMA_A_14, DA850_EMA_A_15, DA850_EMA_A_16, DA850_EMA_A_17,
  564. DA850_EMA_A_18, DA850_EMA_A_19, DA850_EMA_A_20, DA850_EMA_A_21,
  565. DA850_EMA_A_22, DA850_EMA_A_23,
  566. -1
  567. };
  568. /* FIQ are pri 0-1; otherwise 2-7, with 7 lowest priority */
  569. static u8 da850_default_priorities[DA850_N_CP_INTC_IRQ] = {
  570. [IRQ_DA8XX_COMMTX] = 7,
  571. [IRQ_DA8XX_COMMRX] = 7,
  572. [IRQ_DA8XX_NINT] = 7,
  573. [IRQ_DA8XX_EVTOUT0] = 7,
  574. [IRQ_DA8XX_EVTOUT1] = 7,
  575. [IRQ_DA8XX_EVTOUT2] = 7,
  576. [IRQ_DA8XX_EVTOUT3] = 7,
  577. [IRQ_DA8XX_EVTOUT4] = 7,
  578. [IRQ_DA8XX_EVTOUT5] = 7,
  579. [IRQ_DA8XX_EVTOUT6] = 7,
  580. [IRQ_DA8XX_EVTOUT6] = 7,
  581. [IRQ_DA8XX_EVTOUT7] = 7,
  582. [IRQ_DA8XX_CCINT0] = 7,
  583. [IRQ_DA8XX_CCERRINT] = 7,
  584. [IRQ_DA8XX_TCERRINT0] = 7,
  585. [IRQ_DA8XX_AEMIFINT] = 7,
  586. [IRQ_DA8XX_I2CINT0] = 7,
  587. [IRQ_DA8XX_MMCSDINT0] = 7,
  588. [IRQ_DA8XX_MMCSDINT1] = 7,
  589. [IRQ_DA8XX_ALLINT0] = 7,
  590. [IRQ_DA8XX_RTC] = 7,
  591. [IRQ_DA8XX_SPINT0] = 7,
  592. [IRQ_DA8XX_TINT12_0] = 7,
  593. [IRQ_DA8XX_TINT34_0] = 7,
  594. [IRQ_DA8XX_TINT12_1] = 7,
  595. [IRQ_DA8XX_TINT34_1] = 7,
  596. [IRQ_DA8XX_UARTINT0] = 7,
  597. [IRQ_DA8XX_KEYMGRINT] = 7,
  598. [IRQ_DA8XX_SECINT] = 7,
  599. [IRQ_DA8XX_SECKEYERR] = 7,
  600. [IRQ_DA850_MPUADDRERR0] = 7,
  601. [IRQ_DA850_MPUPROTERR0] = 7,
  602. [IRQ_DA850_IOPUADDRERR0] = 7,
  603. [IRQ_DA850_IOPUPROTERR0] = 7,
  604. [IRQ_DA850_IOPUADDRERR1] = 7,
  605. [IRQ_DA850_IOPUPROTERR1] = 7,
  606. [IRQ_DA850_IOPUADDRERR2] = 7,
  607. [IRQ_DA850_IOPUPROTERR2] = 7,
  608. [IRQ_DA850_BOOTCFG_ADDR_ERR] = 7,
  609. [IRQ_DA850_BOOTCFG_PROT_ERR] = 7,
  610. [IRQ_DA850_MPUADDRERR1] = 7,
  611. [IRQ_DA850_MPUPROTERR1] = 7,
  612. [IRQ_DA850_IOPUADDRERR3] = 7,
  613. [IRQ_DA850_IOPUPROTERR3] = 7,
  614. [IRQ_DA850_IOPUADDRERR4] = 7,
  615. [IRQ_DA850_IOPUPROTERR4] = 7,
  616. [IRQ_DA850_IOPUADDRERR5] = 7,
  617. [IRQ_DA850_IOPUPROTERR5] = 7,
  618. [IRQ_DA850_MIOPU_BOOTCFG_ERR] = 7,
  619. [IRQ_DA8XX_CHIPINT0] = 7,
  620. [IRQ_DA8XX_CHIPINT1] = 7,
  621. [IRQ_DA8XX_CHIPINT2] = 7,
  622. [IRQ_DA8XX_CHIPINT3] = 7,
  623. [IRQ_DA8XX_TCERRINT1] = 7,
  624. [IRQ_DA8XX_C0_RX_THRESH_PULSE] = 7,
  625. [IRQ_DA8XX_C0_RX_PULSE] = 7,
  626. [IRQ_DA8XX_C0_TX_PULSE] = 7,
  627. [IRQ_DA8XX_C0_MISC_PULSE] = 7,
  628. [IRQ_DA8XX_C1_RX_THRESH_PULSE] = 7,
  629. [IRQ_DA8XX_C1_RX_PULSE] = 7,
  630. [IRQ_DA8XX_C1_TX_PULSE] = 7,
  631. [IRQ_DA8XX_C1_MISC_PULSE] = 7,
  632. [IRQ_DA8XX_MEMERR] = 7,
  633. [IRQ_DA8XX_GPIO0] = 7,
  634. [IRQ_DA8XX_GPIO1] = 7,
  635. [IRQ_DA8XX_GPIO2] = 7,
  636. [IRQ_DA8XX_GPIO3] = 7,
  637. [IRQ_DA8XX_GPIO4] = 7,
  638. [IRQ_DA8XX_GPIO5] = 7,
  639. [IRQ_DA8XX_GPIO6] = 7,
  640. [IRQ_DA8XX_GPIO7] = 7,
  641. [IRQ_DA8XX_GPIO8] = 7,
  642. [IRQ_DA8XX_I2CINT1] = 7,
  643. [IRQ_DA8XX_LCDINT] = 7,
  644. [IRQ_DA8XX_UARTINT1] = 7,
  645. [IRQ_DA8XX_MCASPINT] = 7,
  646. [IRQ_DA8XX_ALLINT1] = 7,
  647. [IRQ_DA8XX_SPINT1] = 7,
  648. [IRQ_DA8XX_UHPI_INT1] = 7,
  649. [IRQ_DA8XX_USB_INT] = 7,
  650. [IRQ_DA8XX_IRQN] = 7,
  651. [IRQ_DA8XX_RWAKEUP] = 7,
  652. [IRQ_DA8XX_UARTINT2] = 7,
  653. [IRQ_DA8XX_DFTSSINT] = 7,
  654. [IRQ_DA8XX_EHRPWM0] = 7,
  655. [IRQ_DA8XX_EHRPWM0TZ] = 7,
  656. [IRQ_DA8XX_EHRPWM1] = 7,
  657. [IRQ_DA8XX_EHRPWM1TZ] = 7,
  658. [IRQ_DA850_SATAINT] = 7,
  659. [IRQ_DA850_TINT12_2] = 7,
  660. [IRQ_DA850_TINT34_2] = 7,
  661. [IRQ_DA850_TINTALL_2] = 7,
  662. [IRQ_DA8XX_ECAP0] = 7,
  663. [IRQ_DA8XX_ECAP1] = 7,
  664. [IRQ_DA8XX_ECAP2] = 7,
  665. [IRQ_DA850_MMCSDINT0_1] = 7,
  666. [IRQ_DA850_MMCSDINT1_1] = 7,
  667. [IRQ_DA850_T12CMPINT0_2] = 7,
  668. [IRQ_DA850_T12CMPINT1_2] = 7,
  669. [IRQ_DA850_T12CMPINT2_2] = 7,
  670. [IRQ_DA850_T12CMPINT3_2] = 7,
  671. [IRQ_DA850_T12CMPINT4_2] = 7,
  672. [IRQ_DA850_T12CMPINT5_2] = 7,
  673. [IRQ_DA850_T12CMPINT6_2] = 7,
  674. [IRQ_DA850_T12CMPINT7_2] = 7,
  675. [IRQ_DA850_T12CMPINT0_3] = 7,
  676. [IRQ_DA850_T12CMPINT1_3] = 7,
  677. [IRQ_DA850_T12CMPINT2_3] = 7,
  678. [IRQ_DA850_T12CMPINT3_3] = 7,
  679. [IRQ_DA850_T12CMPINT4_3] = 7,
  680. [IRQ_DA850_T12CMPINT5_3] = 7,
  681. [IRQ_DA850_T12CMPINT6_3] = 7,
  682. [IRQ_DA850_T12CMPINT7_3] = 7,
  683. [IRQ_DA850_RPIINT] = 7,
  684. [IRQ_DA850_VPIFINT] = 7,
  685. [IRQ_DA850_CCINT1] = 7,
  686. [IRQ_DA850_CCERRINT1] = 7,
  687. [IRQ_DA850_TCERRINT2] = 7,
  688. [IRQ_DA850_TINT12_3] = 7,
  689. [IRQ_DA850_TINT34_3] = 7,
  690. [IRQ_DA850_TINTALL_3] = 7,
  691. [IRQ_DA850_MCBSP0RINT] = 7,
  692. [IRQ_DA850_MCBSP0XINT] = 7,
  693. [IRQ_DA850_MCBSP1RINT] = 7,
  694. [IRQ_DA850_MCBSP1XINT] = 7,
  695. [IRQ_DA8XX_ARMCLKSTOPREQ] = 7,
  696. };
  697. static struct map_desc da850_io_desc[] = {
  698. {
  699. .virtual = IO_VIRT,
  700. .pfn = __phys_to_pfn(IO_PHYS),
  701. .length = IO_SIZE,
  702. .type = MT_DEVICE
  703. },
  704. {
  705. .virtual = DA8XX_CP_INTC_VIRT,
  706. .pfn = __phys_to_pfn(DA8XX_CP_INTC_BASE),
  707. .length = DA8XX_CP_INTC_SIZE,
  708. .type = MT_DEVICE
  709. },
  710. {
  711. .virtual = SRAM_VIRT,
  712. .pfn = __phys_to_pfn(DA8XX_ARM_RAM_BASE),
  713. .length = SZ_8K,
  714. .type = MT_DEVICE
  715. },
  716. };
  717. static void __iomem *da850_psc_bases[] = {
  718. IO_ADDRESS(DA8XX_PSC0_BASE),
  719. IO_ADDRESS(DA8XX_PSC1_BASE),
  720. };
  721. /* Contents of JTAG ID register used to identify exact cpu type */
  722. static struct davinci_id da850_ids[] = {
  723. {
  724. .variant = 0x0,
  725. .part_no = 0xb7d1,
  726. .manufacturer = 0x017, /* 0x02f >> 1 */
  727. .cpu_id = DAVINCI_CPU_ID_DA850,
  728. .name = "da850/omap-l138",
  729. },
  730. };
  731. static struct davinci_timer_instance da850_timer_instance[4] = {
  732. {
  733. .base = IO_ADDRESS(DA8XX_TIMER64P0_BASE),
  734. .bottom_irq = IRQ_DA8XX_TINT12_0,
  735. .top_irq = IRQ_DA8XX_TINT34_0,
  736. },
  737. {
  738. .base = IO_ADDRESS(DA8XX_TIMER64P1_BASE),
  739. .bottom_irq = IRQ_DA8XX_TINT12_1,
  740. .top_irq = IRQ_DA8XX_TINT34_1,
  741. },
  742. {
  743. .base = IO_ADDRESS(DA850_TIMER64P2_BASE),
  744. .bottom_irq = IRQ_DA850_TINT12_2,
  745. .top_irq = IRQ_DA850_TINT34_2,
  746. },
  747. {
  748. .base = IO_ADDRESS(DA850_TIMER64P3_BASE),
  749. .bottom_irq = IRQ_DA850_TINT12_3,
  750. .top_irq = IRQ_DA850_TINT34_3,
  751. },
  752. };
  753. /*
  754. * T0_BOT: Timer 0, bottom : Used for clock_event
  755. * T0_TOP: Timer 0, top : Used for clocksource
  756. * T1_BOT, T1_TOP: Timer 1, bottom & top: Used for watchdog timer
  757. */
  758. static struct davinci_timer_info da850_timer_info = {
  759. .timers = da850_timer_instance,
  760. .clockevent_id = T0_BOT,
  761. .clocksource_id = T0_TOP,
  762. };
  763. static void da850_set_async3_src(int pllnum)
  764. {
  765. struct clk *clk, *newparent = pllnum ? &pll1_sysclk2 : &pll0_sysclk2;
  766. struct clk_lookup *c;
  767. unsigned int v;
  768. int ret;
  769. for (c = da850_clks; c->clk; c++) {
  770. clk = c->clk;
  771. if (clk->flags & DA850_CLK_ASYNC3) {
  772. ret = clk_set_parent(clk, newparent);
  773. WARN(ret, "DA850: unable to re-parent clock %s",
  774. clk->name);
  775. }
  776. }
  777. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  778. if (pllnum)
  779. v |= CFGCHIP3_ASYNC3_CLKSRC;
  780. else
  781. v &= ~CFGCHIP3_ASYNC3_CLKSRC;
  782. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  783. }
  784. #ifdef CONFIG_CPU_FREQ
  785. /*
  786. * Notes:
  787. * According to the TRM, minimum PLLM results in maximum power savings.
  788. * The OPP definitions below should keep the PLLM as low as possible.
  789. *
  790. * The output of the PLLM must be between 400 to 600 MHz.
  791. * This rules out prediv of anything but divide-by-one for 24Mhz OSC input.
  792. */
  793. struct da850_opp {
  794. unsigned int freq; /* in KHz */
  795. unsigned int prediv;
  796. unsigned int mult;
  797. unsigned int postdiv;
  798. unsigned int cvdd_min; /* in uV */
  799. unsigned int cvdd_max; /* in uV */
  800. };
  801. static const struct da850_opp da850_opp_300 = {
  802. .freq = 300000,
  803. .prediv = 1,
  804. .mult = 25,
  805. .postdiv = 2,
  806. .cvdd_min = 1140000,
  807. .cvdd_max = 1320000,
  808. };
  809. static const struct da850_opp da850_opp_200 = {
  810. .freq = 200000,
  811. .prediv = 1,
  812. .mult = 25,
  813. .postdiv = 3,
  814. .cvdd_min = 1050000,
  815. .cvdd_max = 1160000,
  816. };
  817. static const struct da850_opp da850_opp_96 = {
  818. .freq = 96000,
  819. .prediv = 1,
  820. .mult = 20,
  821. .postdiv = 5,
  822. .cvdd_min = 950000,
  823. .cvdd_max = 1050000,
  824. };
  825. #define OPP(freq) \
  826. { \
  827. .index = (unsigned int) &da850_opp_##freq, \
  828. .frequency = freq * 1000, \
  829. }
  830. static struct cpufreq_frequency_table da850_freq_table[] = {
  831. OPP(300),
  832. OPP(200),
  833. OPP(96),
  834. {
  835. .index = 0,
  836. .frequency = CPUFREQ_TABLE_END,
  837. },
  838. };
  839. #ifdef CONFIG_REGULATOR
  840. static struct regulator *cvdd;
  841. static int da850_set_voltage(unsigned int index)
  842. {
  843. struct da850_opp *opp;
  844. if (!cvdd)
  845. return -ENODEV;
  846. opp = (struct da850_opp *) da850_freq_table[index].index;
  847. return regulator_set_voltage(cvdd, opp->cvdd_min, opp->cvdd_max);
  848. }
  849. static int da850_regulator_init(void)
  850. {
  851. cvdd = regulator_get(NULL, "cvdd");
  852. if (WARN(IS_ERR(cvdd), "Unable to obtain voltage regulator for CVDD;"
  853. " voltage scaling unsupported\n")) {
  854. return PTR_ERR(cvdd);
  855. }
  856. return 0;
  857. }
  858. #endif
  859. static struct davinci_cpufreq_config cpufreq_info = {
  860. .freq_table = &da850_freq_table[0],
  861. #ifdef CONFIG_REGULATOR
  862. .init = da850_regulator_init,
  863. .set_voltage = da850_set_voltage,
  864. #endif
  865. };
  866. static struct platform_device da850_cpufreq_device = {
  867. .name = "cpufreq-davinci",
  868. .dev = {
  869. .platform_data = &cpufreq_info,
  870. },
  871. };
  872. int __init da850_register_cpufreq(void)
  873. {
  874. return platform_device_register(&da850_cpufreq_device);
  875. }
  876. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  877. {
  878. int i, ret = 0, diff;
  879. unsigned int best = (unsigned int) -1;
  880. rate /= 1000; /* convert to kHz */
  881. for (i = 0; da850_freq_table[i].frequency != CPUFREQ_TABLE_END; i++) {
  882. diff = da850_freq_table[i].frequency - rate;
  883. if (diff < 0)
  884. diff = -diff;
  885. if (diff < best) {
  886. best = diff;
  887. ret = da850_freq_table[i].frequency;
  888. }
  889. }
  890. return ret * 1000;
  891. }
  892. static int da850_set_armrate(struct clk *clk, unsigned long index)
  893. {
  894. struct clk *pllclk = &pll0_clk;
  895. return clk_set_rate(pllclk, index);
  896. }
  897. static int da850_set_pll0rate(struct clk *clk, unsigned long index)
  898. {
  899. unsigned int prediv, mult, postdiv;
  900. struct da850_opp *opp;
  901. struct pll_data *pll = clk->pll_data;
  902. int ret;
  903. opp = (struct da850_opp *) da850_freq_table[index].index;
  904. prediv = opp->prediv;
  905. mult = opp->mult;
  906. postdiv = opp->postdiv;
  907. ret = davinci_set_pllrate(pll, prediv, mult, postdiv);
  908. if (WARN_ON(ret))
  909. return ret;
  910. return 0;
  911. }
  912. #else
  913. int __init da850_register_cpufreq(void)
  914. {
  915. return 0;
  916. }
  917. static int da850_set_armrate(struct clk *clk, unsigned long rate)
  918. {
  919. return -EINVAL;
  920. }
  921. static int da850_set_pll0rate(struct clk *clk, unsigned long armrate)
  922. {
  923. return -EINVAL;
  924. }
  925. static int da850_round_armrate(struct clk *clk, unsigned long rate)
  926. {
  927. return clk->rate;
  928. }
  929. #endif
  930. int da850_register_pm(struct platform_device *pdev)
  931. {
  932. int ret;
  933. struct davinci_pm_config *pdata = pdev->dev.platform_data;
  934. ret = davinci_cfg_reg(DA850_RTC_ALARM);
  935. if (ret)
  936. return ret;
  937. pdata->ddr2_ctlr_base = da8xx_get_mem_ctlr();
  938. pdata->deepsleep_reg = DA8XX_SYSCFG1_VIRT(DA8XX_DEEPSLEEP_REG);
  939. pdata->ddrpsc_num = DA8XX_LPSC1_EMIF3C;
  940. pdata->cpupll_reg_base = ioremap(DA8XX_PLL0_BASE, SZ_4K);
  941. if (!pdata->cpupll_reg_base)
  942. return -ENOMEM;
  943. pdata->ddrpll_reg_base = ioremap(DA8XX_PLL1_BASE, SZ_4K);
  944. if (!pdata->ddrpll_reg_base) {
  945. ret = -ENOMEM;
  946. goto no_ddrpll_mem;
  947. }
  948. pdata->ddrpsc_reg_base = ioremap(DA8XX_PSC1_BASE, SZ_4K);
  949. if (!pdata->ddrpsc_reg_base) {
  950. ret = -ENOMEM;
  951. goto no_ddrpsc_mem;
  952. }
  953. return platform_device_register(pdev);
  954. no_ddrpsc_mem:
  955. iounmap(pdata->ddrpll_reg_base);
  956. no_ddrpll_mem:
  957. iounmap(pdata->cpupll_reg_base);
  958. return ret;
  959. }
  960. static struct davinci_soc_info davinci_soc_info_da850 = {
  961. .io_desc = da850_io_desc,
  962. .io_desc_num = ARRAY_SIZE(da850_io_desc),
  963. .ids = da850_ids,
  964. .ids_num = ARRAY_SIZE(da850_ids),
  965. .cpu_clks = da850_clks,
  966. .psc_bases = da850_psc_bases,
  967. .psc_bases_num = ARRAY_SIZE(da850_psc_bases),
  968. .pinmux_pins = da850_pins,
  969. .pinmux_pins_num = ARRAY_SIZE(da850_pins),
  970. .intc_base = (void __iomem *)DA8XX_CP_INTC_VIRT,
  971. .intc_type = DAVINCI_INTC_TYPE_CP_INTC,
  972. .intc_irq_prios = da850_default_priorities,
  973. .intc_irq_num = DA850_N_CP_INTC_IRQ,
  974. .timer_info = &da850_timer_info,
  975. .gpio_base = IO_ADDRESS(DA8XX_GPIO_BASE),
  976. .gpio_num = 144,
  977. .gpio_irq = IRQ_DA8XX_GPIO0,
  978. .serial_dev = &da8xx_serial_device,
  979. .emac_pdata = &da8xx_emac_pdata,
  980. .sram_dma = DA8XX_ARM_RAM_BASE,
  981. .sram_len = SZ_8K,
  982. };
  983. void __init da850_init(void)
  984. {
  985. unsigned int v;
  986. da8xx_syscfg0_base = ioremap(DA8XX_SYSCFG0_BASE, SZ_4K);
  987. if (WARN(!da8xx_syscfg0_base, "Unable to map syscfg0 module"))
  988. return;
  989. da8xx_syscfg1_base = ioremap(DA8XX_SYSCFG1_BASE, SZ_4K);
  990. if (WARN(!da8xx_syscfg1_base, "Unable to map syscfg1 module"))
  991. return;
  992. davinci_soc_info_da850.jtag_id_base =
  993. DA8XX_SYSCFG0_VIRT(DA8XX_JTAG_ID_REG);
  994. davinci_soc_info_da850.pinmux_base = DA8XX_SYSCFG0_VIRT(0x120);
  995. davinci_common_init(&davinci_soc_info_da850);
  996. /*
  997. * Move the clock source of Async3 domain to PLL1 SYSCLK2.
  998. * This helps keeping the peripherals on this domain insulated
  999. * from CPU frequency changes caused by DVFS. The firmware sets
  1000. * both PLL0 and PLL1 to the same frequency so, there should not
  1001. * be any noticible change even in non-DVFS use cases.
  1002. */
  1003. da850_set_async3_src(1);
  1004. /* Unlock writing to PLL0 registers */
  1005. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1006. v &= ~CFGCHIP0_PLL_MASTER_LOCK;
  1007. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP0_REG));
  1008. /* Unlock writing to PLL1 registers */
  1009. v = __raw_readl(DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1010. v &= ~CFGCHIP3_PLL1_MASTER_LOCK;
  1011. __raw_writel(v, DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG));
  1012. }