board-dm365-evm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630
  1. /*
  2. * TI DaVinci DM365 EVM board support
  3. *
  4. * Copyright (C) 2009 Texas Instruments Incorporated
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/err.h>
  18. #include <linux/i2c.h>
  19. #include <linux/io.h>
  20. #include <linux/clk.h>
  21. #include <linux/i2c/at24.h>
  22. #include <linux/leds.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/slab.h>
  26. #include <linux/mtd/nand.h>
  27. #include <linux/input.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/spi/eeprom.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/mach/arch.h>
  32. #include <mach/mux.h>
  33. #include <mach/dm365.h>
  34. #include <mach/common.h>
  35. #include <mach/i2c.h>
  36. #include <mach/serial.h>
  37. #include <mach/mmc.h>
  38. #include <mach/nand.h>
  39. #include <mach/keyscan.h>
  40. #include <media/tvp514x.h>
  41. static inline int have_imager(void)
  42. {
  43. /* REVISIT when it's supported, trigger via Kconfig */
  44. return 0;
  45. }
  46. static inline int have_tvp7002(void)
  47. {
  48. /* REVISIT when it's supported, trigger via Kconfig */
  49. return 0;
  50. }
  51. #define DM365_ASYNC_EMIF_CONTROL_BASE 0x01d10000
  52. #define DM365_ASYNC_EMIF_DATA_CE0_BASE 0x02000000
  53. #define DM365_ASYNC_EMIF_DATA_CE1_BASE 0x04000000
  54. #define DM365_EVM_PHY_MASK (0x2)
  55. #define DM365_EVM_MDIO_FREQUENCY (2200000) /* PHY bus frequency */
  56. /*
  57. * A MAX-II CPLD is used for various board control functions.
  58. */
  59. #define CPLD_OFFSET(a13a8,a2a1) (((a13a8) << 10) + ((a2a1) << 3))
  60. #define CPLD_VERSION CPLD_OFFSET(0,0) /* r/o */
  61. #define CPLD_TEST CPLD_OFFSET(0,1)
  62. #define CPLD_LEDS CPLD_OFFSET(0,2)
  63. #define CPLD_MUX CPLD_OFFSET(0,3)
  64. #define CPLD_SWITCH CPLD_OFFSET(1,0) /* r/o */
  65. #define CPLD_POWER CPLD_OFFSET(1,1)
  66. #define CPLD_VIDEO CPLD_OFFSET(1,2)
  67. #define CPLD_CARDSTAT CPLD_OFFSET(1,3) /* r/o */
  68. #define CPLD_DILC_OUT CPLD_OFFSET(2,0)
  69. #define CPLD_DILC_IN CPLD_OFFSET(2,1) /* r/o */
  70. #define CPLD_IMG_DIR0 CPLD_OFFSET(2,2)
  71. #define CPLD_IMG_MUX0 CPLD_OFFSET(2,3)
  72. #define CPLD_IMG_MUX1 CPLD_OFFSET(3,0)
  73. #define CPLD_IMG_DIR1 CPLD_OFFSET(3,1)
  74. #define CPLD_IMG_MUX2 CPLD_OFFSET(3,2)
  75. #define CPLD_IMG_MUX3 CPLD_OFFSET(3,3)
  76. #define CPLD_IMG_DIR2 CPLD_OFFSET(4,0)
  77. #define CPLD_IMG_MUX4 CPLD_OFFSET(4,1)
  78. #define CPLD_IMG_MUX5 CPLD_OFFSET(4,2)
  79. #define CPLD_RESETS CPLD_OFFSET(4,3)
  80. #define CPLD_CCD_DIR1 CPLD_OFFSET(0x3e,0)
  81. #define CPLD_CCD_IO1 CPLD_OFFSET(0x3e,1)
  82. #define CPLD_CCD_DIR2 CPLD_OFFSET(0x3e,2)
  83. #define CPLD_CCD_IO2 CPLD_OFFSET(0x3e,3)
  84. #define CPLD_CCD_DIR3 CPLD_OFFSET(0x3f,0)
  85. #define CPLD_CCD_IO3 CPLD_OFFSET(0x3f,1)
  86. static void __iomem *cpld;
  87. /* NOTE: this is geared for the standard config, with a socketed
  88. * 2 GByte Micron NAND (MT29F16G08FAA) using 128KB sectors. If you
  89. * swap chips with a different block size, partitioning will
  90. * need to be changed. This NAND chip MT29F16G08FAA is the default
  91. * NAND shipped with the Spectrum Digital DM365 EVM
  92. */
  93. #define NAND_BLOCK_SIZE SZ_128K
  94. static struct mtd_partition davinci_nand_partitions[] = {
  95. {
  96. /* UBL (a few copies) plus U-Boot */
  97. .name = "bootloader",
  98. .offset = 0,
  99. .size = 28 * NAND_BLOCK_SIZE,
  100. .mask_flags = MTD_WRITEABLE, /* force read-only */
  101. }, {
  102. /* U-Boot environment */
  103. .name = "params",
  104. .offset = MTDPART_OFS_APPEND,
  105. .size = 2 * NAND_BLOCK_SIZE,
  106. .mask_flags = 0,
  107. }, {
  108. .name = "kernel",
  109. .offset = MTDPART_OFS_APPEND,
  110. .size = SZ_4M,
  111. .mask_flags = 0,
  112. }, {
  113. .name = "filesystem1",
  114. .offset = MTDPART_OFS_APPEND,
  115. .size = SZ_512M,
  116. .mask_flags = 0,
  117. }, {
  118. .name = "filesystem2",
  119. .offset = MTDPART_OFS_APPEND,
  120. .size = MTDPART_SIZ_FULL,
  121. .mask_flags = 0,
  122. }
  123. /* two blocks with bad block table (and mirror) at the end */
  124. };
  125. static struct davinci_nand_pdata davinci_nand_data = {
  126. .mask_chipsel = BIT(14),
  127. .parts = davinci_nand_partitions,
  128. .nr_parts = ARRAY_SIZE(davinci_nand_partitions),
  129. .ecc_mode = NAND_ECC_HW,
  130. .options = NAND_USE_FLASH_BBT,
  131. .ecc_bits = 4,
  132. };
  133. static struct resource davinci_nand_resources[] = {
  134. {
  135. .start = DM365_ASYNC_EMIF_DATA_CE0_BASE,
  136. .end = DM365_ASYNC_EMIF_DATA_CE0_BASE + SZ_32M - 1,
  137. .flags = IORESOURCE_MEM,
  138. }, {
  139. .start = DM365_ASYNC_EMIF_CONTROL_BASE,
  140. .end = DM365_ASYNC_EMIF_CONTROL_BASE + SZ_4K - 1,
  141. .flags = IORESOURCE_MEM,
  142. },
  143. };
  144. static struct platform_device davinci_nand_device = {
  145. .name = "davinci_nand",
  146. .id = 0,
  147. .num_resources = ARRAY_SIZE(davinci_nand_resources),
  148. .resource = davinci_nand_resources,
  149. .dev = {
  150. .platform_data = &davinci_nand_data,
  151. },
  152. };
  153. static struct at24_platform_data eeprom_info = {
  154. .byte_len = (256*1024) / 8,
  155. .page_size = 64,
  156. .flags = AT24_FLAG_ADDR16,
  157. .setup = davinci_get_mac_addr,
  158. .context = (void *)0x7f00,
  159. };
  160. static struct snd_platform_data dm365_evm_snd_data;
  161. static struct i2c_board_info i2c_info[] = {
  162. {
  163. I2C_BOARD_INFO("24c256", 0x50),
  164. .platform_data = &eeprom_info,
  165. },
  166. {
  167. I2C_BOARD_INFO("tlv320aic3x", 0x18),
  168. },
  169. };
  170. static struct davinci_i2c_platform_data i2c_pdata = {
  171. .bus_freq = 400 /* kHz */,
  172. .bus_delay = 0 /* usec */,
  173. };
  174. static int dm365evm_keyscan_enable(struct device *dev)
  175. {
  176. return davinci_cfg_reg(DM365_KEYSCAN);
  177. }
  178. static unsigned short dm365evm_keymap[] = {
  179. KEY_KP2,
  180. KEY_LEFT,
  181. KEY_EXIT,
  182. KEY_DOWN,
  183. KEY_ENTER,
  184. KEY_UP,
  185. KEY_KP1,
  186. KEY_RIGHT,
  187. KEY_MENU,
  188. KEY_RECORD,
  189. KEY_REWIND,
  190. KEY_KPMINUS,
  191. KEY_STOP,
  192. KEY_FASTFORWARD,
  193. KEY_KPPLUS,
  194. KEY_PLAYPAUSE,
  195. 0
  196. };
  197. static struct davinci_ks_platform_data dm365evm_ks_data = {
  198. .device_enable = dm365evm_keyscan_enable,
  199. .keymap = dm365evm_keymap,
  200. .keymapsize = ARRAY_SIZE(dm365evm_keymap),
  201. .rep = 1,
  202. /* Scan period = strobe + interval */
  203. .strobe = 0x5,
  204. .interval = 0x2,
  205. .matrix_type = DAVINCI_KEYSCAN_MATRIX_4X4,
  206. };
  207. static int cpld_mmc_get_cd(int module)
  208. {
  209. if (!cpld)
  210. return -ENXIO;
  211. /* low == card present */
  212. return !(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 4 : 0));
  213. }
  214. static int cpld_mmc_get_ro(int module)
  215. {
  216. if (!cpld)
  217. return -ENXIO;
  218. /* high == card's write protect switch active */
  219. return !!(__raw_readb(cpld + CPLD_CARDSTAT) & BIT(module ? 5 : 1));
  220. }
  221. static struct davinci_mmc_config dm365evm_mmc_config = {
  222. .get_cd = cpld_mmc_get_cd,
  223. .get_ro = cpld_mmc_get_ro,
  224. .wires = 4,
  225. .max_freq = 50000000,
  226. .caps = MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED,
  227. .version = MMC_CTLR_VERSION_2,
  228. };
  229. static void dm365evm_emac_configure(void)
  230. {
  231. /*
  232. * EMAC pins are multiplexed with GPIO and UART
  233. * Further details are available at the DM365 ARM
  234. * Subsystem Users Guide(sprufg5.pdf) pages 125 - 127
  235. */
  236. davinci_cfg_reg(DM365_EMAC_TX_EN);
  237. davinci_cfg_reg(DM365_EMAC_TX_CLK);
  238. davinci_cfg_reg(DM365_EMAC_COL);
  239. davinci_cfg_reg(DM365_EMAC_TXD3);
  240. davinci_cfg_reg(DM365_EMAC_TXD2);
  241. davinci_cfg_reg(DM365_EMAC_TXD1);
  242. davinci_cfg_reg(DM365_EMAC_TXD0);
  243. davinci_cfg_reg(DM365_EMAC_RXD3);
  244. davinci_cfg_reg(DM365_EMAC_RXD2);
  245. davinci_cfg_reg(DM365_EMAC_RXD1);
  246. davinci_cfg_reg(DM365_EMAC_RXD0);
  247. davinci_cfg_reg(DM365_EMAC_RX_CLK);
  248. davinci_cfg_reg(DM365_EMAC_RX_DV);
  249. davinci_cfg_reg(DM365_EMAC_RX_ER);
  250. davinci_cfg_reg(DM365_EMAC_CRS);
  251. davinci_cfg_reg(DM365_EMAC_MDIO);
  252. davinci_cfg_reg(DM365_EMAC_MDCLK);
  253. /*
  254. * EMAC interrupts are multiplexed with GPIO interrupts
  255. * Details are available at the DM365 ARM
  256. * Subsystem Users Guide(sprufg5.pdf) pages 133 - 134
  257. */
  258. davinci_cfg_reg(DM365_INT_EMAC_RXTHRESH);
  259. davinci_cfg_reg(DM365_INT_EMAC_RXPULSE);
  260. davinci_cfg_reg(DM365_INT_EMAC_TXPULSE);
  261. davinci_cfg_reg(DM365_INT_EMAC_MISCPULSE);
  262. }
  263. static void dm365evm_mmc_configure(void)
  264. {
  265. /*
  266. * MMC/SD pins are multiplexed with GPIO and EMIF
  267. * Further details are available at the DM365 ARM
  268. * Subsystem Users Guide(sprufg5.pdf) pages 118, 128 - 131
  269. */
  270. davinci_cfg_reg(DM365_SD1_CLK);
  271. davinci_cfg_reg(DM365_SD1_CMD);
  272. davinci_cfg_reg(DM365_SD1_DATA3);
  273. davinci_cfg_reg(DM365_SD1_DATA2);
  274. davinci_cfg_reg(DM365_SD1_DATA1);
  275. davinci_cfg_reg(DM365_SD1_DATA0);
  276. }
  277. static struct tvp514x_platform_data tvp5146_pdata = {
  278. .clk_polarity = 0,
  279. .hs_polarity = 1,
  280. .vs_polarity = 1
  281. };
  282. #define TVP514X_STD_ALL (V4L2_STD_NTSC | V4L2_STD_PAL)
  283. /* Inputs available at the TVP5146 */
  284. static struct v4l2_input tvp5146_inputs[] = {
  285. {
  286. .index = 0,
  287. .name = "Composite",
  288. .type = V4L2_INPUT_TYPE_CAMERA,
  289. .std = TVP514X_STD_ALL,
  290. },
  291. {
  292. .index = 1,
  293. .name = "S-Video",
  294. .type = V4L2_INPUT_TYPE_CAMERA,
  295. .std = TVP514X_STD_ALL,
  296. },
  297. };
  298. /*
  299. * this is the route info for connecting each input to decoder
  300. * ouput that goes to vpfe. There is a one to one correspondence
  301. * with tvp5146_inputs
  302. */
  303. static struct vpfe_route tvp5146_routes[] = {
  304. {
  305. .input = INPUT_CVBS_VI2B,
  306. .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
  307. },
  308. {
  309. .input = INPUT_SVIDEO_VI2C_VI1C,
  310. .output = OUTPUT_10BIT_422_EMBEDDED_SYNC,
  311. },
  312. };
  313. static struct vpfe_subdev_info vpfe_sub_devs[] = {
  314. {
  315. .name = "tvp5146",
  316. .grp_id = 0,
  317. .num_inputs = ARRAY_SIZE(tvp5146_inputs),
  318. .inputs = tvp5146_inputs,
  319. .routes = tvp5146_routes,
  320. .can_route = 1,
  321. .ccdc_if_params = {
  322. .if_type = VPFE_BT656,
  323. .hdpol = VPFE_PINPOL_POSITIVE,
  324. .vdpol = VPFE_PINPOL_POSITIVE,
  325. },
  326. .board_info = {
  327. I2C_BOARD_INFO("tvp5146", 0x5d),
  328. .platform_data = &tvp5146_pdata,
  329. },
  330. },
  331. };
  332. static struct vpfe_config vpfe_cfg = {
  333. .num_subdevs = ARRAY_SIZE(vpfe_sub_devs),
  334. .sub_devs = vpfe_sub_devs,
  335. .i2c_adapter_id = 1,
  336. .card_name = "DM365 EVM",
  337. .ccdc = "ISIF",
  338. };
  339. static void __init evm_init_i2c(void)
  340. {
  341. davinci_init_i2c(&i2c_pdata);
  342. i2c_register_board_info(1, i2c_info, ARRAY_SIZE(i2c_info));
  343. }
  344. static struct platform_device *dm365_evm_nand_devices[] __initdata = {
  345. &davinci_nand_device,
  346. };
  347. static inline int have_leds(void)
  348. {
  349. #ifdef CONFIG_LEDS_CLASS
  350. return 1;
  351. #else
  352. return 0;
  353. #endif
  354. }
  355. struct cpld_led {
  356. struct led_classdev cdev;
  357. u8 mask;
  358. };
  359. static const struct {
  360. const char *name;
  361. const char *trigger;
  362. } cpld_leds[] = {
  363. { "dm365evm::ds2", },
  364. { "dm365evm::ds3", },
  365. { "dm365evm::ds4", },
  366. { "dm365evm::ds5", },
  367. { "dm365evm::ds6", "nand-disk", },
  368. { "dm365evm::ds7", "mmc1", },
  369. { "dm365evm::ds8", "mmc0", },
  370. { "dm365evm::ds9", "heartbeat", },
  371. };
  372. static void cpld_led_set(struct led_classdev *cdev, enum led_brightness b)
  373. {
  374. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  375. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  376. if (b != LED_OFF)
  377. reg &= ~led->mask;
  378. else
  379. reg |= led->mask;
  380. __raw_writeb(reg, cpld + CPLD_LEDS);
  381. }
  382. static enum led_brightness cpld_led_get(struct led_classdev *cdev)
  383. {
  384. struct cpld_led *led = container_of(cdev, struct cpld_led, cdev);
  385. u8 reg = __raw_readb(cpld + CPLD_LEDS);
  386. return (reg & led->mask) ? LED_OFF : LED_FULL;
  387. }
  388. static int __init cpld_leds_init(void)
  389. {
  390. int i;
  391. if (!have_leds() || !cpld)
  392. return 0;
  393. /* setup LEDs */
  394. __raw_writeb(0xff, cpld + CPLD_LEDS);
  395. for (i = 0; i < ARRAY_SIZE(cpld_leds); i++) {
  396. struct cpld_led *led;
  397. led = kzalloc(sizeof(*led), GFP_KERNEL);
  398. if (!led)
  399. break;
  400. led->cdev.name = cpld_leds[i].name;
  401. led->cdev.brightness_set = cpld_led_set;
  402. led->cdev.brightness_get = cpld_led_get;
  403. led->cdev.default_trigger = cpld_leds[i].trigger;
  404. led->mask = BIT(i);
  405. if (led_classdev_register(NULL, &led->cdev) < 0) {
  406. kfree(led);
  407. break;
  408. }
  409. }
  410. return 0;
  411. }
  412. /* run after subsys_initcall() for LEDs */
  413. fs_initcall(cpld_leds_init);
  414. static void __init evm_init_cpld(void)
  415. {
  416. u8 mux, resets;
  417. const char *label;
  418. struct clk *aemif_clk;
  419. /* Make sure we can configure the CPLD through CS1. Then
  420. * leave it on for later access to MMC and LED registers.
  421. */
  422. aemif_clk = clk_get(NULL, "aemif");
  423. if (IS_ERR(aemif_clk))
  424. return;
  425. clk_enable(aemif_clk);
  426. if (request_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE,
  427. "cpld") == NULL)
  428. goto fail;
  429. cpld = ioremap(DM365_ASYNC_EMIF_DATA_CE1_BASE, SECTION_SIZE);
  430. if (!cpld) {
  431. release_mem_region(DM365_ASYNC_EMIF_DATA_CE1_BASE,
  432. SECTION_SIZE);
  433. fail:
  434. pr_err("ERROR: can't map CPLD\n");
  435. clk_disable(aemif_clk);
  436. return;
  437. }
  438. /* External muxing for some signals */
  439. mux = 0;
  440. /* Read SW5 to set up NAND + keypad _or_ OneNAND (sync read).
  441. * NOTE: SW4 bus width setting must match!
  442. */
  443. if ((__raw_readb(cpld + CPLD_SWITCH) & BIT(5)) == 0) {
  444. /* external keypad mux */
  445. mux |= BIT(7);
  446. platform_add_devices(dm365_evm_nand_devices,
  447. ARRAY_SIZE(dm365_evm_nand_devices));
  448. } else {
  449. /* no OneNAND support yet */
  450. }
  451. /* Leave external chips in reset when unused. */
  452. resets = BIT(3) | BIT(2) | BIT(1) | BIT(0);
  453. /* Static video input config with SN74CBT16214 1-of-3 mux:
  454. * - port b1 == tvp7002 (mux lowbits == 1 or 6)
  455. * - port b2 == imager (mux lowbits == 2 or 7)
  456. * - port b3 == tvp5146 (mux lowbits == 5)
  457. *
  458. * Runtime switching could work too, with limitations.
  459. */
  460. if (have_imager()) {
  461. label = "HD imager";
  462. mux |= 1;
  463. /* externally mux MMC1/ENET/AIC33 to imager */
  464. mux |= BIT(6) | BIT(5) | BIT(3);
  465. } else {
  466. struct davinci_soc_info *soc_info = &davinci_soc_info;
  467. /* we can use MMC1 ... */
  468. dm365evm_mmc_configure();
  469. davinci_setup_mmc(1, &dm365evm_mmc_config);
  470. /* ... and ENET ... */
  471. dm365evm_emac_configure();
  472. soc_info->emac_pdata->phy_mask = DM365_EVM_PHY_MASK;
  473. soc_info->emac_pdata->mdio_max_freq = DM365_EVM_MDIO_FREQUENCY;
  474. resets &= ~BIT(3);
  475. /* ... and AIC33 */
  476. resets &= ~BIT(1);
  477. if (have_tvp7002()) {
  478. mux |= 2;
  479. resets &= ~BIT(2);
  480. label = "tvp7002 HD";
  481. } else {
  482. /* default to tvp5146 */
  483. mux |= 5;
  484. resets &= ~BIT(0);
  485. label = "tvp5146 SD";
  486. }
  487. }
  488. __raw_writeb(mux, cpld + CPLD_MUX);
  489. __raw_writeb(resets, cpld + CPLD_RESETS);
  490. pr_info("EVM: %s video input\n", label);
  491. /* REVISIT export switches: NTSC/PAL (SW5.6), EXTRA1 (SW5.2), etc */
  492. }
  493. static struct davinci_uart_config uart_config __initdata = {
  494. .enabled_uarts = (1 << 0),
  495. };
  496. static void __init dm365_evm_map_io(void)
  497. {
  498. /* setup input configuration for VPFE input devices */
  499. dm365_set_vpfe_config(&vpfe_cfg);
  500. dm365_init();
  501. }
  502. static struct spi_eeprom at25640 = {
  503. .byte_len = SZ_64K / 8,
  504. .name = "at25640",
  505. .page_size = 32,
  506. .flags = EE_ADDR2,
  507. };
  508. static struct spi_board_info dm365_evm_spi_info[] __initconst = {
  509. {
  510. .modalias = "at25",
  511. .platform_data = &at25640,
  512. .max_speed_hz = 10 * 1000 * 1000,
  513. .bus_num = 0,
  514. .chip_select = 0,
  515. .mode = SPI_MODE_0,
  516. },
  517. };
  518. static __init void dm365_evm_init(void)
  519. {
  520. evm_init_i2c();
  521. davinci_serial_init(&uart_config);
  522. dm365evm_emac_configure();
  523. dm365evm_mmc_configure();
  524. davinci_setup_mmc(0, &dm365evm_mmc_config);
  525. /* maybe setup mmc1/etc ... _after_ mmc0 */
  526. evm_init_cpld();
  527. dm365_init_asp(&dm365_evm_snd_data);
  528. dm365_init_rtc();
  529. dm365_init_ks(&dm365evm_ks_data);
  530. dm365_init_spi0(BIT(0), dm365_evm_spi_info,
  531. ARRAY_SIZE(dm365_evm_spi_info));
  532. }
  533. static __init void dm365_evm_irq_init(void)
  534. {
  535. davinci_irq_init();
  536. }
  537. MACHINE_START(DAVINCI_DM365_EVM, "DaVinci DM365 EVM")
  538. .phys_io = IO_PHYS,
  539. .io_pg_offst = (__IO_ADDRESS(IO_PHYS) >> 18) & 0xfffc,
  540. .boot_params = (0x80000100),
  541. .map_io = dm365_evm_map_io,
  542. .init_irq = dm365_evm_irq_init,
  543. .timer = &davinci_timer,
  544. .init_machine = dm365_evm_init,
  545. MACHINE_END