niu.c 210 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478
  1. /* niu.c: Neptune ethernet driver.
  2. *
  3. * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
  4. */
  5. #include <linux/module.h>
  6. #include <linux/init.h>
  7. #include <linux/pci.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/delay.h>
  14. #include <linux/bitops.h>
  15. #include <linux/mii.h>
  16. #include <linux/if_ether.h>
  17. #include <linux/if_vlan.h>
  18. #include <linux/ip.h>
  19. #include <linux/in.h>
  20. #include <linux/ipv6.h>
  21. #include <linux/log2.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/crc32.h>
  24. #include <linux/io.h>
  25. #ifdef CONFIG_SPARC64
  26. #include <linux/of_device.h>
  27. #endif
  28. #include "niu.h"
  29. #define DRV_MODULE_NAME "niu"
  30. #define PFX DRV_MODULE_NAME ": "
  31. #define DRV_MODULE_VERSION "1.0"
  32. #define DRV_MODULE_RELDATE "Nov 14, 2008"
  33. static char version[] __devinitdata =
  34. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  35. MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
  36. MODULE_DESCRIPTION("NIU ethernet driver");
  37. MODULE_LICENSE("GPL");
  38. MODULE_VERSION(DRV_MODULE_VERSION);
  39. #ifndef DMA_44BIT_MASK
  40. #define DMA_44BIT_MASK 0x00000fffffffffffULL
  41. #endif
  42. #ifndef readq
  43. static u64 readq(void __iomem *reg)
  44. {
  45. return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
  46. }
  47. static void writeq(u64 val, void __iomem *reg)
  48. {
  49. writel(val & 0xffffffff, reg);
  50. writel(val >> 32, reg + 0x4UL);
  51. }
  52. #endif
  53. static struct pci_device_id niu_pci_tbl[] = {
  54. {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
  55. {}
  56. };
  57. MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
  58. #define NIU_TX_TIMEOUT (5 * HZ)
  59. #define nr64(reg) readq(np->regs + (reg))
  60. #define nw64(reg, val) writeq((val), np->regs + (reg))
  61. #define nr64_mac(reg) readq(np->mac_regs + (reg))
  62. #define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
  63. #define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
  64. #define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
  65. #define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
  66. #define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
  67. #define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
  68. #define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
  69. #define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  70. static int niu_debug;
  71. static int debug = -1;
  72. module_param(debug, int, 0);
  73. MODULE_PARM_DESC(debug, "NIU debug level");
  74. #define niudbg(TYPE, f, a...) \
  75. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  76. printk(KERN_DEBUG PFX f, ## a); \
  77. } while (0)
  78. #define niuinfo(TYPE, f, a...) \
  79. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  80. printk(KERN_INFO PFX f, ## a); \
  81. } while (0)
  82. #define niuwarn(TYPE, f, a...) \
  83. do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
  84. printk(KERN_WARNING PFX f, ## a); \
  85. } while (0)
  86. #define niu_lock_parent(np, flags) \
  87. spin_lock_irqsave(&np->parent->lock, flags)
  88. #define niu_unlock_parent(np, flags) \
  89. spin_unlock_irqrestore(&np->parent->lock, flags)
  90. static int serdes_init_10g_serdes(struct niu *np);
  91. static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
  92. u64 bits, int limit, int delay)
  93. {
  94. while (--limit >= 0) {
  95. u64 val = nr64_mac(reg);
  96. if (!(val & bits))
  97. break;
  98. udelay(delay);
  99. }
  100. if (limit < 0)
  101. return -ENODEV;
  102. return 0;
  103. }
  104. static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
  105. u64 bits, int limit, int delay,
  106. const char *reg_name)
  107. {
  108. int err;
  109. nw64_mac(reg, bits);
  110. err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
  111. if (err)
  112. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  113. "would not clear, val[%llx]\n",
  114. np->dev->name, (unsigned long long) bits, reg_name,
  115. (unsigned long long) nr64_mac(reg));
  116. return err;
  117. }
  118. #define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  119. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  120. __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  121. })
  122. static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
  123. u64 bits, int limit, int delay)
  124. {
  125. while (--limit >= 0) {
  126. u64 val = nr64_ipp(reg);
  127. if (!(val & bits))
  128. break;
  129. udelay(delay);
  130. }
  131. if (limit < 0)
  132. return -ENODEV;
  133. return 0;
  134. }
  135. static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
  136. u64 bits, int limit, int delay,
  137. const char *reg_name)
  138. {
  139. int err;
  140. u64 val;
  141. val = nr64_ipp(reg);
  142. val |= bits;
  143. nw64_ipp(reg, val);
  144. err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
  145. if (err)
  146. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  147. "would not clear, val[%llx]\n",
  148. np->dev->name, (unsigned long long) bits, reg_name,
  149. (unsigned long long) nr64_ipp(reg));
  150. return err;
  151. }
  152. #define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  153. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  154. __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  155. })
  156. static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
  157. u64 bits, int limit, int delay)
  158. {
  159. while (--limit >= 0) {
  160. u64 val = nr64(reg);
  161. if (!(val & bits))
  162. break;
  163. udelay(delay);
  164. }
  165. if (limit < 0)
  166. return -ENODEV;
  167. return 0;
  168. }
  169. #define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
  170. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  171. __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
  172. })
  173. static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
  174. u64 bits, int limit, int delay,
  175. const char *reg_name)
  176. {
  177. int err;
  178. nw64(reg, bits);
  179. err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
  180. if (err)
  181. dev_err(np->device, PFX "%s: bits (%llx) of register %s "
  182. "would not clear, val[%llx]\n",
  183. np->dev->name, (unsigned long long) bits, reg_name,
  184. (unsigned long long) nr64(reg));
  185. return err;
  186. }
  187. #define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
  188. ({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
  189. __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
  190. })
  191. static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
  192. {
  193. u64 val = (u64) lp->timer;
  194. if (on)
  195. val |= LDG_IMGMT_ARM;
  196. nw64(LDG_IMGMT(lp->ldg_num), val);
  197. }
  198. static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
  199. {
  200. unsigned long mask_reg, bits;
  201. u64 val;
  202. if (ldn < 0 || ldn > LDN_MAX)
  203. return -EINVAL;
  204. if (ldn < 64) {
  205. mask_reg = LD_IM0(ldn);
  206. bits = LD_IM0_MASK;
  207. } else {
  208. mask_reg = LD_IM1(ldn - 64);
  209. bits = LD_IM1_MASK;
  210. }
  211. val = nr64(mask_reg);
  212. if (on)
  213. val &= ~bits;
  214. else
  215. val |= bits;
  216. nw64(mask_reg, val);
  217. return 0;
  218. }
  219. static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
  220. {
  221. struct niu_parent *parent = np->parent;
  222. int i;
  223. for (i = 0; i <= LDN_MAX; i++) {
  224. int err;
  225. if (parent->ldg_map[i] != lp->ldg_num)
  226. continue;
  227. err = niu_ldn_irq_enable(np, i, on);
  228. if (err)
  229. return err;
  230. }
  231. return 0;
  232. }
  233. static int niu_enable_interrupts(struct niu *np, int on)
  234. {
  235. int i;
  236. for (i = 0; i < np->num_ldg; i++) {
  237. struct niu_ldg *lp = &np->ldg[i];
  238. int err;
  239. err = niu_enable_ldn_in_ldg(np, lp, on);
  240. if (err)
  241. return err;
  242. }
  243. for (i = 0; i < np->num_ldg; i++)
  244. niu_ldg_rearm(np, &np->ldg[i], on);
  245. return 0;
  246. }
  247. static u32 phy_encode(u32 type, int port)
  248. {
  249. return (type << (port * 2));
  250. }
  251. static u32 phy_decode(u32 val, int port)
  252. {
  253. return (val >> (port * 2)) & PORT_TYPE_MASK;
  254. }
  255. static int mdio_wait(struct niu *np)
  256. {
  257. int limit = 1000;
  258. u64 val;
  259. while (--limit > 0) {
  260. val = nr64(MIF_FRAME_OUTPUT);
  261. if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
  262. return val & MIF_FRAME_OUTPUT_DATA;
  263. udelay(10);
  264. }
  265. return -ENODEV;
  266. }
  267. static int mdio_read(struct niu *np, int port, int dev, int reg)
  268. {
  269. int err;
  270. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  271. err = mdio_wait(np);
  272. if (err < 0)
  273. return err;
  274. nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
  275. return mdio_wait(np);
  276. }
  277. static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
  278. {
  279. int err;
  280. nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
  281. err = mdio_wait(np);
  282. if (err < 0)
  283. return err;
  284. nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
  285. err = mdio_wait(np);
  286. if (err < 0)
  287. return err;
  288. return 0;
  289. }
  290. static int mii_read(struct niu *np, int port, int reg)
  291. {
  292. nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
  293. return mdio_wait(np);
  294. }
  295. static int mii_write(struct niu *np, int port, int reg, int data)
  296. {
  297. int err;
  298. nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
  299. err = mdio_wait(np);
  300. if (err < 0)
  301. return err;
  302. return 0;
  303. }
  304. static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
  305. {
  306. int err;
  307. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  308. ESR2_TI_PLL_TX_CFG_L(channel),
  309. val & 0xffff);
  310. if (!err)
  311. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  312. ESR2_TI_PLL_TX_CFG_H(channel),
  313. val >> 16);
  314. return err;
  315. }
  316. static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
  317. {
  318. int err;
  319. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  320. ESR2_TI_PLL_RX_CFG_L(channel),
  321. val & 0xffff);
  322. if (!err)
  323. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  324. ESR2_TI_PLL_RX_CFG_H(channel),
  325. val >> 16);
  326. return err;
  327. }
  328. /* Mode is always 10G fiber. */
  329. static int serdes_init_niu_10g_fiber(struct niu *np)
  330. {
  331. struct niu_link_config *lp = &np->link_config;
  332. u32 tx_cfg, rx_cfg;
  333. unsigned long i;
  334. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  335. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  336. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  337. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  338. if (lp->loopback_mode == LOOPBACK_PHY) {
  339. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  340. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  341. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  342. tx_cfg |= PLL_TX_CFG_ENTEST;
  343. rx_cfg |= PLL_RX_CFG_ENTEST;
  344. }
  345. /* Initialize all 4 lanes of the SERDES. */
  346. for (i = 0; i < 4; i++) {
  347. int err = esr2_set_tx_cfg(np, i, tx_cfg);
  348. if (err)
  349. return err;
  350. }
  351. for (i = 0; i < 4; i++) {
  352. int err = esr2_set_rx_cfg(np, i, rx_cfg);
  353. if (err)
  354. return err;
  355. }
  356. return 0;
  357. }
  358. static int serdes_init_niu_1g_serdes(struct niu *np)
  359. {
  360. struct niu_link_config *lp = &np->link_config;
  361. u16 pll_cfg, pll_sts;
  362. int max_retry = 100;
  363. u64 uninitialized_var(sig), mask, val;
  364. u32 tx_cfg, rx_cfg;
  365. unsigned long i;
  366. int err;
  367. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
  368. PLL_TX_CFG_RATE_HALF);
  369. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  370. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  371. PLL_RX_CFG_RATE_HALF);
  372. if (np->port == 0)
  373. rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
  374. if (lp->loopback_mode == LOOPBACK_PHY) {
  375. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  376. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  377. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  378. tx_cfg |= PLL_TX_CFG_ENTEST;
  379. rx_cfg |= PLL_RX_CFG_ENTEST;
  380. }
  381. /* Initialize PLL for 1G */
  382. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
  383. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  384. ESR2_TI_PLL_CFG_L, pll_cfg);
  385. if (err) {
  386. dev_err(np->device, PFX "NIU Port %d "
  387. "serdes_init_niu_1g_serdes: "
  388. "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
  389. return err;
  390. }
  391. pll_sts = PLL_CFG_ENPLL;
  392. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  393. ESR2_TI_PLL_STS_L, pll_sts);
  394. if (err) {
  395. dev_err(np->device, PFX "NIU Port %d "
  396. "serdes_init_niu_1g_serdes: "
  397. "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
  398. return err;
  399. }
  400. udelay(200);
  401. /* Initialize all 4 lanes of the SERDES. */
  402. for (i = 0; i < 4; i++) {
  403. err = esr2_set_tx_cfg(np, i, tx_cfg);
  404. if (err)
  405. return err;
  406. }
  407. for (i = 0; i < 4; i++) {
  408. err = esr2_set_rx_cfg(np, i, rx_cfg);
  409. if (err)
  410. return err;
  411. }
  412. switch (np->port) {
  413. case 0:
  414. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  415. mask = val;
  416. break;
  417. case 1:
  418. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  419. mask = val;
  420. break;
  421. default:
  422. return -EINVAL;
  423. }
  424. while (max_retry--) {
  425. sig = nr64(ESR_INT_SIGNALS);
  426. if ((sig & mask) == val)
  427. break;
  428. mdelay(500);
  429. }
  430. if ((sig & mask) != val) {
  431. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  432. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  433. return -ENODEV;
  434. }
  435. return 0;
  436. }
  437. static int serdes_init_niu_10g_serdes(struct niu *np)
  438. {
  439. struct niu_link_config *lp = &np->link_config;
  440. u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
  441. int max_retry = 100;
  442. u64 uninitialized_var(sig), mask, val;
  443. unsigned long i;
  444. int err;
  445. tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
  446. rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
  447. PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
  448. PLL_RX_CFG_EQ_LP_ADAPTIVE);
  449. if (lp->loopback_mode == LOOPBACK_PHY) {
  450. u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
  451. mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  452. ESR2_TI_PLL_TEST_CFG_L, test_cfg);
  453. tx_cfg |= PLL_TX_CFG_ENTEST;
  454. rx_cfg |= PLL_RX_CFG_ENTEST;
  455. }
  456. /* Initialize PLL for 10G */
  457. pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
  458. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  459. ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
  460. if (err) {
  461. dev_err(np->device, PFX "NIU Port %d "
  462. "serdes_init_niu_10g_serdes: "
  463. "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
  464. return err;
  465. }
  466. pll_sts = PLL_CFG_ENPLL;
  467. err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
  468. ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
  469. if (err) {
  470. dev_err(np->device, PFX "NIU Port %d "
  471. "serdes_init_niu_10g_serdes: "
  472. "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
  473. return err;
  474. }
  475. udelay(200);
  476. /* Initialize all 4 lanes of the SERDES. */
  477. for (i = 0; i < 4; i++) {
  478. err = esr2_set_tx_cfg(np, i, tx_cfg);
  479. if (err)
  480. return err;
  481. }
  482. for (i = 0; i < 4; i++) {
  483. err = esr2_set_rx_cfg(np, i, rx_cfg);
  484. if (err)
  485. return err;
  486. }
  487. /* check if serdes is ready */
  488. switch (np->port) {
  489. case 0:
  490. mask = ESR_INT_SIGNALS_P0_BITS;
  491. val = (ESR_INT_SRDY0_P0 |
  492. ESR_INT_DET0_P0 |
  493. ESR_INT_XSRDY_P0 |
  494. ESR_INT_XDP_P0_CH3 |
  495. ESR_INT_XDP_P0_CH2 |
  496. ESR_INT_XDP_P0_CH1 |
  497. ESR_INT_XDP_P0_CH0);
  498. break;
  499. case 1:
  500. mask = ESR_INT_SIGNALS_P1_BITS;
  501. val = (ESR_INT_SRDY0_P1 |
  502. ESR_INT_DET0_P1 |
  503. ESR_INT_XSRDY_P1 |
  504. ESR_INT_XDP_P1_CH3 |
  505. ESR_INT_XDP_P1_CH2 |
  506. ESR_INT_XDP_P1_CH1 |
  507. ESR_INT_XDP_P1_CH0);
  508. break;
  509. default:
  510. return -EINVAL;
  511. }
  512. while (max_retry--) {
  513. sig = nr64(ESR_INT_SIGNALS);
  514. if ((sig & mask) == val)
  515. break;
  516. mdelay(500);
  517. }
  518. if ((sig & mask) != val) {
  519. pr_info(PFX "NIU Port %u signal bits [%08x] are not "
  520. "[%08x] for 10G...trying 1G\n",
  521. np->port, (int) (sig & mask), (int) val);
  522. /* 10G failed, try initializing at 1G */
  523. err = serdes_init_niu_1g_serdes(np);
  524. if (!err) {
  525. np->flags &= ~NIU_FLAGS_10G;
  526. np->mac_xcvr = MAC_XCVR_PCS;
  527. } else {
  528. dev_err(np->device, PFX "Port %u 10G/1G SERDES "
  529. "Link Failed \n", np->port);
  530. return -ENODEV;
  531. }
  532. }
  533. return 0;
  534. }
  535. static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
  536. {
  537. int err;
  538. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
  539. if (err >= 0) {
  540. *val = (err & 0xffff);
  541. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  542. ESR_RXTX_CTRL_H(chan));
  543. if (err >= 0)
  544. *val |= ((err & 0xffff) << 16);
  545. err = 0;
  546. }
  547. return err;
  548. }
  549. static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
  550. {
  551. int err;
  552. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  553. ESR_GLUE_CTRL0_L(chan));
  554. if (err >= 0) {
  555. *val = (err & 0xffff);
  556. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  557. ESR_GLUE_CTRL0_H(chan));
  558. if (err >= 0) {
  559. *val |= ((err & 0xffff) << 16);
  560. err = 0;
  561. }
  562. }
  563. return err;
  564. }
  565. static int esr_read_reset(struct niu *np, u32 *val)
  566. {
  567. int err;
  568. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  569. ESR_RXTX_RESET_CTRL_L);
  570. if (err >= 0) {
  571. *val = (err & 0xffff);
  572. err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
  573. ESR_RXTX_RESET_CTRL_H);
  574. if (err >= 0) {
  575. *val |= ((err & 0xffff) << 16);
  576. err = 0;
  577. }
  578. }
  579. return err;
  580. }
  581. static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
  582. {
  583. int err;
  584. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  585. ESR_RXTX_CTRL_L(chan), val & 0xffff);
  586. if (!err)
  587. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  588. ESR_RXTX_CTRL_H(chan), (val >> 16));
  589. return err;
  590. }
  591. static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
  592. {
  593. int err;
  594. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  595. ESR_GLUE_CTRL0_L(chan), val & 0xffff);
  596. if (!err)
  597. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  598. ESR_GLUE_CTRL0_H(chan), (val >> 16));
  599. return err;
  600. }
  601. static int esr_reset(struct niu *np)
  602. {
  603. u32 uninitialized_var(reset);
  604. int err;
  605. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  606. ESR_RXTX_RESET_CTRL_L, 0x0000);
  607. if (err)
  608. return err;
  609. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  610. ESR_RXTX_RESET_CTRL_H, 0xffff);
  611. if (err)
  612. return err;
  613. udelay(200);
  614. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  615. ESR_RXTX_RESET_CTRL_L, 0xffff);
  616. if (err)
  617. return err;
  618. udelay(200);
  619. err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
  620. ESR_RXTX_RESET_CTRL_H, 0x0000);
  621. if (err)
  622. return err;
  623. udelay(200);
  624. err = esr_read_reset(np, &reset);
  625. if (err)
  626. return err;
  627. if (reset != 0) {
  628. dev_err(np->device, PFX "Port %u ESR_RESET "
  629. "did not clear [%08x]\n",
  630. np->port, reset);
  631. return -ENODEV;
  632. }
  633. return 0;
  634. }
  635. static int serdes_init_10g(struct niu *np)
  636. {
  637. struct niu_link_config *lp = &np->link_config;
  638. unsigned long ctrl_reg, test_cfg_reg, i;
  639. u64 ctrl_val, test_cfg_val, sig, mask, val;
  640. int err;
  641. switch (np->port) {
  642. case 0:
  643. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  644. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  645. break;
  646. case 1:
  647. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  648. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  649. break;
  650. default:
  651. return -EINVAL;
  652. }
  653. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  654. ENET_SERDES_CTRL_SDET_1 |
  655. ENET_SERDES_CTRL_SDET_2 |
  656. ENET_SERDES_CTRL_SDET_3 |
  657. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  658. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  659. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  660. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  661. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  662. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  663. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  664. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  665. test_cfg_val = 0;
  666. if (lp->loopback_mode == LOOPBACK_PHY) {
  667. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  668. ENET_SERDES_TEST_MD_0_SHIFT) |
  669. (ENET_TEST_MD_PAD_LOOPBACK <<
  670. ENET_SERDES_TEST_MD_1_SHIFT) |
  671. (ENET_TEST_MD_PAD_LOOPBACK <<
  672. ENET_SERDES_TEST_MD_2_SHIFT) |
  673. (ENET_TEST_MD_PAD_LOOPBACK <<
  674. ENET_SERDES_TEST_MD_3_SHIFT));
  675. }
  676. nw64(ctrl_reg, ctrl_val);
  677. nw64(test_cfg_reg, test_cfg_val);
  678. /* Initialize all 4 lanes of the SERDES. */
  679. for (i = 0; i < 4; i++) {
  680. u32 rxtx_ctrl, glue0;
  681. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  682. if (err)
  683. return err;
  684. err = esr_read_glue0(np, i, &glue0);
  685. if (err)
  686. return err;
  687. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  688. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  689. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  690. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  691. ESR_GLUE_CTRL0_THCNT |
  692. ESR_GLUE_CTRL0_BLTIME);
  693. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  694. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  695. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  696. (BLTIME_300_CYCLES <<
  697. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  698. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  699. if (err)
  700. return err;
  701. err = esr_write_glue0(np, i, glue0);
  702. if (err)
  703. return err;
  704. }
  705. err = esr_reset(np);
  706. if (err)
  707. return err;
  708. sig = nr64(ESR_INT_SIGNALS);
  709. switch (np->port) {
  710. case 0:
  711. mask = ESR_INT_SIGNALS_P0_BITS;
  712. val = (ESR_INT_SRDY0_P0 |
  713. ESR_INT_DET0_P0 |
  714. ESR_INT_XSRDY_P0 |
  715. ESR_INT_XDP_P0_CH3 |
  716. ESR_INT_XDP_P0_CH2 |
  717. ESR_INT_XDP_P0_CH1 |
  718. ESR_INT_XDP_P0_CH0);
  719. break;
  720. case 1:
  721. mask = ESR_INT_SIGNALS_P1_BITS;
  722. val = (ESR_INT_SRDY0_P1 |
  723. ESR_INT_DET0_P1 |
  724. ESR_INT_XSRDY_P1 |
  725. ESR_INT_XDP_P1_CH3 |
  726. ESR_INT_XDP_P1_CH2 |
  727. ESR_INT_XDP_P1_CH1 |
  728. ESR_INT_XDP_P1_CH0);
  729. break;
  730. default:
  731. return -EINVAL;
  732. }
  733. if ((sig & mask) != val) {
  734. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  735. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  736. return 0;
  737. }
  738. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  739. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  740. return -ENODEV;
  741. }
  742. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  743. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  744. return 0;
  745. }
  746. static int serdes_init_1g(struct niu *np)
  747. {
  748. u64 val;
  749. val = nr64(ENET_SERDES_1_PLL_CFG);
  750. val &= ~ENET_SERDES_PLL_FBDIV2;
  751. switch (np->port) {
  752. case 0:
  753. val |= ENET_SERDES_PLL_HRATE0;
  754. break;
  755. case 1:
  756. val |= ENET_SERDES_PLL_HRATE1;
  757. break;
  758. case 2:
  759. val |= ENET_SERDES_PLL_HRATE2;
  760. break;
  761. case 3:
  762. val |= ENET_SERDES_PLL_HRATE3;
  763. break;
  764. default:
  765. return -EINVAL;
  766. }
  767. nw64(ENET_SERDES_1_PLL_CFG, val);
  768. return 0;
  769. }
  770. static int serdes_init_1g_serdes(struct niu *np)
  771. {
  772. struct niu_link_config *lp = &np->link_config;
  773. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  774. u64 ctrl_val, test_cfg_val, sig, mask, val;
  775. int err;
  776. u64 reset_val, val_rd;
  777. val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
  778. ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
  779. ENET_SERDES_PLL_FBDIV0;
  780. switch (np->port) {
  781. case 0:
  782. reset_val = ENET_SERDES_RESET_0;
  783. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  784. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  785. pll_cfg = ENET_SERDES_0_PLL_CFG;
  786. break;
  787. case 1:
  788. reset_val = ENET_SERDES_RESET_1;
  789. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  790. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  791. pll_cfg = ENET_SERDES_1_PLL_CFG;
  792. break;
  793. default:
  794. return -EINVAL;
  795. }
  796. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  797. ENET_SERDES_CTRL_SDET_1 |
  798. ENET_SERDES_CTRL_SDET_2 |
  799. ENET_SERDES_CTRL_SDET_3 |
  800. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  801. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  802. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  803. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  804. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  805. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  806. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  807. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  808. test_cfg_val = 0;
  809. if (lp->loopback_mode == LOOPBACK_PHY) {
  810. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  811. ENET_SERDES_TEST_MD_0_SHIFT) |
  812. (ENET_TEST_MD_PAD_LOOPBACK <<
  813. ENET_SERDES_TEST_MD_1_SHIFT) |
  814. (ENET_TEST_MD_PAD_LOOPBACK <<
  815. ENET_SERDES_TEST_MD_2_SHIFT) |
  816. (ENET_TEST_MD_PAD_LOOPBACK <<
  817. ENET_SERDES_TEST_MD_3_SHIFT));
  818. }
  819. nw64(ENET_SERDES_RESET, reset_val);
  820. mdelay(20);
  821. val_rd = nr64(ENET_SERDES_RESET);
  822. val_rd &= ~reset_val;
  823. nw64(pll_cfg, val);
  824. nw64(ctrl_reg, ctrl_val);
  825. nw64(test_cfg_reg, test_cfg_val);
  826. nw64(ENET_SERDES_RESET, val_rd);
  827. mdelay(2000);
  828. /* Initialize all 4 lanes of the SERDES. */
  829. for (i = 0; i < 4; i++) {
  830. u32 rxtx_ctrl, glue0;
  831. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  832. if (err)
  833. return err;
  834. err = esr_read_glue0(np, i, &glue0);
  835. if (err)
  836. return err;
  837. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  838. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  839. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  840. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  841. ESR_GLUE_CTRL0_THCNT |
  842. ESR_GLUE_CTRL0_BLTIME);
  843. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  844. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  845. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  846. (BLTIME_300_CYCLES <<
  847. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  848. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  849. if (err)
  850. return err;
  851. err = esr_write_glue0(np, i, glue0);
  852. if (err)
  853. return err;
  854. }
  855. sig = nr64(ESR_INT_SIGNALS);
  856. switch (np->port) {
  857. case 0:
  858. val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
  859. mask = val;
  860. break;
  861. case 1:
  862. val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
  863. mask = val;
  864. break;
  865. default:
  866. return -EINVAL;
  867. }
  868. if ((sig & mask) != val) {
  869. dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
  870. "[%08x]\n", np->port, (int) (sig & mask), (int) val);
  871. return -ENODEV;
  872. }
  873. return 0;
  874. }
  875. static int link_status_1g_serdes(struct niu *np, int *link_up_p)
  876. {
  877. struct niu_link_config *lp = &np->link_config;
  878. int link_up;
  879. u64 val;
  880. u16 current_speed;
  881. unsigned long flags;
  882. u8 current_duplex;
  883. link_up = 0;
  884. current_speed = SPEED_INVALID;
  885. current_duplex = DUPLEX_INVALID;
  886. spin_lock_irqsave(&np->lock, flags);
  887. val = nr64_pcs(PCS_MII_STAT);
  888. if (val & PCS_MII_STAT_LINK_STATUS) {
  889. link_up = 1;
  890. current_speed = SPEED_1000;
  891. current_duplex = DUPLEX_FULL;
  892. }
  893. lp->active_speed = current_speed;
  894. lp->active_duplex = current_duplex;
  895. spin_unlock_irqrestore(&np->lock, flags);
  896. *link_up_p = link_up;
  897. return 0;
  898. }
  899. static int link_status_10g_serdes(struct niu *np, int *link_up_p)
  900. {
  901. unsigned long flags;
  902. struct niu_link_config *lp = &np->link_config;
  903. int link_up = 0;
  904. int link_ok = 1;
  905. u64 val, val2;
  906. u16 current_speed;
  907. u8 current_duplex;
  908. if (!(np->flags & NIU_FLAGS_10G))
  909. return link_status_1g_serdes(np, link_up_p);
  910. current_speed = SPEED_INVALID;
  911. current_duplex = DUPLEX_INVALID;
  912. spin_lock_irqsave(&np->lock, flags);
  913. val = nr64_xpcs(XPCS_STATUS(0));
  914. val2 = nr64_mac(XMAC_INTER2);
  915. if (val2 & 0x01000000)
  916. link_ok = 0;
  917. if ((val & 0x1000ULL) && link_ok) {
  918. link_up = 1;
  919. current_speed = SPEED_10000;
  920. current_duplex = DUPLEX_FULL;
  921. }
  922. lp->active_speed = current_speed;
  923. lp->active_duplex = current_duplex;
  924. spin_unlock_irqrestore(&np->lock, flags);
  925. *link_up_p = link_up;
  926. return 0;
  927. }
  928. static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
  929. {
  930. struct niu_link_config *lp = &np->link_config;
  931. u16 current_speed, bmsr;
  932. unsigned long flags;
  933. u8 current_duplex;
  934. int err, link_up;
  935. link_up = 0;
  936. current_speed = SPEED_INVALID;
  937. current_duplex = DUPLEX_INVALID;
  938. spin_lock_irqsave(&np->lock, flags);
  939. err = -EINVAL;
  940. err = mii_read(np, np->phy_addr, MII_BMSR);
  941. if (err < 0)
  942. goto out;
  943. bmsr = err;
  944. if (bmsr & BMSR_LSTATUS) {
  945. u16 adv, lpa, common, estat;
  946. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  947. if (err < 0)
  948. goto out;
  949. adv = err;
  950. err = mii_read(np, np->phy_addr, MII_LPA);
  951. if (err < 0)
  952. goto out;
  953. lpa = err;
  954. common = adv & lpa;
  955. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  956. if (err < 0)
  957. goto out;
  958. estat = err;
  959. link_up = 1;
  960. current_speed = SPEED_1000;
  961. current_duplex = DUPLEX_FULL;
  962. }
  963. lp->active_speed = current_speed;
  964. lp->active_duplex = current_duplex;
  965. err = 0;
  966. out:
  967. spin_unlock_irqrestore(&np->lock, flags);
  968. *link_up_p = link_up;
  969. return err;
  970. }
  971. static int bcm8704_reset(struct niu *np)
  972. {
  973. int err, limit;
  974. err = mdio_read(np, np->phy_addr,
  975. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  976. if (err < 0)
  977. return err;
  978. err |= BMCR_RESET;
  979. err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  980. MII_BMCR, err);
  981. if (err)
  982. return err;
  983. limit = 1000;
  984. while (--limit >= 0) {
  985. err = mdio_read(np, np->phy_addr,
  986. BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
  987. if (err < 0)
  988. return err;
  989. if (!(err & BMCR_RESET))
  990. break;
  991. }
  992. if (limit < 0) {
  993. dev_err(np->device, PFX "Port %u PHY will not reset "
  994. "(bmcr=%04x)\n", np->port, (err & 0xffff));
  995. return -ENODEV;
  996. }
  997. return 0;
  998. }
  999. /* When written, certain PHY registers need to be read back twice
  1000. * in order for the bits to settle properly.
  1001. */
  1002. static int bcm8704_user_dev3_readback(struct niu *np, int reg)
  1003. {
  1004. int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1005. if (err < 0)
  1006. return err;
  1007. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
  1008. if (err < 0)
  1009. return err;
  1010. return 0;
  1011. }
  1012. static int bcm8706_init_user_dev3(struct niu *np)
  1013. {
  1014. int err;
  1015. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1016. BCM8704_USER_OPT_DIGITAL_CTRL);
  1017. if (err < 0)
  1018. return err;
  1019. err &= ~USER_ODIG_CTRL_GPIOS;
  1020. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1021. err |= USER_ODIG_CTRL_RESV2;
  1022. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1023. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1024. if (err)
  1025. return err;
  1026. mdelay(1000);
  1027. return 0;
  1028. }
  1029. static int bcm8704_init_user_dev3(struct niu *np)
  1030. {
  1031. int err;
  1032. err = mdio_write(np, np->phy_addr,
  1033. BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
  1034. (USER_CONTROL_OPTXRST_LVL |
  1035. USER_CONTROL_OPBIASFLT_LVL |
  1036. USER_CONTROL_OBTMPFLT_LVL |
  1037. USER_CONTROL_OPPRFLT_LVL |
  1038. USER_CONTROL_OPTXFLT_LVL |
  1039. USER_CONTROL_OPRXLOS_LVL |
  1040. USER_CONTROL_OPRXFLT_LVL |
  1041. USER_CONTROL_OPTXON_LVL |
  1042. (0x3f << USER_CONTROL_RES1_SHIFT)));
  1043. if (err)
  1044. return err;
  1045. err = mdio_write(np, np->phy_addr,
  1046. BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
  1047. (USER_PMD_TX_CTL_XFP_CLKEN |
  1048. (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
  1049. (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
  1050. USER_PMD_TX_CTL_TSCK_LPWREN));
  1051. if (err)
  1052. return err;
  1053. err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
  1054. if (err)
  1055. return err;
  1056. err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
  1057. if (err)
  1058. return err;
  1059. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1060. BCM8704_USER_OPT_DIGITAL_CTRL);
  1061. if (err < 0)
  1062. return err;
  1063. err &= ~USER_ODIG_CTRL_GPIOS;
  1064. err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
  1065. err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1066. BCM8704_USER_OPT_DIGITAL_CTRL, err);
  1067. if (err)
  1068. return err;
  1069. mdelay(1000);
  1070. return 0;
  1071. }
  1072. static int mrvl88x2011_act_led(struct niu *np, int val)
  1073. {
  1074. int err;
  1075. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1076. MRVL88X2011_LED_8_TO_11_CTL);
  1077. if (err < 0)
  1078. return err;
  1079. err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
  1080. err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
  1081. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1082. MRVL88X2011_LED_8_TO_11_CTL, err);
  1083. }
  1084. static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
  1085. {
  1086. int err;
  1087. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1088. MRVL88X2011_LED_BLINK_CTL);
  1089. if (err >= 0) {
  1090. err &= ~MRVL88X2011_LED_BLKRATE_MASK;
  1091. err |= (rate << 4);
  1092. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
  1093. MRVL88X2011_LED_BLINK_CTL, err);
  1094. }
  1095. return err;
  1096. }
  1097. static int xcvr_init_10g_mrvl88x2011(struct niu *np)
  1098. {
  1099. int err;
  1100. /* Set LED functions */
  1101. err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
  1102. if (err)
  1103. return err;
  1104. /* led activity */
  1105. err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
  1106. if (err)
  1107. return err;
  1108. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1109. MRVL88X2011_GENERAL_CTL);
  1110. if (err < 0)
  1111. return err;
  1112. err |= MRVL88X2011_ENA_XFPREFCLK;
  1113. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1114. MRVL88X2011_GENERAL_CTL, err);
  1115. if (err < 0)
  1116. return err;
  1117. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1118. MRVL88X2011_PMA_PMD_CTL_1);
  1119. if (err < 0)
  1120. return err;
  1121. if (np->link_config.loopback_mode == LOOPBACK_MAC)
  1122. err |= MRVL88X2011_LOOPBACK;
  1123. else
  1124. err &= ~MRVL88X2011_LOOPBACK;
  1125. err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1126. MRVL88X2011_PMA_PMD_CTL_1, err);
  1127. if (err < 0)
  1128. return err;
  1129. /* Enable PMD */
  1130. return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1131. MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
  1132. }
  1133. static int xcvr_diag_bcm870x(struct niu *np)
  1134. {
  1135. u16 analog_stat0, tx_alarm_status;
  1136. int err = 0;
  1137. #if 1
  1138. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1139. MII_STAT1000);
  1140. if (err < 0)
  1141. return err;
  1142. pr_info(PFX "Port %u PMA_PMD(MII_STAT1000) [%04x]\n",
  1143. np->port, err);
  1144. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
  1145. if (err < 0)
  1146. return err;
  1147. pr_info(PFX "Port %u USER_DEV3(0x20) [%04x]\n",
  1148. np->port, err);
  1149. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1150. MII_NWAYTEST);
  1151. if (err < 0)
  1152. return err;
  1153. pr_info(PFX "Port %u PHYXS(MII_NWAYTEST) [%04x]\n",
  1154. np->port, err);
  1155. #endif
  1156. /* XXX dig this out it might not be so useful XXX */
  1157. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1158. BCM8704_USER_ANALOG_STATUS0);
  1159. if (err < 0)
  1160. return err;
  1161. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1162. BCM8704_USER_ANALOG_STATUS0);
  1163. if (err < 0)
  1164. return err;
  1165. analog_stat0 = err;
  1166. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1167. BCM8704_USER_TX_ALARM_STATUS);
  1168. if (err < 0)
  1169. return err;
  1170. err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
  1171. BCM8704_USER_TX_ALARM_STATUS);
  1172. if (err < 0)
  1173. return err;
  1174. tx_alarm_status = err;
  1175. if (analog_stat0 != 0x03fc) {
  1176. if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
  1177. pr_info(PFX "Port %u cable not connected "
  1178. "or bad cable.\n", np->port);
  1179. } else if (analog_stat0 == 0x639c) {
  1180. pr_info(PFX "Port %u optical module is bad "
  1181. "or missing.\n", np->port);
  1182. }
  1183. }
  1184. return 0;
  1185. }
  1186. static int xcvr_10g_set_lb_bcm870x(struct niu *np)
  1187. {
  1188. struct niu_link_config *lp = &np->link_config;
  1189. int err;
  1190. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1191. MII_BMCR);
  1192. if (err < 0)
  1193. return err;
  1194. err &= ~BMCR_LOOPBACK;
  1195. if (lp->loopback_mode == LOOPBACK_MAC)
  1196. err |= BMCR_LOOPBACK;
  1197. err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1198. MII_BMCR, err);
  1199. if (err)
  1200. return err;
  1201. return 0;
  1202. }
  1203. static int xcvr_init_10g_bcm8706(struct niu *np)
  1204. {
  1205. int err = 0;
  1206. u64 val;
  1207. if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
  1208. (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
  1209. return err;
  1210. val = nr64_mac(XMAC_CONFIG);
  1211. val &= ~XMAC_CONFIG_LED_POLARITY;
  1212. val |= XMAC_CONFIG_FORCE_LED_ON;
  1213. nw64_mac(XMAC_CONFIG, val);
  1214. val = nr64(MIF_CONFIG);
  1215. val |= MIF_CONFIG_INDIRECT_MODE;
  1216. nw64(MIF_CONFIG, val);
  1217. err = bcm8704_reset(np);
  1218. if (err)
  1219. return err;
  1220. err = xcvr_10g_set_lb_bcm870x(np);
  1221. if (err)
  1222. return err;
  1223. err = bcm8706_init_user_dev3(np);
  1224. if (err)
  1225. return err;
  1226. err = xcvr_diag_bcm870x(np);
  1227. if (err)
  1228. return err;
  1229. return 0;
  1230. }
  1231. static int xcvr_init_10g_bcm8704(struct niu *np)
  1232. {
  1233. int err;
  1234. err = bcm8704_reset(np);
  1235. if (err)
  1236. return err;
  1237. err = bcm8704_init_user_dev3(np);
  1238. if (err)
  1239. return err;
  1240. err = xcvr_10g_set_lb_bcm870x(np);
  1241. if (err)
  1242. return err;
  1243. err = xcvr_diag_bcm870x(np);
  1244. if (err)
  1245. return err;
  1246. return 0;
  1247. }
  1248. static int xcvr_init_10g(struct niu *np)
  1249. {
  1250. int phy_id, err;
  1251. u64 val;
  1252. val = nr64_mac(XMAC_CONFIG);
  1253. val &= ~XMAC_CONFIG_LED_POLARITY;
  1254. val |= XMAC_CONFIG_FORCE_LED_ON;
  1255. nw64_mac(XMAC_CONFIG, val);
  1256. /* XXX shared resource, lock parent XXX */
  1257. val = nr64(MIF_CONFIG);
  1258. val |= MIF_CONFIG_INDIRECT_MODE;
  1259. nw64(MIF_CONFIG, val);
  1260. phy_id = phy_decode(np->parent->port_phy, np->port);
  1261. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1262. /* handle different phy types */
  1263. switch (phy_id & NIU_PHY_ID_MASK) {
  1264. case NIU_PHY_ID_MRVL88X2011:
  1265. err = xcvr_init_10g_mrvl88x2011(np);
  1266. break;
  1267. default: /* bcom 8704 */
  1268. err = xcvr_init_10g_bcm8704(np);
  1269. break;
  1270. }
  1271. return 0;
  1272. }
  1273. static int mii_reset(struct niu *np)
  1274. {
  1275. int limit, err;
  1276. err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
  1277. if (err)
  1278. return err;
  1279. limit = 1000;
  1280. while (--limit >= 0) {
  1281. udelay(500);
  1282. err = mii_read(np, np->phy_addr, MII_BMCR);
  1283. if (err < 0)
  1284. return err;
  1285. if (!(err & BMCR_RESET))
  1286. break;
  1287. }
  1288. if (limit < 0) {
  1289. dev_err(np->device, PFX "Port %u MII would not reset, "
  1290. "bmcr[%04x]\n", np->port, err);
  1291. return -ENODEV;
  1292. }
  1293. return 0;
  1294. }
  1295. static int xcvr_init_1g_rgmii(struct niu *np)
  1296. {
  1297. int err;
  1298. u64 val;
  1299. u16 bmcr, bmsr, estat;
  1300. val = nr64(MIF_CONFIG);
  1301. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1302. nw64(MIF_CONFIG, val);
  1303. err = mii_reset(np);
  1304. if (err)
  1305. return err;
  1306. err = mii_read(np, np->phy_addr, MII_BMSR);
  1307. if (err < 0)
  1308. return err;
  1309. bmsr = err;
  1310. estat = 0;
  1311. if (bmsr & BMSR_ESTATEN) {
  1312. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1313. if (err < 0)
  1314. return err;
  1315. estat = err;
  1316. }
  1317. bmcr = 0;
  1318. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1319. if (err)
  1320. return err;
  1321. if (bmsr & BMSR_ESTATEN) {
  1322. u16 ctrl1000 = 0;
  1323. if (estat & ESTATUS_1000_TFULL)
  1324. ctrl1000 |= ADVERTISE_1000FULL;
  1325. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1326. if (err)
  1327. return err;
  1328. }
  1329. bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
  1330. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1331. if (err)
  1332. return err;
  1333. err = mii_read(np, np->phy_addr, MII_BMCR);
  1334. if (err < 0)
  1335. return err;
  1336. bmcr = mii_read(np, np->phy_addr, MII_BMCR);
  1337. err = mii_read(np, np->phy_addr, MII_BMSR);
  1338. if (err < 0)
  1339. return err;
  1340. return 0;
  1341. }
  1342. static int mii_init_common(struct niu *np)
  1343. {
  1344. struct niu_link_config *lp = &np->link_config;
  1345. u16 bmcr, bmsr, adv, estat;
  1346. int err;
  1347. err = mii_reset(np);
  1348. if (err)
  1349. return err;
  1350. err = mii_read(np, np->phy_addr, MII_BMSR);
  1351. if (err < 0)
  1352. return err;
  1353. bmsr = err;
  1354. estat = 0;
  1355. if (bmsr & BMSR_ESTATEN) {
  1356. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1357. if (err < 0)
  1358. return err;
  1359. estat = err;
  1360. }
  1361. bmcr = 0;
  1362. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1363. if (err)
  1364. return err;
  1365. if (lp->loopback_mode == LOOPBACK_MAC) {
  1366. bmcr |= BMCR_LOOPBACK;
  1367. if (lp->active_speed == SPEED_1000)
  1368. bmcr |= BMCR_SPEED1000;
  1369. if (lp->active_duplex == DUPLEX_FULL)
  1370. bmcr |= BMCR_FULLDPLX;
  1371. }
  1372. if (lp->loopback_mode == LOOPBACK_PHY) {
  1373. u16 aux;
  1374. aux = (BCM5464R_AUX_CTL_EXT_LB |
  1375. BCM5464R_AUX_CTL_WRITE_1);
  1376. err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
  1377. if (err)
  1378. return err;
  1379. }
  1380. /* XXX configurable XXX */
  1381. /* XXX for now don't advertise half-duplex or asym pause... XXX */
  1382. adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1383. if (bmsr & BMSR_10FULL)
  1384. adv |= ADVERTISE_10FULL;
  1385. if (bmsr & BMSR_100FULL)
  1386. adv |= ADVERTISE_100FULL;
  1387. err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
  1388. if (err)
  1389. return err;
  1390. if (bmsr & BMSR_ESTATEN) {
  1391. u16 ctrl1000 = 0;
  1392. if (estat & ESTATUS_1000_TFULL)
  1393. ctrl1000 |= ADVERTISE_1000FULL;
  1394. err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
  1395. if (err)
  1396. return err;
  1397. }
  1398. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1399. err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
  1400. if (err)
  1401. return err;
  1402. err = mii_read(np, np->phy_addr, MII_BMCR);
  1403. if (err < 0)
  1404. return err;
  1405. err = mii_read(np, np->phy_addr, MII_BMSR);
  1406. if (err < 0)
  1407. return err;
  1408. #if 0
  1409. pr_info(PFX "Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
  1410. np->port, bmcr, bmsr);
  1411. #endif
  1412. return 0;
  1413. }
  1414. static int xcvr_init_1g(struct niu *np)
  1415. {
  1416. u64 val;
  1417. /* XXX shared resource, lock parent XXX */
  1418. val = nr64(MIF_CONFIG);
  1419. val &= ~MIF_CONFIG_INDIRECT_MODE;
  1420. nw64(MIF_CONFIG, val);
  1421. return mii_init_common(np);
  1422. }
  1423. static int niu_xcvr_init(struct niu *np)
  1424. {
  1425. const struct niu_phy_ops *ops = np->phy_ops;
  1426. int err;
  1427. err = 0;
  1428. if (ops->xcvr_init)
  1429. err = ops->xcvr_init(np);
  1430. return err;
  1431. }
  1432. static int niu_serdes_init(struct niu *np)
  1433. {
  1434. const struct niu_phy_ops *ops = np->phy_ops;
  1435. int err;
  1436. err = 0;
  1437. if (ops->serdes_init)
  1438. err = ops->serdes_init(np);
  1439. return err;
  1440. }
  1441. static void niu_init_xif(struct niu *);
  1442. static void niu_handle_led(struct niu *, int status);
  1443. static int niu_link_status_common(struct niu *np, int link_up)
  1444. {
  1445. struct niu_link_config *lp = &np->link_config;
  1446. struct net_device *dev = np->dev;
  1447. unsigned long flags;
  1448. if (!netif_carrier_ok(dev) && link_up) {
  1449. niuinfo(LINK, "%s: Link is up at %s, %s duplex\n",
  1450. dev->name,
  1451. (lp->active_speed == SPEED_10000 ?
  1452. "10Gb/sec" :
  1453. (lp->active_speed == SPEED_1000 ?
  1454. "1Gb/sec" :
  1455. (lp->active_speed == SPEED_100 ?
  1456. "100Mbit/sec" : "10Mbit/sec"))),
  1457. (lp->active_duplex == DUPLEX_FULL ?
  1458. "full" : "half"));
  1459. spin_lock_irqsave(&np->lock, flags);
  1460. niu_init_xif(np);
  1461. niu_handle_led(np, 1);
  1462. spin_unlock_irqrestore(&np->lock, flags);
  1463. netif_carrier_on(dev);
  1464. } else if (netif_carrier_ok(dev) && !link_up) {
  1465. niuwarn(LINK, "%s: Link is down\n", dev->name);
  1466. spin_lock_irqsave(&np->lock, flags);
  1467. niu_handle_led(np, 0);
  1468. spin_unlock_irqrestore(&np->lock, flags);
  1469. netif_carrier_off(dev);
  1470. }
  1471. return 0;
  1472. }
  1473. static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
  1474. {
  1475. int err, link_up, pma_status, pcs_status;
  1476. link_up = 0;
  1477. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1478. MRVL88X2011_10G_PMD_STATUS_2);
  1479. if (err < 0)
  1480. goto out;
  1481. /* Check PMA/PMD Register: 1.0001.2 == 1 */
  1482. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
  1483. MRVL88X2011_PMA_PMD_STATUS_1);
  1484. if (err < 0)
  1485. goto out;
  1486. pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1487. /* Check PMC Register : 3.0001.2 == 1: read twice */
  1488. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1489. MRVL88X2011_PMA_PMD_STATUS_1);
  1490. if (err < 0)
  1491. goto out;
  1492. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
  1493. MRVL88X2011_PMA_PMD_STATUS_1);
  1494. if (err < 0)
  1495. goto out;
  1496. pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
  1497. /* Check XGXS Register : 4.0018.[0-3,12] */
  1498. err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
  1499. MRVL88X2011_10G_XGXS_LANE_STAT);
  1500. if (err < 0)
  1501. goto out;
  1502. if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
  1503. PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
  1504. PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
  1505. 0x800))
  1506. link_up = (pma_status && pcs_status) ? 1 : 0;
  1507. np->link_config.active_speed = SPEED_10000;
  1508. np->link_config.active_duplex = DUPLEX_FULL;
  1509. err = 0;
  1510. out:
  1511. mrvl88x2011_act_led(np, (link_up ?
  1512. MRVL88X2011_LED_CTL_PCS_ACT :
  1513. MRVL88X2011_LED_CTL_OFF));
  1514. *link_up_p = link_up;
  1515. return err;
  1516. }
  1517. static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
  1518. {
  1519. int err, link_up;
  1520. link_up = 0;
  1521. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1522. BCM8704_PMD_RCV_SIGDET);
  1523. if (err < 0)
  1524. goto out;
  1525. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1526. err = 0;
  1527. goto out;
  1528. }
  1529. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1530. BCM8704_PCS_10G_R_STATUS);
  1531. if (err < 0)
  1532. goto out;
  1533. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1534. err = 0;
  1535. goto out;
  1536. }
  1537. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1538. BCM8704_PHYXS_XGXS_LANE_STAT);
  1539. if (err < 0)
  1540. goto out;
  1541. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1542. PHYXS_XGXS_LANE_STAT_MAGIC |
  1543. PHYXS_XGXS_LANE_STAT_PATTEST |
  1544. PHYXS_XGXS_LANE_STAT_LANE3 |
  1545. PHYXS_XGXS_LANE_STAT_LANE2 |
  1546. PHYXS_XGXS_LANE_STAT_LANE1 |
  1547. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1548. err = 0;
  1549. np->link_config.active_speed = SPEED_INVALID;
  1550. np->link_config.active_duplex = DUPLEX_INVALID;
  1551. goto out;
  1552. }
  1553. link_up = 1;
  1554. np->link_config.active_speed = SPEED_10000;
  1555. np->link_config.active_duplex = DUPLEX_FULL;
  1556. err = 0;
  1557. out:
  1558. *link_up_p = link_up;
  1559. if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
  1560. err = 0;
  1561. return err;
  1562. }
  1563. static int link_status_10g_bcom(struct niu *np, int *link_up_p)
  1564. {
  1565. int err, link_up;
  1566. link_up = 0;
  1567. err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
  1568. BCM8704_PMD_RCV_SIGDET);
  1569. if (err < 0)
  1570. goto out;
  1571. if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
  1572. err = 0;
  1573. goto out;
  1574. }
  1575. err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
  1576. BCM8704_PCS_10G_R_STATUS);
  1577. if (err < 0)
  1578. goto out;
  1579. if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
  1580. err = 0;
  1581. goto out;
  1582. }
  1583. err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
  1584. BCM8704_PHYXS_XGXS_LANE_STAT);
  1585. if (err < 0)
  1586. goto out;
  1587. if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
  1588. PHYXS_XGXS_LANE_STAT_MAGIC |
  1589. PHYXS_XGXS_LANE_STAT_LANE3 |
  1590. PHYXS_XGXS_LANE_STAT_LANE2 |
  1591. PHYXS_XGXS_LANE_STAT_LANE1 |
  1592. PHYXS_XGXS_LANE_STAT_LANE0)) {
  1593. err = 0;
  1594. goto out;
  1595. }
  1596. link_up = 1;
  1597. np->link_config.active_speed = SPEED_10000;
  1598. np->link_config.active_duplex = DUPLEX_FULL;
  1599. err = 0;
  1600. out:
  1601. *link_up_p = link_up;
  1602. return err;
  1603. }
  1604. static int link_status_10g(struct niu *np, int *link_up_p)
  1605. {
  1606. unsigned long flags;
  1607. int err = -EINVAL;
  1608. spin_lock_irqsave(&np->lock, flags);
  1609. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1610. int phy_id;
  1611. phy_id = phy_decode(np->parent->port_phy, np->port);
  1612. phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
  1613. /* handle different phy types */
  1614. switch (phy_id & NIU_PHY_ID_MASK) {
  1615. case NIU_PHY_ID_MRVL88X2011:
  1616. err = link_status_10g_mrvl(np, link_up_p);
  1617. break;
  1618. default: /* bcom 8704 */
  1619. err = link_status_10g_bcom(np, link_up_p);
  1620. break;
  1621. }
  1622. }
  1623. spin_unlock_irqrestore(&np->lock, flags);
  1624. return err;
  1625. }
  1626. static int niu_10g_phy_present(struct niu *np)
  1627. {
  1628. u64 sig, mask, val;
  1629. sig = nr64(ESR_INT_SIGNALS);
  1630. switch (np->port) {
  1631. case 0:
  1632. mask = ESR_INT_SIGNALS_P0_BITS;
  1633. val = (ESR_INT_SRDY0_P0 |
  1634. ESR_INT_DET0_P0 |
  1635. ESR_INT_XSRDY_P0 |
  1636. ESR_INT_XDP_P0_CH3 |
  1637. ESR_INT_XDP_P0_CH2 |
  1638. ESR_INT_XDP_P0_CH1 |
  1639. ESR_INT_XDP_P0_CH0);
  1640. break;
  1641. case 1:
  1642. mask = ESR_INT_SIGNALS_P1_BITS;
  1643. val = (ESR_INT_SRDY0_P1 |
  1644. ESR_INT_DET0_P1 |
  1645. ESR_INT_XSRDY_P1 |
  1646. ESR_INT_XDP_P1_CH3 |
  1647. ESR_INT_XDP_P1_CH2 |
  1648. ESR_INT_XDP_P1_CH1 |
  1649. ESR_INT_XDP_P1_CH0);
  1650. break;
  1651. default:
  1652. return 0;
  1653. }
  1654. if ((sig & mask) != val)
  1655. return 0;
  1656. return 1;
  1657. }
  1658. static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
  1659. {
  1660. unsigned long flags;
  1661. int err = 0;
  1662. int phy_present;
  1663. int phy_present_prev;
  1664. spin_lock_irqsave(&np->lock, flags);
  1665. if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
  1666. phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
  1667. 1 : 0;
  1668. phy_present = niu_10g_phy_present(np);
  1669. if (phy_present != phy_present_prev) {
  1670. /* state change */
  1671. if (phy_present) {
  1672. np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1673. if (np->phy_ops->xcvr_init)
  1674. err = np->phy_ops->xcvr_init(np);
  1675. if (err) {
  1676. /* debounce */
  1677. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1678. }
  1679. } else {
  1680. np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
  1681. *link_up_p = 0;
  1682. niuwarn(LINK, "%s: Hotplug PHY Removed\n",
  1683. np->dev->name);
  1684. }
  1685. }
  1686. if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT)
  1687. err = link_status_10g_bcm8706(np, link_up_p);
  1688. }
  1689. spin_unlock_irqrestore(&np->lock, flags);
  1690. return err;
  1691. }
  1692. static int link_status_1g(struct niu *np, int *link_up_p)
  1693. {
  1694. struct niu_link_config *lp = &np->link_config;
  1695. u16 current_speed, bmsr;
  1696. unsigned long flags;
  1697. u8 current_duplex;
  1698. int err, link_up;
  1699. link_up = 0;
  1700. current_speed = SPEED_INVALID;
  1701. current_duplex = DUPLEX_INVALID;
  1702. spin_lock_irqsave(&np->lock, flags);
  1703. err = -EINVAL;
  1704. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  1705. goto out;
  1706. err = mii_read(np, np->phy_addr, MII_BMSR);
  1707. if (err < 0)
  1708. goto out;
  1709. bmsr = err;
  1710. if (bmsr & BMSR_LSTATUS) {
  1711. u16 adv, lpa, common, estat;
  1712. err = mii_read(np, np->phy_addr, MII_ADVERTISE);
  1713. if (err < 0)
  1714. goto out;
  1715. adv = err;
  1716. err = mii_read(np, np->phy_addr, MII_LPA);
  1717. if (err < 0)
  1718. goto out;
  1719. lpa = err;
  1720. common = adv & lpa;
  1721. err = mii_read(np, np->phy_addr, MII_ESTATUS);
  1722. if (err < 0)
  1723. goto out;
  1724. estat = err;
  1725. link_up = 1;
  1726. if (estat & (ESTATUS_1000_TFULL | ESTATUS_1000_THALF)) {
  1727. current_speed = SPEED_1000;
  1728. if (estat & ESTATUS_1000_TFULL)
  1729. current_duplex = DUPLEX_FULL;
  1730. else
  1731. current_duplex = DUPLEX_HALF;
  1732. } else {
  1733. if (common & ADVERTISE_100BASE4) {
  1734. current_speed = SPEED_100;
  1735. current_duplex = DUPLEX_HALF;
  1736. } else if (common & ADVERTISE_100FULL) {
  1737. current_speed = SPEED_100;
  1738. current_duplex = DUPLEX_FULL;
  1739. } else if (common & ADVERTISE_100HALF) {
  1740. current_speed = SPEED_100;
  1741. current_duplex = DUPLEX_HALF;
  1742. } else if (common & ADVERTISE_10FULL) {
  1743. current_speed = SPEED_10;
  1744. current_duplex = DUPLEX_FULL;
  1745. } else if (common & ADVERTISE_10HALF) {
  1746. current_speed = SPEED_10;
  1747. current_duplex = DUPLEX_HALF;
  1748. } else
  1749. link_up = 0;
  1750. }
  1751. }
  1752. lp->active_speed = current_speed;
  1753. lp->active_duplex = current_duplex;
  1754. err = 0;
  1755. out:
  1756. spin_unlock_irqrestore(&np->lock, flags);
  1757. *link_up_p = link_up;
  1758. return err;
  1759. }
  1760. static int niu_link_status(struct niu *np, int *link_up_p)
  1761. {
  1762. const struct niu_phy_ops *ops = np->phy_ops;
  1763. int err;
  1764. err = 0;
  1765. if (ops->link_status)
  1766. err = ops->link_status(np, link_up_p);
  1767. return err;
  1768. }
  1769. static void niu_timer(unsigned long __opaque)
  1770. {
  1771. struct niu *np = (struct niu *) __opaque;
  1772. unsigned long off;
  1773. int err, link_up;
  1774. err = niu_link_status(np, &link_up);
  1775. if (!err)
  1776. niu_link_status_common(np, link_up);
  1777. if (netif_carrier_ok(np->dev))
  1778. off = 5 * HZ;
  1779. else
  1780. off = 1 * HZ;
  1781. np->timer.expires = jiffies + off;
  1782. add_timer(&np->timer);
  1783. }
  1784. static const struct niu_phy_ops phy_ops_10g_serdes = {
  1785. .serdes_init = serdes_init_10g_serdes,
  1786. .link_status = link_status_10g_serdes,
  1787. };
  1788. static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
  1789. .serdes_init = serdes_init_niu_10g_serdes,
  1790. .link_status = link_status_10g_serdes,
  1791. };
  1792. static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
  1793. .serdes_init = serdes_init_niu_1g_serdes,
  1794. .link_status = link_status_1g_serdes,
  1795. };
  1796. static const struct niu_phy_ops phy_ops_1g_rgmii = {
  1797. .xcvr_init = xcvr_init_1g_rgmii,
  1798. .link_status = link_status_1g_rgmii,
  1799. };
  1800. static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
  1801. .serdes_init = serdes_init_niu_10g_fiber,
  1802. .xcvr_init = xcvr_init_10g,
  1803. .link_status = link_status_10g,
  1804. };
  1805. static const struct niu_phy_ops phy_ops_10g_fiber = {
  1806. .serdes_init = serdes_init_10g,
  1807. .xcvr_init = xcvr_init_10g,
  1808. .link_status = link_status_10g,
  1809. };
  1810. static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
  1811. .serdes_init = serdes_init_10g,
  1812. .xcvr_init = xcvr_init_10g_bcm8706,
  1813. .link_status = link_status_10g_hotplug,
  1814. };
  1815. static const struct niu_phy_ops phy_ops_10g_copper = {
  1816. .serdes_init = serdes_init_10g,
  1817. .link_status = link_status_10g, /* XXX */
  1818. };
  1819. static const struct niu_phy_ops phy_ops_1g_fiber = {
  1820. .serdes_init = serdes_init_1g,
  1821. .xcvr_init = xcvr_init_1g,
  1822. .link_status = link_status_1g,
  1823. };
  1824. static const struct niu_phy_ops phy_ops_1g_copper = {
  1825. .xcvr_init = xcvr_init_1g,
  1826. .link_status = link_status_1g,
  1827. };
  1828. struct niu_phy_template {
  1829. const struct niu_phy_ops *ops;
  1830. u32 phy_addr_base;
  1831. };
  1832. static const struct niu_phy_template phy_template_niu_10g_fiber = {
  1833. .ops = &phy_ops_10g_fiber_niu,
  1834. .phy_addr_base = 16,
  1835. };
  1836. static const struct niu_phy_template phy_template_niu_10g_serdes = {
  1837. .ops = &phy_ops_10g_serdes_niu,
  1838. .phy_addr_base = 0,
  1839. };
  1840. static const struct niu_phy_template phy_template_niu_1g_serdes = {
  1841. .ops = &phy_ops_1g_serdes_niu,
  1842. .phy_addr_base = 0,
  1843. };
  1844. static const struct niu_phy_template phy_template_10g_fiber = {
  1845. .ops = &phy_ops_10g_fiber,
  1846. .phy_addr_base = 8,
  1847. };
  1848. static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
  1849. .ops = &phy_ops_10g_fiber_hotplug,
  1850. .phy_addr_base = 8,
  1851. };
  1852. static const struct niu_phy_template phy_template_10g_copper = {
  1853. .ops = &phy_ops_10g_copper,
  1854. .phy_addr_base = 10,
  1855. };
  1856. static const struct niu_phy_template phy_template_1g_fiber = {
  1857. .ops = &phy_ops_1g_fiber,
  1858. .phy_addr_base = 0,
  1859. };
  1860. static const struct niu_phy_template phy_template_1g_copper = {
  1861. .ops = &phy_ops_1g_copper,
  1862. .phy_addr_base = 0,
  1863. };
  1864. static const struct niu_phy_template phy_template_1g_rgmii = {
  1865. .ops = &phy_ops_1g_rgmii,
  1866. .phy_addr_base = 0,
  1867. };
  1868. static const struct niu_phy_template phy_template_10g_serdes = {
  1869. .ops = &phy_ops_10g_serdes,
  1870. .phy_addr_base = 0,
  1871. };
  1872. static int niu_atca_port_num[4] = {
  1873. 0, 0, 11, 10
  1874. };
  1875. static int serdes_init_10g_serdes(struct niu *np)
  1876. {
  1877. struct niu_link_config *lp = &np->link_config;
  1878. unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
  1879. u64 ctrl_val, test_cfg_val, sig, mask, val;
  1880. int err;
  1881. u64 reset_val;
  1882. switch (np->port) {
  1883. case 0:
  1884. reset_val = ENET_SERDES_RESET_0;
  1885. ctrl_reg = ENET_SERDES_0_CTRL_CFG;
  1886. test_cfg_reg = ENET_SERDES_0_TEST_CFG;
  1887. pll_cfg = ENET_SERDES_0_PLL_CFG;
  1888. break;
  1889. case 1:
  1890. reset_val = ENET_SERDES_RESET_1;
  1891. ctrl_reg = ENET_SERDES_1_CTRL_CFG;
  1892. test_cfg_reg = ENET_SERDES_1_TEST_CFG;
  1893. pll_cfg = ENET_SERDES_1_PLL_CFG;
  1894. break;
  1895. default:
  1896. return -EINVAL;
  1897. }
  1898. ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
  1899. ENET_SERDES_CTRL_SDET_1 |
  1900. ENET_SERDES_CTRL_SDET_2 |
  1901. ENET_SERDES_CTRL_SDET_3 |
  1902. (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
  1903. (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
  1904. (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
  1905. (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
  1906. (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
  1907. (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
  1908. (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
  1909. (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
  1910. test_cfg_val = 0;
  1911. if (lp->loopback_mode == LOOPBACK_PHY) {
  1912. test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
  1913. ENET_SERDES_TEST_MD_0_SHIFT) |
  1914. (ENET_TEST_MD_PAD_LOOPBACK <<
  1915. ENET_SERDES_TEST_MD_1_SHIFT) |
  1916. (ENET_TEST_MD_PAD_LOOPBACK <<
  1917. ENET_SERDES_TEST_MD_2_SHIFT) |
  1918. (ENET_TEST_MD_PAD_LOOPBACK <<
  1919. ENET_SERDES_TEST_MD_3_SHIFT));
  1920. }
  1921. esr_reset(np);
  1922. nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
  1923. nw64(ctrl_reg, ctrl_val);
  1924. nw64(test_cfg_reg, test_cfg_val);
  1925. /* Initialize all 4 lanes of the SERDES. */
  1926. for (i = 0; i < 4; i++) {
  1927. u32 rxtx_ctrl, glue0;
  1928. err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
  1929. if (err)
  1930. return err;
  1931. err = esr_read_glue0(np, i, &glue0);
  1932. if (err)
  1933. return err;
  1934. rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
  1935. rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
  1936. (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
  1937. glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
  1938. ESR_GLUE_CTRL0_THCNT |
  1939. ESR_GLUE_CTRL0_BLTIME);
  1940. glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
  1941. (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
  1942. (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
  1943. (BLTIME_300_CYCLES <<
  1944. ESR_GLUE_CTRL0_BLTIME_SHIFT));
  1945. err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
  1946. if (err)
  1947. return err;
  1948. err = esr_write_glue0(np, i, glue0);
  1949. if (err)
  1950. return err;
  1951. }
  1952. sig = nr64(ESR_INT_SIGNALS);
  1953. switch (np->port) {
  1954. case 0:
  1955. mask = ESR_INT_SIGNALS_P0_BITS;
  1956. val = (ESR_INT_SRDY0_P0 |
  1957. ESR_INT_DET0_P0 |
  1958. ESR_INT_XSRDY_P0 |
  1959. ESR_INT_XDP_P0_CH3 |
  1960. ESR_INT_XDP_P0_CH2 |
  1961. ESR_INT_XDP_P0_CH1 |
  1962. ESR_INT_XDP_P0_CH0);
  1963. break;
  1964. case 1:
  1965. mask = ESR_INT_SIGNALS_P1_BITS;
  1966. val = (ESR_INT_SRDY0_P1 |
  1967. ESR_INT_DET0_P1 |
  1968. ESR_INT_XSRDY_P1 |
  1969. ESR_INT_XDP_P1_CH3 |
  1970. ESR_INT_XDP_P1_CH2 |
  1971. ESR_INT_XDP_P1_CH1 |
  1972. ESR_INT_XDP_P1_CH0);
  1973. break;
  1974. default:
  1975. return -EINVAL;
  1976. }
  1977. if ((sig & mask) != val) {
  1978. int err;
  1979. err = serdes_init_1g_serdes(np);
  1980. if (!err) {
  1981. np->flags &= ~NIU_FLAGS_10G;
  1982. np->mac_xcvr = MAC_XCVR_PCS;
  1983. } else {
  1984. dev_err(np->device, PFX "Port %u 10G/1G SERDES Link Failed \n",
  1985. np->port);
  1986. return -ENODEV;
  1987. }
  1988. }
  1989. return 0;
  1990. }
  1991. static int niu_determine_phy_disposition(struct niu *np)
  1992. {
  1993. struct niu_parent *parent = np->parent;
  1994. u8 plat_type = parent->plat_type;
  1995. const struct niu_phy_template *tp;
  1996. u32 phy_addr_off = 0;
  1997. if (plat_type == PLAT_TYPE_NIU) {
  1998. switch (np->flags &
  1999. (NIU_FLAGS_10G |
  2000. NIU_FLAGS_FIBER |
  2001. NIU_FLAGS_XCVR_SERDES)) {
  2002. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2003. /* 10G Serdes */
  2004. tp = &phy_template_niu_10g_serdes;
  2005. break;
  2006. case NIU_FLAGS_XCVR_SERDES:
  2007. /* 1G Serdes */
  2008. tp = &phy_template_niu_1g_serdes;
  2009. break;
  2010. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2011. /* 10G Fiber */
  2012. default:
  2013. tp = &phy_template_niu_10g_fiber;
  2014. phy_addr_off += np->port;
  2015. break;
  2016. }
  2017. } else {
  2018. switch (np->flags &
  2019. (NIU_FLAGS_10G |
  2020. NIU_FLAGS_FIBER |
  2021. NIU_FLAGS_XCVR_SERDES)) {
  2022. case 0:
  2023. /* 1G copper */
  2024. tp = &phy_template_1g_copper;
  2025. if (plat_type == PLAT_TYPE_VF_P0)
  2026. phy_addr_off = 10;
  2027. else if (plat_type == PLAT_TYPE_VF_P1)
  2028. phy_addr_off = 26;
  2029. phy_addr_off += (np->port ^ 0x3);
  2030. break;
  2031. case NIU_FLAGS_10G:
  2032. /* 10G copper */
  2033. tp = &phy_template_1g_copper;
  2034. break;
  2035. case NIU_FLAGS_FIBER:
  2036. /* 1G fiber */
  2037. tp = &phy_template_1g_fiber;
  2038. break;
  2039. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  2040. /* 10G fiber */
  2041. tp = &phy_template_10g_fiber;
  2042. if (plat_type == PLAT_TYPE_VF_P0 ||
  2043. plat_type == PLAT_TYPE_VF_P1)
  2044. phy_addr_off = 8;
  2045. phy_addr_off += np->port;
  2046. if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
  2047. tp = &phy_template_10g_fiber_hotplug;
  2048. if (np->port == 0)
  2049. phy_addr_off = 8;
  2050. if (np->port == 1)
  2051. phy_addr_off = 12;
  2052. }
  2053. break;
  2054. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  2055. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  2056. case NIU_FLAGS_XCVR_SERDES:
  2057. switch(np->port) {
  2058. case 0:
  2059. case 1:
  2060. tp = &phy_template_10g_serdes;
  2061. break;
  2062. case 2:
  2063. case 3:
  2064. tp = &phy_template_1g_rgmii;
  2065. break;
  2066. default:
  2067. return -EINVAL;
  2068. break;
  2069. }
  2070. phy_addr_off = niu_atca_port_num[np->port];
  2071. break;
  2072. default:
  2073. return -EINVAL;
  2074. }
  2075. }
  2076. np->phy_ops = tp->ops;
  2077. np->phy_addr = tp->phy_addr_base + phy_addr_off;
  2078. return 0;
  2079. }
  2080. static int niu_init_link(struct niu *np)
  2081. {
  2082. struct niu_parent *parent = np->parent;
  2083. int err, ignore;
  2084. if (parent->plat_type == PLAT_TYPE_NIU) {
  2085. err = niu_xcvr_init(np);
  2086. if (err)
  2087. return err;
  2088. msleep(200);
  2089. }
  2090. err = niu_serdes_init(np);
  2091. if (err)
  2092. return err;
  2093. msleep(200);
  2094. err = niu_xcvr_init(np);
  2095. if (!err)
  2096. niu_link_status(np, &ignore);
  2097. return 0;
  2098. }
  2099. static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
  2100. {
  2101. u16 reg0 = addr[4] << 8 | addr[5];
  2102. u16 reg1 = addr[2] << 8 | addr[3];
  2103. u16 reg2 = addr[0] << 8 | addr[1];
  2104. if (np->flags & NIU_FLAGS_XMAC) {
  2105. nw64_mac(XMAC_ADDR0, reg0);
  2106. nw64_mac(XMAC_ADDR1, reg1);
  2107. nw64_mac(XMAC_ADDR2, reg2);
  2108. } else {
  2109. nw64_mac(BMAC_ADDR0, reg0);
  2110. nw64_mac(BMAC_ADDR1, reg1);
  2111. nw64_mac(BMAC_ADDR2, reg2);
  2112. }
  2113. }
  2114. static int niu_num_alt_addr(struct niu *np)
  2115. {
  2116. if (np->flags & NIU_FLAGS_XMAC)
  2117. return XMAC_NUM_ALT_ADDR;
  2118. else
  2119. return BMAC_NUM_ALT_ADDR;
  2120. }
  2121. static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
  2122. {
  2123. u16 reg0 = addr[4] << 8 | addr[5];
  2124. u16 reg1 = addr[2] << 8 | addr[3];
  2125. u16 reg2 = addr[0] << 8 | addr[1];
  2126. if (index >= niu_num_alt_addr(np))
  2127. return -EINVAL;
  2128. if (np->flags & NIU_FLAGS_XMAC) {
  2129. nw64_mac(XMAC_ALT_ADDR0(index), reg0);
  2130. nw64_mac(XMAC_ALT_ADDR1(index), reg1);
  2131. nw64_mac(XMAC_ALT_ADDR2(index), reg2);
  2132. } else {
  2133. nw64_mac(BMAC_ALT_ADDR0(index), reg0);
  2134. nw64_mac(BMAC_ALT_ADDR1(index), reg1);
  2135. nw64_mac(BMAC_ALT_ADDR2(index), reg2);
  2136. }
  2137. return 0;
  2138. }
  2139. static int niu_enable_alt_mac(struct niu *np, int index, int on)
  2140. {
  2141. unsigned long reg;
  2142. u64 val, mask;
  2143. if (index >= niu_num_alt_addr(np))
  2144. return -EINVAL;
  2145. if (np->flags & NIU_FLAGS_XMAC) {
  2146. reg = XMAC_ADDR_CMPEN;
  2147. mask = 1 << index;
  2148. } else {
  2149. reg = BMAC_ADDR_CMPEN;
  2150. mask = 1 << (index + 1);
  2151. }
  2152. val = nr64_mac(reg);
  2153. if (on)
  2154. val |= mask;
  2155. else
  2156. val &= ~mask;
  2157. nw64_mac(reg, val);
  2158. return 0;
  2159. }
  2160. static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
  2161. int num, int mac_pref)
  2162. {
  2163. u64 val = nr64_mac(reg);
  2164. val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
  2165. val |= num;
  2166. if (mac_pref)
  2167. val |= HOST_INFO_MPR;
  2168. nw64_mac(reg, val);
  2169. }
  2170. static int __set_rdc_table_num(struct niu *np,
  2171. int xmac_index, int bmac_index,
  2172. int rdc_table_num, int mac_pref)
  2173. {
  2174. unsigned long reg;
  2175. if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
  2176. return -EINVAL;
  2177. if (np->flags & NIU_FLAGS_XMAC)
  2178. reg = XMAC_HOST_INFO(xmac_index);
  2179. else
  2180. reg = BMAC_HOST_INFO(bmac_index);
  2181. __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
  2182. return 0;
  2183. }
  2184. static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
  2185. int mac_pref)
  2186. {
  2187. return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
  2188. }
  2189. static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
  2190. int mac_pref)
  2191. {
  2192. return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
  2193. }
  2194. static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
  2195. int table_num, int mac_pref)
  2196. {
  2197. if (idx >= niu_num_alt_addr(np))
  2198. return -EINVAL;
  2199. return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
  2200. }
  2201. static u64 vlan_entry_set_parity(u64 reg_val)
  2202. {
  2203. u64 port01_mask;
  2204. u64 port23_mask;
  2205. port01_mask = 0x00ff;
  2206. port23_mask = 0xff00;
  2207. if (hweight64(reg_val & port01_mask) & 1)
  2208. reg_val |= ENET_VLAN_TBL_PARITY0;
  2209. else
  2210. reg_val &= ~ENET_VLAN_TBL_PARITY0;
  2211. if (hweight64(reg_val & port23_mask) & 1)
  2212. reg_val |= ENET_VLAN_TBL_PARITY1;
  2213. else
  2214. reg_val &= ~ENET_VLAN_TBL_PARITY1;
  2215. return reg_val;
  2216. }
  2217. static void vlan_tbl_write(struct niu *np, unsigned long index,
  2218. int port, int vpr, int rdc_table)
  2219. {
  2220. u64 reg_val = nr64(ENET_VLAN_TBL(index));
  2221. reg_val &= ~((ENET_VLAN_TBL_VPR |
  2222. ENET_VLAN_TBL_VLANRDCTBLN) <<
  2223. ENET_VLAN_TBL_SHIFT(port));
  2224. if (vpr)
  2225. reg_val |= (ENET_VLAN_TBL_VPR <<
  2226. ENET_VLAN_TBL_SHIFT(port));
  2227. reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
  2228. reg_val = vlan_entry_set_parity(reg_val);
  2229. nw64(ENET_VLAN_TBL(index), reg_val);
  2230. }
  2231. static void vlan_tbl_clear(struct niu *np)
  2232. {
  2233. int i;
  2234. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
  2235. nw64(ENET_VLAN_TBL(i), 0);
  2236. }
  2237. static int tcam_wait_bit(struct niu *np, u64 bit)
  2238. {
  2239. int limit = 1000;
  2240. while (--limit > 0) {
  2241. if (nr64(TCAM_CTL) & bit)
  2242. break;
  2243. udelay(1);
  2244. }
  2245. if (limit < 0)
  2246. return -ENODEV;
  2247. return 0;
  2248. }
  2249. static int tcam_flush(struct niu *np, int index)
  2250. {
  2251. nw64(TCAM_KEY_0, 0x00);
  2252. nw64(TCAM_KEY_MASK_0, 0xff);
  2253. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2254. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2255. }
  2256. #if 0
  2257. static int tcam_read(struct niu *np, int index,
  2258. u64 *key, u64 *mask)
  2259. {
  2260. int err;
  2261. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
  2262. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2263. if (!err) {
  2264. key[0] = nr64(TCAM_KEY_0);
  2265. key[1] = nr64(TCAM_KEY_1);
  2266. key[2] = nr64(TCAM_KEY_2);
  2267. key[3] = nr64(TCAM_KEY_3);
  2268. mask[0] = nr64(TCAM_KEY_MASK_0);
  2269. mask[1] = nr64(TCAM_KEY_MASK_1);
  2270. mask[2] = nr64(TCAM_KEY_MASK_2);
  2271. mask[3] = nr64(TCAM_KEY_MASK_3);
  2272. }
  2273. return err;
  2274. }
  2275. #endif
  2276. static int tcam_write(struct niu *np, int index,
  2277. u64 *key, u64 *mask)
  2278. {
  2279. nw64(TCAM_KEY_0, key[0]);
  2280. nw64(TCAM_KEY_1, key[1]);
  2281. nw64(TCAM_KEY_2, key[2]);
  2282. nw64(TCAM_KEY_3, key[3]);
  2283. nw64(TCAM_KEY_MASK_0, mask[0]);
  2284. nw64(TCAM_KEY_MASK_1, mask[1]);
  2285. nw64(TCAM_KEY_MASK_2, mask[2]);
  2286. nw64(TCAM_KEY_MASK_3, mask[3]);
  2287. nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
  2288. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2289. }
  2290. #if 0
  2291. static int tcam_assoc_read(struct niu *np, int index, u64 *data)
  2292. {
  2293. int err;
  2294. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
  2295. err = tcam_wait_bit(np, TCAM_CTL_STAT);
  2296. if (!err)
  2297. *data = nr64(TCAM_KEY_1);
  2298. return err;
  2299. }
  2300. #endif
  2301. static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
  2302. {
  2303. nw64(TCAM_KEY_1, assoc_data);
  2304. nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
  2305. return tcam_wait_bit(np, TCAM_CTL_STAT);
  2306. }
  2307. static void tcam_enable(struct niu *np, int on)
  2308. {
  2309. u64 val = nr64(FFLP_CFG_1);
  2310. if (on)
  2311. val &= ~FFLP_CFG_1_TCAM_DIS;
  2312. else
  2313. val |= FFLP_CFG_1_TCAM_DIS;
  2314. nw64(FFLP_CFG_1, val);
  2315. }
  2316. static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
  2317. {
  2318. u64 val = nr64(FFLP_CFG_1);
  2319. val &= ~(FFLP_CFG_1_FFLPINITDONE |
  2320. FFLP_CFG_1_CAMLAT |
  2321. FFLP_CFG_1_CAMRATIO);
  2322. val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
  2323. val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
  2324. nw64(FFLP_CFG_1, val);
  2325. val = nr64(FFLP_CFG_1);
  2326. val |= FFLP_CFG_1_FFLPINITDONE;
  2327. nw64(FFLP_CFG_1, val);
  2328. }
  2329. static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
  2330. int on)
  2331. {
  2332. unsigned long reg;
  2333. u64 val;
  2334. if (class < CLASS_CODE_ETHERTYPE1 ||
  2335. class > CLASS_CODE_ETHERTYPE2)
  2336. return -EINVAL;
  2337. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2338. val = nr64(reg);
  2339. if (on)
  2340. val |= L2_CLS_VLD;
  2341. else
  2342. val &= ~L2_CLS_VLD;
  2343. nw64(reg, val);
  2344. return 0;
  2345. }
  2346. #if 0
  2347. static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
  2348. u64 ether_type)
  2349. {
  2350. unsigned long reg;
  2351. u64 val;
  2352. if (class < CLASS_CODE_ETHERTYPE1 ||
  2353. class > CLASS_CODE_ETHERTYPE2 ||
  2354. (ether_type & ~(u64)0xffff) != 0)
  2355. return -EINVAL;
  2356. reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
  2357. val = nr64(reg);
  2358. val &= ~L2_CLS_ETYPE;
  2359. val |= (ether_type << L2_CLS_ETYPE_SHIFT);
  2360. nw64(reg, val);
  2361. return 0;
  2362. }
  2363. #endif
  2364. static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
  2365. int on)
  2366. {
  2367. unsigned long reg;
  2368. u64 val;
  2369. if (class < CLASS_CODE_USER_PROG1 ||
  2370. class > CLASS_CODE_USER_PROG4)
  2371. return -EINVAL;
  2372. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2373. val = nr64(reg);
  2374. if (on)
  2375. val |= L3_CLS_VALID;
  2376. else
  2377. val &= ~L3_CLS_VALID;
  2378. nw64(reg, val);
  2379. return 0;
  2380. }
  2381. #if 0
  2382. static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
  2383. int ipv6, u64 protocol_id,
  2384. u64 tos_mask, u64 tos_val)
  2385. {
  2386. unsigned long reg;
  2387. u64 val;
  2388. if (class < CLASS_CODE_USER_PROG1 ||
  2389. class > CLASS_CODE_USER_PROG4 ||
  2390. (protocol_id & ~(u64)0xff) != 0 ||
  2391. (tos_mask & ~(u64)0xff) != 0 ||
  2392. (tos_val & ~(u64)0xff) != 0)
  2393. return -EINVAL;
  2394. reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
  2395. val = nr64(reg);
  2396. val &= ~(L3_CLS_IPVER | L3_CLS_PID |
  2397. L3_CLS_TOSMASK | L3_CLS_TOS);
  2398. if (ipv6)
  2399. val |= L3_CLS_IPVER;
  2400. val |= (protocol_id << L3_CLS_PID_SHIFT);
  2401. val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
  2402. val |= (tos_val << L3_CLS_TOS_SHIFT);
  2403. nw64(reg, val);
  2404. return 0;
  2405. }
  2406. #endif
  2407. static int tcam_early_init(struct niu *np)
  2408. {
  2409. unsigned long i;
  2410. int err;
  2411. tcam_enable(np, 0);
  2412. tcam_set_lat_and_ratio(np,
  2413. DEFAULT_TCAM_LATENCY,
  2414. DEFAULT_TCAM_ACCESS_RATIO);
  2415. for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
  2416. err = tcam_user_eth_class_enable(np, i, 0);
  2417. if (err)
  2418. return err;
  2419. }
  2420. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
  2421. err = tcam_user_ip_class_enable(np, i, 0);
  2422. if (err)
  2423. return err;
  2424. }
  2425. return 0;
  2426. }
  2427. static int tcam_flush_all(struct niu *np)
  2428. {
  2429. unsigned long i;
  2430. for (i = 0; i < np->parent->tcam_num_entries; i++) {
  2431. int err = tcam_flush(np, i);
  2432. if (err)
  2433. return err;
  2434. }
  2435. return 0;
  2436. }
  2437. static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
  2438. {
  2439. return ((u64)index | (num_entries == 1 ?
  2440. HASH_TBL_ADDR_AUTOINC : 0));
  2441. }
  2442. #if 0
  2443. static int hash_read(struct niu *np, unsigned long partition,
  2444. unsigned long index, unsigned long num_entries,
  2445. u64 *data)
  2446. {
  2447. u64 val = hash_addr_regval(index, num_entries);
  2448. unsigned long i;
  2449. if (partition >= FCRAM_NUM_PARTITIONS ||
  2450. index + num_entries > FCRAM_SIZE)
  2451. return -EINVAL;
  2452. nw64(HASH_TBL_ADDR(partition), val);
  2453. for (i = 0; i < num_entries; i++)
  2454. data[i] = nr64(HASH_TBL_DATA(partition));
  2455. return 0;
  2456. }
  2457. #endif
  2458. static int hash_write(struct niu *np, unsigned long partition,
  2459. unsigned long index, unsigned long num_entries,
  2460. u64 *data)
  2461. {
  2462. u64 val = hash_addr_regval(index, num_entries);
  2463. unsigned long i;
  2464. if (partition >= FCRAM_NUM_PARTITIONS ||
  2465. index + (num_entries * 8) > FCRAM_SIZE)
  2466. return -EINVAL;
  2467. nw64(HASH_TBL_ADDR(partition), val);
  2468. for (i = 0; i < num_entries; i++)
  2469. nw64(HASH_TBL_DATA(partition), data[i]);
  2470. return 0;
  2471. }
  2472. static void fflp_reset(struct niu *np)
  2473. {
  2474. u64 val;
  2475. nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
  2476. udelay(10);
  2477. nw64(FFLP_CFG_1, 0);
  2478. val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
  2479. nw64(FFLP_CFG_1, val);
  2480. }
  2481. static void fflp_set_timings(struct niu *np)
  2482. {
  2483. u64 val = nr64(FFLP_CFG_1);
  2484. val &= ~FFLP_CFG_1_FFLPINITDONE;
  2485. val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
  2486. nw64(FFLP_CFG_1, val);
  2487. val = nr64(FFLP_CFG_1);
  2488. val |= FFLP_CFG_1_FFLPINITDONE;
  2489. nw64(FFLP_CFG_1, val);
  2490. val = nr64(FCRAM_REF_TMR);
  2491. val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
  2492. val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
  2493. val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
  2494. nw64(FCRAM_REF_TMR, val);
  2495. }
  2496. static int fflp_set_partition(struct niu *np, u64 partition,
  2497. u64 mask, u64 base, int enable)
  2498. {
  2499. unsigned long reg;
  2500. u64 val;
  2501. if (partition >= FCRAM_NUM_PARTITIONS ||
  2502. (mask & ~(u64)0x1f) != 0 ||
  2503. (base & ~(u64)0x1f) != 0)
  2504. return -EINVAL;
  2505. reg = FLW_PRT_SEL(partition);
  2506. val = nr64(reg);
  2507. val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
  2508. val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
  2509. val |= (base << FLW_PRT_SEL_BASE_SHIFT);
  2510. if (enable)
  2511. val |= FLW_PRT_SEL_EXT;
  2512. nw64(reg, val);
  2513. return 0;
  2514. }
  2515. static int fflp_disable_all_partitions(struct niu *np)
  2516. {
  2517. unsigned long i;
  2518. for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
  2519. int err = fflp_set_partition(np, 0, 0, 0, 0);
  2520. if (err)
  2521. return err;
  2522. }
  2523. return 0;
  2524. }
  2525. static void fflp_llcsnap_enable(struct niu *np, int on)
  2526. {
  2527. u64 val = nr64(FFLP_CFG_1);
  2528. if (on)
  2529. val |= FFLP_CFG_1_LLCSNAP;
  2530. else
  2531. val &= ~FFLP_CFG_1_LLCSNAP;
  2532. nw64(FFLP_CFG_1, val);
  2533. }
  2534. static void fflp_errors_enable(struct niu *np, int on)
  2535. {
  2536. u64 val = nr64(FFLP_CFG_1);
  2537. if (on)
  2538. val &= ~FFLP_CFG_1_ERRORDIS;
  2539. else
  2540. val |= FFLP_CFG_1_ERRORDIS;
  2541. nw64(FFLP_CFG_1, val);
  2542. }
  2543. static int fflp_hash_clear(struct niu *np)
  2544. {
  2545. struct fcram_hash_ipv4 ent;
  2546. unsigned long i;
  2547. /* IPV4 hash entry with valid bit clear, rest is don't care. */
  2548. memset(&ent, 0, sizeof(ent));
  2549. ent.header = HASH_HEADER_EXT;
  2550. for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
  2551. int err = hash_write(np, 0, i, 1, (u64 *) &ent);
  2552. if (err)
  2553. return err;
  2554. }
  2555. return 0;
  2556. }
  2557. static int fflp_early_init(struct niu *np)
  2558. {
  2559. struct niu_parent *parent;
  2560. unsigned long flags;
  2561. int err;
  2562. niu_lock_parent(np, flags);
  2563. parent = np->parent;
  2564. err = 0;
  2565. if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
  2566. niudbg(PROBE, "fflp_early_init: Initting hw on port %u\n",
  2567. np->port);
  2568. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2569. fflp_reset(np);
  2570. fflp_set_timings(np);
  2571. err = fflp_disable_all_partitions(np);
  2572. if (err) {
  2573. niudbg(PROBE, "fflp_disable_all_partitions "
  2574. "failed, err=%d\n", err);
  2575. goto out;
  2576. }
  2577. }
  2578. err = tcam_early_init(np);
  2579. if (err) {
  2580. niudbg(PROBE, "tcam_early_init failed, err=%d\n",
  2581. err);
  2582. goto out;
  2583. }
  2584. fflp_llcsnap_enable(np, 1);
  2585. fflp_errors_enable(np, 0);
  2586. nw64(H1POLY, 0);
  2587. nw64(H2POLY, 0);
  2588. err = tcam_flush_all(np);
  2589. if (err) {
  2590. niudbg(PROBE, "tcam_flush_all failed, err=%d\n",
  2591. err);
  2592. goto out;
  2593. }
  2594. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  2595. err = fflp_hash_clear(np);
  2596. if (err) {
  2597. niudbg(PROBE, "fflp_hash_clear failed, "
  2598. "err=%d\n", err);
  2599. goto out;
  2600. }
  2601. }
  2602. vlan_tbl_clear(np);
  2603. niudbg(PROBE, "fflp_early_init: Success\n");
  2604. parent->flags |= PARENT_FLGS_CLS_HWINIT;
  2605. }
  2606. out:
  2607. niu_unlock_parent(np, flags);
  2608. return err;
  2609. }
  2610. static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
  2611. {
  2612. if (class_code < CLASS_CODE_USER_PROG1 ||
  2613. class_code > CLASS_CODE_SCTP_IPV6)
  2614. return -EINVAL;
  2615. nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2616. return 0;
  2617. }
  2618. static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
  2619. {
  2620. if (class_code < CLASS_CODE_USER_PROG1 ||
  2621. class_code > CLASS_CODE_SCTP_IPV6)
  2622. return -EINVAL;
  2623. nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
  2624. return 0;
  2625. }
  2626. static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
  2627. u32 offset, u32 size)
  2628. {
  2629. int i = skb_shinfo(skb)->nr_frags;
  2630. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2631. frag->page = page;
  2632. frag->page_offset = offset;
  2633. frag->size = size;
  2634. skb->len += size;
  2635. skb->data_len += size;
  2636. skb->truesize += size;
  2637. skb_shinfo(skb)->nr_frags = i + 1;
  2638. }
  2639. static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
  2640. {
  2641. a >>= PAGE_SHIFT;
  2642. a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
  2643. return (a & (MAX_RBR_RING_SIZE - 1));
  2644. }
  2645. static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
  2646. struct page ***link)
  2647. {
  2648. unsigned int h = niu_hash_rxaddr(rp, addr);
  2649. struct page *p, **pp;
  2650. addr &= PAGE_MASK;
  2651. pp = &rp->rxhash[h];
  2652. for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
  2653. if (p->index == addr) {
  2654. *link = pp;
  2655. break;
  2656. }
  2657. }
  2658. return p;
  2659. }
  2660. static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
  2661. {
  2662. unsigned int h = niu_hash_rxaddr(rp, base);
  2663. page->index = base;
  2664. page->mapping = (struct address_space *) rp->rxhash[h];
  2665. rp->rxhash[h] = page;
  2666. }
  2667. static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
  2668. gfp_t mask, int start_index)
  2669. {
  2670. struct page *page;
  2671. u64 addr;
  2672. int i;
  2673. page = alloc_page(mask);
  2674. if (!page)
  2675. return -ENOMEM;
  2676. addr = np->ops->map_page(np->device, page, 0,
  2677. PAGE_SIZE, DMA_FROM_DEVICE);
  2678. niu_hash_page(rp, page, addr);
  2679. if (rp->rbr_blocks_per_page > 1)
  2680. atomic_add(rp->rbr_blocks_per_page - 1,
  2681. &compound_head(page)->_count);
  2682. for (i = 0; i < rp->rbr_blocks_per_page; i++) {
  2683. __le32 *rbr = &rp->rbr[start_index + i];
  2684. *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
  2685. addr += rp->rbr_block_size;
  2686. }
  2687. return 0;
  2688. }
  2689. static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2690. {
  2691. int index = rp->rbr_index;
  2692. rp->rbr_pending++;
  2693. if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
  2694. int err = niu_rbr_add_page(np, rp, mask, index);
  2695. if (unlikely(err)) {
  2696. rp->rbr_pending--;
  2697. return;
  2698. }
  2699. rp->rbr_index += rp->rbr_blocks_per_page;
  2700. BUG_ON(rp->rbr_index > rp->rbr_table_size);
  2701. if (rp->rbr_index == rp->rbr_table_size)
  2702. rp->rbr_index = 0;
  2703. if (rp->rbr_pending >= rp->rbr_kick_thresh) {
  2704. nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
  2705. rp->rbr_pending = 0;
  2706. }
  2707. }
  2708. }
  2709. static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
  2710. {
  2711. unsigned int index = rp->rcr_index;
  2712. int num_rcr = 0;
  2713. rp->rx_dropped++;
  2714. while (1) {
  2715. struct page *page, **link;
  2716. u64 addr, val;
  2717. u32 rcr_size;
  2718. num_rcr++;
  2719. val = le64_to_cpup(&rp->rcr[index]);
  2720. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2721. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2722. page = niu_find_rxpage(rp, addr, &link);
  2723. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2724. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2725. if ((page->index + PAGE_SIZE) - rcr_size == addr) {
  2726. *link = (struct page *) page->mapping;
  2727. np->ops->unmap_page(np->device, page->index,
  2728. PAGE_SIZE, DMA_FROM_DEVICE);
  2729. page->index = 0;
  2730. page->mapping = NULL;
  2731. __free_page(page);
  2732. rp->rbr_refill_pending++;
  2733. }
  2734. index = NEXT_RCR(rp, index);
  2735. if (!(val & RCR_ENTRY_MULTI))
  2736. break;
  2737. }
  2738. rp->rcr_index = index;
  2739. return num_rcr;
  2740. }
  2741. static int niu_process_rx_pkt(struct niu *np, struct rx_ring_info *rp)
  2742. {
  2743. unsigned int index = rp->rcr_index;
  2744. struct sk_buff *skb;
  2745. int len, num_rcr;
  2746. skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
  2747. if (unlikely(!skb))
  2748. return niu_rx_pkt_ignore(np, rp);
  2749. num_rcr = 0;
  2750. while (1) {
  2751. struct page *page, **link;
  2752. u32 rcr_size, append_size;
  2753. u64 addr, val, off;
  2754. num_rcr++;
  2755. val = le64_to_cpup(&rp->rcr[index]);
  2756. len = (val & RCR_ENTRY_L2_LEN) >>
  2757. RCR_ENTRY_L2_LEN_SHIFT;
  2758. len -= ETH_FCS_LEN;
  2759. addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
  2760. RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
  2761. page = niu_find_rxpage(rp, addr, &link);
  2762. rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
  2763. RCR_ENTRY_PKTBUFSZ_SHIFT];
  2764. off = addr & ~PAGE_MASK;
  2765. append_size = rcr_size;
  2766. if (num_rcr == 1) {
  2767. int ptype;
  2768. off += 2;
  2769. append_size -= 2;
  2770. ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
  2771. if ((ptype == RCR_PKT_TYPE_TCP ||
  2772. ptype == RCR_PKT_TYPE_UDP) &&
  2773. !(val & (RCR_ENTRY_NOPORT |
  2774. RCR_ENTRY_ERROR)))
  2775. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2776. else
  2777. skb->ip_summed = CHECKSUM_NONE;
  2778. }
  2779. if (!(val & RCR_ENTRY_MULTI))
  2780. append_size = len - skb->len;
  2781. niu_rx_skb_append(skb, page, off, append_size);
  2782. if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
  2783. *link = (struct page *) page->mapping;
  2784. np->ops->unmap_page(np->device, page->index,
  2785. PAGE_SIZE, DMA_FROM_DEVICE);
  2786. page->index = 0;
  2787. page->mapping = NULL;
  2788. rp->rbr_refill_pending++;
  2789. } else
  2790. get_page(page);
  2791. index = NEXT_RCR(rp, index);
  2792. if (!(val & RCR_ENTRY_MULTI))
  2793. break;
  2794. }
  2795. rp->rcr_index = index;
  2796. skb_reserve(skb, NET_IP_ALIGN);
  2797. __pskb_pull_tail(skb, min(len, NIU_RXPULL_MAX));
  2798. rp->rx_packets++;
  2799. rp->rx_bytes += skb->len;
  2800. skb->protocol = eth_type_trans(skb, np->dev);
  2801. netif_receive_skb(skb);
  2802. return num_rcr;
  2803. }
  2804. static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
  2805. {
  2806. int blocks_per_page = rp->rbr_blocks_per_page;
  2807. int err, index = rp->rbr_index;
  2808. err = 0;
  2809. while (index < (rp->rbr_table_size - blocks_per_page)) {
  2810. err = niu_rbr_add_page(np, rp, mask, index);
  2811. if (err)
  2812. break;
  2813. index += blocks_per_page;
  2814. }
  2815. rp->rbr_index = index;
  2816. return err;
  2817. }
  2818. static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
  2819. {
  2820. int i;
  2821. for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
  2822. struct page *page;
  2823. page = rp->rxhash[i];
  2824. while (page) {
  2825. struct page *next = (struct page *) page->mapping;
  2826. u64 base = page->index;
  2827. np->ops->unmap_page(np->device, base, PAGE_SIZE,
  2828. DMA_FROM_DEVICE);
  2829. page->index = 0;
  2830. page->mapping = NULL;
  2831. __free_page(page);
  2832. page = next;
  2833. }
  2834. }
  2835. for (i = 0; i < rp->rbr_table_size; i++)
  2836. rp->rbr[i] = cpu_to_le32(0);
  2837. rp->rbr_index = 0;
  2838. }
  2839. static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
  2840. {
  2841. struct tx_buff_info *tb = &rp->tx_buffs[idx];
  2842. struct sk_buff *skb = tb->skb;
  2843. struct tx_pkt_hdr *tp;
  2844. u64 tx_flags;
  2845. int i, len;
  2846. tp = (struct tx_pkt_hdr *) skb->data;
  2847. tx_flags = le64_to_cpup(&tp->flags);
  2848. rp->tx_packets++;
  2849. rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
  2850. ((tx_flags & TXHDR_PAD) / 2));
  2851. len = skb_headlen(skb);
  2852. np->ops->unmap_single(np->device, tb->mapping,
  2853. len, DMA_TO_DEVICE);
  2854. if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
  2855. rp->mark_pending--;
  2856. tb->skb = NULL;
  2857. do {
  2858. idx = NEXT_TX(rp, idx);
  2859. len -= MAX_TX_DESC_LEN;
  2860. } while (len > 0);
  2861. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2862. tb = &rp->tx_buffs[idx];
  2863. BUG_ON(tb->skb != NULL);
  2864. np->ops->unmap_page(np->device, tb->mapping,
  2865. skb_shinfo(skb)->frags[i].size,
  2866. DMA_TO_DEVICE);
  2867. idx = NEXT_TX(rp, idx);
  2868. }
  2869. dev_kfree_skb(skb);
  2870. return idx;
  2871. }
  2872. #define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
  2873. static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
  2874. {
  2875. struct netdev_queue *txq;
  2876. u16 pkt_cnt, tmp;
  2877. int cons, index;
  2878. u64 cs;
  2879. index = (rp - np->tx_rings);
  2880. txq = netdev_get_tx_queue(np->dev, index);
  2881. cs = rp->tx_cs;
  2882. if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
  2883. goto out;
  2884. tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
  2885. pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
  2886. (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
  2887. rp->last_pkt_cnt = tmp;
  2888. cons = rp->cons;
  2889. niudbg(TX_DONE, "%s: niu_tx_work() pkt_cnt[%u] cons[%d]\n",
  2890. np->dev->name, pkt_cnt, cons);
  2891. while (pkt_cnt--)
  2892. cons = release_tx_packet(np, rp, cons);
  2893. rp->cons = cons;
  2894. smp_mb();
  2895. out:
  2896. if (unlikely(netif_tx_queue_stopped(txq) &&
  2897. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
  2898. __netif_tx_lock(txq, smp_processor_id());
  2899. if (netif_tx_queue_stopped(txq) &&
  2900. (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
  2901. netif_tx_wake_queue(txq);
  2902. __netif_tx_unlock(txq);
  2903. }
  2904. }
  2905. static int niu_rx_work(struct niu *np, struct rx_ring_info *rp, int budget)
  2906. {
  2907. int qlen, rcr_done = 0, work_done = 0;
  2908. struct rxdma_mailbox *mbox = rp->mbox;
  2909. u64 stat;
  2910. #if 1
  2911. stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  2912. qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
  2913. #else
  2914. stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  2915. qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
  2916. #endif
  2917. mbox->rx_dma_ctl_stat = 0;
  2918. mbox->rcrstat_a = 0;
  2919. niudbg(RX_STATUS, "%s: niu_rx_work(chan[%d]), stat[%llx] qlen=%d\n",
  2920. np->dev->name, rp->rx_channel, (unsigned long long) stat, qlen);
  2921. rcr_done = work_done = 0;
  2922. qlen = min(qlen, budget);
  2923. while (work_done < qlen) {
  2924. rcr_done += niu_process_rx_pkt(np, rp);
  2925. work_done++;
  2926. }
  2927. if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
  2928. unsigned int i;
  2929. for (i = 0; i < rp->rbr_refill_pending; i++)
  2930. niu_rbr_refill(np, rp, GFP_ATOMIC);
  2931. rp->rbr_refill_pending = 0;
  2932. }
  2933. stat = (RX_DMA_CTL_STAT_MEX |
  2934. ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
  2935. ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
  2936. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
  2937. return work_done;
  2938. }
  2939. static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
  2940. {
  2941. u64 v0 = lp->v0;
  2942. u32 tx_vec = (v0 >> 32);
  2943. u32 rx_vec = (v0 & 0xffffffff);
  2944. int i, work_done = 0;
  2945. niudbg(INTR, "%s: niu_poll_core() v0[%016llx]\n",
  2946. np->dev->name, (unsigned long long) v0);
  2947. for (i = 0; i < np->num_tx_rings; i++) {
  2948. struct tx_ring_info *rp = &np->tx_rings[i];
  2949. if (tx_vec & (1 << rp->tx_channel))
  2950. niu_tx_work(np, rp);
  2951. nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
  2952. }
  2953. for (i = 0; i < np->num_rx_rings; i++) {
  2954. struct rx_ring_info *rp = &np->rx_rings[i];
  2955. if (rx_vec & (1 << rp->rx_channel)) {
  2956. int this_work_done;
  2957. this_work_done = niu_rx_work(np, rp,
  2958. budget);
  2959. budget -= this_work_done;
  2960. work_done += this_work_done;
  2961. }
  2962. nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
  2963. }
  2964. return work_done;
  2965. }
  2966. static int niu_poll(struct napi_struct *napi, int budget)
  2967. {
  2968. struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
  2969. struct niu *np = lp->np;
  2970. int work_done;
  2971. work_done = niu_poll_core(np, lp, budget);
  2972. if (work_done < budget) {
  2973. netif_rx_complete(np->dev, napi);
  2974. niu_ldg_rearm(np, lp, 1);
  2975. }
  2976. return work_done;
  2977. }
  2978. static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
  2979. u64 stat)
  2980. {
  2981. dev_err(np->device, PFX "%s: RX channel %u errors ( ",
  2982. np->dev->name, rp->rx_channel);
  2983. if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
  2984. printk("RBR_TMOUT ");
  2985. if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
  2986. printk("RSP_CNT ");
  2987. if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
  2988. printk("BYTE_EN_BUS ");
  2989. if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
  2990. printk("RSP_DAT ");
  2991. if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
  2992. printk("RCR_ACK ");
  2993. if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
  2994. printk("RCR_SHA_PAR ");
  2995. if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
  2996. printk("RBR_PRE_PAR ");
  2997. if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
  2998. printk("CONFIG ");
  2999. if (stat & RX_DMA_CTL_STAT_RCRINCON)
  3000. printk("RCRINCON ");
  3001. if (stat & RX_DMA_CTL_STAT_RCRFULL)
  3002. printk("RCRFULL ");
  3003. if (stat & RX_DMA_CTL_STAT_RBRFULL)
  3004. printk("RBRFULL ");
  3005. if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
  3006. printk("RBRLOGPAGE ");
  3007. if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
  3008. printk("CFIGLOGPAGE ");
  3009. if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
  3010. printk("DC_FIDO ");
  3011. printk(")\n");
  3012. }
  3013. static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
  3014. {
  3015. u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
  3016. int err = 0;
  3017. if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
  3018. RX_DMA_CTL_STAT_PORT_FATAL))
  3019. err = -EINVAL;
  3020. if (err) {
  3021. dev_err(np->device, PFX "%s: RX channel %u error, stat[%llx]\n",
  3022. np->dev->name, rp->rx_channel,
  3023. (unsigned long long) stat);
  3024. niu_log_rxchan_errors(np, rp, stat);
  3025. }
  3026. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3027. stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
  3028. return err;
  3029. }
  3030. static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
  3031. u64 cs)
  3032. {
  3033. dev_err(np->device, PFX "%s: TX channel %u errors ( ",
  3034. np->dev->name, rp->tx_channel);
  3035. if (cs & TX_CS_MBOX_ERR)
  3036. printk("MBOX ");
  3037. if (cs & TX_CS_PKT_SIZE_ERR)
  3038. printk("PKT_SIZE ");
  3039. if (cs & TX_CS_TX_RING_OFLOW)
  3040. printk("TX_RING_OFLOW ");
  3041. if (cs & TX_CS_PREF_BUF_PAR_ERR)
  3042. printk("PREF_BUF_PAR ");
  3043. if (cs & TX_CS_NACK_PREF)
  3044. printk("NACK_PREF ");
  3045. if (cs & TX_CS_NACK_PKT_RD)
  3046. printk("NACK_PKT_RD ");
  3047. if (cs & TX_CS_CONF_PART_ERR)
  3048. printk("CONF_PART ");
  3049. if (cs & TX_CS_PKT_PRT_ERR)
  3050. printk("PKT_PTR ");
  3051. printk(")\n");
  3052. }
  3053. static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
  3054. {
  3055. u64 cs, logh, logl;
  3056. cs = nr64(TX_CS(rp->tx_channel));
  3057. logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
  3058. logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
  3059. dev_err(np->device, PFX "%s: TX channel %u error, "
  3060. "cs[%llx] logh[%llx] logl[%llx]\n",
  3061. np->dev->name, rp->tx_channel,
  3062. (unsigned long long) cs,
  3063. (unsigned long long) logh,
  3064. (unsigned long long) logl);
  3065. niu_log_txchan_errors(np, rp, cs);
  3066. return -ENODEV;
  3067. }
  3068. static int niu_mif_interrupt(struct niu *np)
  3069. {
  3070. u64 mif_status = nr64(MIF_STATUS);
  3071. int phy_mdint = 0;
  3072. if (np->flags & NIU_FLAGS_XMAC) {
  3073. u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
  3074. if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
  3075. phy_mdint = 1;
  3076. }
  3077. dev_err(np->device, PFX "%s: MIF interrupt, "
  3078. "stat[%llx] phy_mdint(%d)\n",
  3079. np->dev->name, (unsigned long long) mif_status, phy_mdint);
  3080. return -ENODEV;
  3081. }
  3082. static void niu_xmac_interrupt(struct niu *np)
  3083. {
  3084. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  3085. u64 val;
  3086. val = nr64_mac(XTXMAC_STATUS);
  3087. if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
  3088. mp->tx_frames += TXMAC_FRM_CNT_COUNT;
  3089. if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
  3090. mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
  3091. if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
  3092. mp->tx_fifo_errors++;
  3093. if (val & XTXMAC_STATUS_TXMAC_OFLOW)
  3094. mp->tx_overflow_errors++;
  3095. if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
  3096. mp->tx_max_pkt_size_errors++;
  3097. if (val & XTXMAC_STATUS_TXMAC_UFLOW)
  3098. mp->tx_underflow_errors++;
  3099. val = nr64_mac(XRXMAC_STATUS);
  3100. if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
  3101. mp->rx_local_faults++;
  3102. if (val & XRXMAC_STATUS_RFLT_DET)
  3103. mp->rx_remote_faults++;
  3104. if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
  3105. mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
  3106. if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
  3107. mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
  3108. if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
  3109. mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
  3110. if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
  3111. mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
  3112. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3113. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3114. if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
  3115. mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
  3116. if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
  3117. mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
  3118. if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
  3119. mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
  3120. if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
  3121. mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
  3122. if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
  3123. mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
  3124. if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
  3125. mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
  3126. if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
  3127. mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
  3128. if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
  3129. mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
  3130. if (val & XRXMAC_STAT_MSK_RXOCTET_CNT_EXP)
  3131. mp->rx_octets += RXMAC_BT_CNT_COUNT;
  3132. if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
  3133. mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
  3134. if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
  3135. mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
  3136. if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
  3137. mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
  3138. if (val & XRXMAC_STATUS_RXUFLOW)
  3139. mp->rx_underflows++;
  3140. if (val & XRXMAC_STATUS_RXOFLOW)
  3141. mp->rx_overflows++;
  3142. val = nr64_mac(XMAC_FC_STAT);
  3143. if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
  3144. mp->pause_off_state++;
  3145. if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
  3146. mp->pause_on_state++;
  3147. if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
  3148. mp->pause_received++;
  3149. }
  3150. static void niu_bmac_interrupt(struct niu *np)
  3151. {
  3152. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  3153. u64 val;
  3154. val = nr64_mac(BTXMAC_STATUS);
  3155. if (val & BTXMAC_STATUS_UNDERRUN)
  3156. mp->tx_underflow_errors++;
  3157. if (val & BTXMAC_STATUS_MAX_PKT_ERR)
  3158. mp->tx_max_pkt_size_errors++;
  3159. if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
  3160. mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
  3161. if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
  3162. mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
  3163. val = nr64_mac(BRXMAC_STATUS);
  3164. if (val & BRXMAC_STATUS_OVERFLOW)
  3165. mp->rx_overflows++;
  3166. if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
  3167. mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
  3168. if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
  3169. mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3170. if (val & BRXMAC_STATUS_CRC_ERR_EXP)
  3171. mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
  3172. if (val & BRXMAC_STATUS_LEN_ERR_EXP)
  3173. mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
  3174. val = nr64_mac(BMAC_CTRL_STATUS);
  3175. if (val & BMAC_CTRL_STATUS_NOPAUSE)
  3176. mp->pause_off_state++;
  3177. if (val & BMAC_CTRL_STATUS_PAUSE)
  3178. mp->pause_on_state++;
  3179. if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
  3180. mp->pause_received++;
  3181. }
  3182. static int niu_mac_interrupt(struct niu *np)
  3183. {
  3184. if (np->flags & NIU_FLAGS_XMAC)
  3185. niu_xmac_interrupt(np);
  3186. else
  3187. niu_bmac_interrupt(np);
  3188. return 0;
  3189. }
  3190. static void niu_log_device_error(struct niu *np, u64 stat)
  3191. {
  3192. dev_err(np->device, PFX "%s: Core device errors ( ",
  3193. np->dev->name);
  3194. if (stat & SYS_ERR_MASK_META2)
  3195. printk("META2 ");
  3196. if (stat & SYS_ERR_MASK_META1)
  3197. printk("META1 ");
  3198. if (stat & SYS_ERR_MASK_PEU)
  3199. printk("PEU ");
  3200. if (stat & SYS_ERR_MASK_TXC)
  3201. printk("TXC ");
  3202. if (stat & SYS_ERR_MASK_RDMC)
  3203. printk("RDMC ");
  3204. if (stat & SYS_ERR_MASK_TDMC)
  3205. printk("TDMC ");
  3206. if (stat & SYS_ERR_MASK_ZCP)
  3207. printk("ZCP ");
  3208. if (stat & SYS_ERR_MASK_FFLP)
  3209. printk("FFLP ");
  3210. if (stat & SYS_ERR_MASK_IPP)
  3211. printk("IPP ");
  3212. if (stat & SYS_ERR_MASK_MAC)
  3213. printk("MAC ");
  3214. if (stat & SYS_ERR_MASK_SMX)
  3215. printk("SMX ");
  3216. printk(")\n");
  3217. }
  3218. static int niu_device_error(struct niu *np)
  3219. {
  3220. u64 stat = nr64(SYS_ERR_STAT);
  3221. dev_err(np->device, PFX "%s: Core device error, stat[%llx]\n",
  3222. np->dev->name, (unsigned long long) stat);
  3223. niu_log_device_error(np, stat);
  3224. return -ENODEV;
  3225. }
  3226. static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
  3227. u64 v0, u64 v1, u64 v2)
  3228. {
  3229. int i, err = 0;
  3230. lp->v0 = v0;
  3231. lp->v1 = v1;
  3232. lp->v2 = v2;
  3233. if (v1 & 0x00000000ffffffffULL) {
  3234. u32 rx_vec = (v1 & 0xffffffff);
  3235. for (i = 0; i < np->num_rx_rings; i++) {
  3236. struct rx_ring_info *rp = &np->rx_rings[i];
  3237. if (rx_vec & (1 << rp->rx_channel)) {
  3238. int r = niu_rx_error(np, rp);
  3239. if (r) {
  3240. err = r;
  3241. } else {
  3242. if (!v0)
  3243. nw64(RX_DMA_CTL_STAT(rp->rx_channel),
  3244. RX_DMA_CTL_STAT_MEX);
  3245. }
  3246. }
  3247. }
  3248. }
  3249. if (v1 & 0x7fffffff00000000ULL) {
  3250. u32 tx_vec = (v1 >> 32) & 0x7fffffff;
  3251. for (i = 0; i < np->num_tx_rings; i++) {
  3252. struct tx_ring_info *rp = &np->tx_rings[i];
  3253. if (tx_vec & (1 << rp->tx_channel)) {
  3254. int r = niu_tx_error(np, rp);
  3255. if (r)
  3256. err = r;
  3257. }
  3258. }
  3259. }
  3260. if ((v0 | v1) & 0x8000000000000000ULL) {
  3261. int r = niu_mif_interrupt(np);
  3262. if (r)
  3263. err = r;
  3264. }
  3265. if (v2) {
  3266. if (v2 & 0x01ef) {
  3267. int r = niu_mac_interrupt(np);
  3268. if (r)
  3269. err = r;
  3270. }
  3271. if (v2 & 0x0210) {
  3272. int r = niu_device_error(np);
  3273. if (r)
  3274. err = r;
  3275. }
  3276. }
  3277. if (err)
  3278. niu_enable_interrupts(np, 0);
  3279. return err;
  3280. }
  3281. static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
  3282. int ldn)
  3283. {
  3284. struct rxdma_mailbox *mbox = rp->mbox;
  3285. u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
  3286. stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
  3287. RX_DMA_CTL_STAT_RCRTO);
  3288. nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
  3289. niudbg(INTR, "%s: rxchan_intr stat[%llx]\n",
  3290. np->dev->name, (unsigned long long) stat);
  3291. }
  3292. static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
  3293. int ldn)
  3294. {
  3295. rp->tx_cs = nr64(TX_CS(rp->tx_channel));
  3296. niudbg(INTR, "%s: txchan_intr cs[%llx]\n",
  3297. np->dev->name, (unsigned long long) rp->tx_cs);
  3298. }
  3299. static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
  3300. {
  3301. struct niu_parent *parent = np->parent;
  3302. u32 rx_vec, tx_vec;
  3303. int i;
  3304. tx_vec = (v0 >> 32);
  3305. rx_vec = (v0 & 0xffffffff);
  3306. for (i = 0; i < np->num_rx_rings; i++) {
  3307. struct rx_ring_info *rp = &np->rx_rings[i];
  3308. int ldn = LDN_RXDMA(rp->rx_channel);
  3309. if (parent->ldg_map[ldn] != ldg)
  3310. continue;
  3311. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3312. if (rx_vec & (1 << rp->rx_channel))
  3313. niu_rxchan_intr(np, rp, ldn);
  3314. }
  3315. for (i = 0; i < np->num_tx_rings; i++) {
  3316. struct tx_ring_info *rp = &np->tx_rings[i];
  3317. int ldn = LDN_TXDMA(rp->tx_channel);
  3318. if (parent->ldg_map[ldn] != ldg)
  3319. continue;
  3320. nw64(LD_IM0(ldn), LD_IM0_MASK);
  3321. if (tx_vec & (1 << rp->tx_channel))
  3322. niu_txchan_intr(np, rp, ldn);
  3323. }
  3324. }
  3325. static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
  3326. u64 v0, u64 v1, u64 v2)
  3327. {
  3328. if (likely(netif_rx_schedule_prep(np->dev, &lp->napi))) {
  3329. lp->v0 = v0;
  3330. lp->v1 = v1;
  3331. lp->v2 = v2;
  3332. __niu_fastpath_interrupt(np, lp->ldg_num, v0);
  3333. __netif_rx_schedule(np->dev, &lp->napi);
  3334. }
  3335. }
  3336. static irqreturn_t niu_interrupt(int irq, void *dev_id)
  3337. {
  3338. struct niu_ldg *lp = dev_id;
  3339. struct niu *np = lp->np;
  3340. int ldg = lp->ldg_num;
  3341. unsigned long flags;
  3342. u64 v0, v1, v2;
  3343. if (netif_msg_intr(np))
  3344. printk(KERN_DEBUG PFX "niu_interrupt() ldg[%p](%d) ",
  3345. lp, ldg);
  3346. spin_lock_irqsave(&np->lock, flags);
  3347. v0 = nr64(LDSV0(ldg));
  3348. v1 = nr64(LDSV1(ldg));
  3349. v2 = nr64(LDSV2(ldg));
  3350. if (netif_msg_intr(np))
  3351. printk("v0[%llx] v1[%llx] v2[%llx]\n",
  3352. (unsigned long long) v0,
  3353. (unsigned long long) v1,
  3354. (unsigned long long) v2);
  3355. if (unlikely(!v0 && !v1 && !v2)) {
  3356. spin_unlock_irqrestore(&np->lock, flags);
  3357. return IRQ_NONE;
  3358. }
  3359. if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
  3360. int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
  3361. if (err)
  3362. goto out;
  3363. }
  3364. if (likely(v0 & ~((u64)1 << LDN_MIF)))
  3365. niu_schedule_napi(np, lp, v0, v1, v2);
  3366. else
  3367. niu_ldg_rearm(np, lp, 1);
  3368. out:
  3369. spin_unlock_irqrestore(&np->lock, flags);
  3370. return IRQ_HANDLED;
  3371. }
  3372. static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
  3373. {
  3374. if (rp->mbox) {
  3375. np->ops->free_coherent(np->device,
  3376. sizeof(struct rxdma_mailbox),
  3377. rp->mbox, rp->mbox_dma);
  3378. rp->mbox = NULL;
  3379. }
  3380. if (rp->rcr) {
  3381. np->ops->free_coherent(np->device,
  3382. MAX_RCR_RING_SIZE * sizeof(__le64),
  3383. rp->rcr, rp->rcr_dma);
  3384. rp->rcr = NULL;
  3385. rp->rcr_table_size = 0;
  3386. rp->rcr_index = 0;
  3387. }
  3388. if (rp->rbr) {
  3389. niu_rbr_free(np, rp);
  3390. np->ops->free_coherent(np->device,
  3391. MAX_RBR_RING_SIZE * sizeof(__le32),
  3392. rp->rbr, rp->rbr_dma);
  3393. rp->rbr = NULL;
  3394. rp->rbr_table_size = 0;
  3395. rp->rbr_index = 0;
  3396. }
  3397. kfree(rp->rxhash);
  3398. rp->rxhash = NULL;
  3399. }
  3400. static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
  3401. {
  3402. if (rp->mbox) {
  3403. np->ops->free_coherent(np->device,
  3404. sizeof(struct txdma_mailbox),
  3405. rp->mbox, rp->mbox_dma);
  3406. rp->mbox = NULL;
  3407. }
  3408. if (rp->descr) {
  3409. int i;
  3410. for (i = 0; i < MAX_TX_RING_SIZE; i++) {
  3411. if (rp->tx_buffs[i].skb)
  3412. (void) release_tx_packet(np, rp, i);
  3413. }
  3414. np->ops->free_coherent(np->device,
  3415. MAX_TX_RING_SIZE * sizeof(__le64),
  3416. rp->descr, rp->descr_dma);
  3417. rp->descr = NULL;
  3418. rp->pending = 0;
  3419. rp->prod = 0;
  3420. rp->cons = 0;
  3421. rp->wrap_bit = 0;
  3422. }
  3423. }
  3424. static void niu_free_channels(struct niu *np)
  3425. {
  3426. int i;
  3427. if (np->rx_rings) {
  3428. for (i = 0; i < np->num_rx_rings; i++) {
  3429. struct rx_ring_info *rp = &np->rx_rings[i];
  3430. niu_free_rx_ring_info(np, rp);
  3431. }
  3432. kfree(np->rx_rings);
  3433. np->rx_rings = NULL;
  3434. np->num_rx_rings = 0;
  3435. }
  3436. if (np->tx_rings) {
  3437. for (i = 0; i < np->num_tx_rings; i++) {
  3438. struct tx_ring_info *rp = &np->tx_rings[i];
  3439. niu_free_tx_ring_info(np, rp);
  3440. }
  3441. kfree(np->tx_rings);
  3442. np->tx_rings = NULL;
  3443. np->num_tx_rings = 0;
  3444. }
  3445. }
  3446. static int niu_alloc_rx_ring_info(struct niu *np,
  3447. struct rx_ring_info *rp)
  3448. {
  3449. BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
  3450. rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
  3451. GFP_KERNEL);
  3452. if (!rp->rxhash)
  3453. return -ENOMEM;
  3454. rp->mbox = np->ops->alloc_coherent(np->device,
  3455. sizeof(struct rxdma_mailbox),
  3456. &rp->mbox_dma, GFP_KERNEL);
  3457. if (!rp->mbox)
  3458. return -ENOMEM;
  3459. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3460. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3461. "RXDMA mailbox %p\n", np->dev->name, rp->mbox);
  3462. return -EINVAL;
  3463. }
  3464. rp->rcr = np->ops->alloc_coherent(np->device,
  3465. MAX_RCR_RING_SIZE * sizeof(__le64),
  3466. &rp->rcr_dma, GFP_KERNEL);
  3467. if (!rp->rcr)
  3468. return -ENOMEM;
  3469. if ((unsigned long)rp->rcr & (64UL - 1)) {
  3470. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3471. "RXDMA RCR table %p\n", np->dev->name, rp->rcr);
  3472. return -EINVAL;
  3473. }
  3474. rp->rcr_table_size = MAX_RCR_RING_SIZE;
  3475. rp->rcr_index = 0;
  3476. rp->rbr = np->ops->alloc_coherent(np->device,
  3477. MAX_RBR_RING_SIZE * sizeof(__le32),
  3478. &rp->rbr_dma, GFP_KERNEL);
  3479. if (!rp->rbr)
  3480. return -ENOMEM;
  3481. if ((unsigned long)rp->rbr & (64UL - 1)) {
  3482. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3483. "RXDMA RBR table %p\n", np->dev->name, rp->rbr);
  3484. return -EINVAL;
  3485. }
  3486. rp->rbr_table_size = MAX_RBR_RING_SIZE;
  3487. rp->rbr_index = 0;
  3488. rp->rbr_pending = 0;
  3489. return 0;
  3490. }
  3491. static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
  3492. {
  3493. int mtu = np->dev->mtu;
  3494. /* These values are recommended by the HW designers for fair
  3495. * utilization of DRR amongst the rings.
  3496. */
  3497. rp->max_burst = mtu + 32;
  3498. if (rp->max_burst > 4096)
  3499. rp->max_burst = 4096;
  3500. }
  3501. static int niu_alloc_tx_ring_info(struct niu *np,
  3502. struct tx_ring_info *rp)
  3503. {
  3504. BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
  3505. rp->mbox = np->ops->alloc_coherent(np->device,
  3506. sizeof(struct txdma_mailbox),
  3507. &rp->mbox_dma, GFP_KERNEL);
  3508. if (!rp->mbox)
  3509. return -ENOMEM;
  3510. if ((unsigned long)rp->mbox & (64UL - 1)) {
  3511. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3512. "TXDMA mailbox %p\n", np->dev->name, rp->mbox);
  3513. return -EINVAL;
  3514. }
  3515. rp->descr = np->ops->alloc_coherent(np->device,
  3516. MAX_TX_RING_SIZE * sizeof(__le64),
  3517. &rp->descr_dma, GFP_KERNEL);
  3518. if (!rp->descr)
  3519. return -ENOMEM;
  3520. if ((unsigned long)rp->descr & (64UL - 1)) {
  3521. dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
  3522. "TXDMA descr table %p\n", np->dev->name, rp->descr);
  3523. return -EINVAL;
  3524. }
  3525. rp->pending = MAX_TX_RING_SIZE;
  3526. rp->prod = 0;
  3527. rp->cons = 0;
  3528. rp->wrap_bit = 0;
  3529. /* XXX make these configurable... XXX */
  3530. rp->mark_freq = rp->pending / 4;
  3531. niu_set_max_burst(np, rp);
  3532. return 0;
  3533. }
  3534. static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
  3535. {
  3536. u16 bss;
  3537. bss = min(PAGE_SHIFT, 15);
  3538. rp->rbr_block_size = 1 << bss;
  3539. rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
  3540. rp->rbr_sizes[0] = 256;
  3541. rp->rbr_sizes[1] = 1024;
  3542. if (np->dev->mtu > ETH_DATA_LEN) {
  3543. switch (PAGE_SIZE) {
  3544. case 4 * 1024:
  3545. rp->rbr_sizes[2] = 4096;
  3546. break;
  3547. default:
  3548. rp->rbr_sizes[2] = 8192;
  3549. break;
  3550. }
  3551. } else {
  3552. rp->rbr_sizes[2] = 2048;
  3553. }
  3554. rp->rbr_sizes[3] = rp->rbr_block_size;
  3555. }
  3556. static int niu_alloc_channels(struct niu *np)
  3557. {
  3558. struct niu_parent *parent = np->parent;
  3559. int first_rx_channel, first_tx_channel;
  3560. int i, port, err;
  3561. port = np->port;
  3562. first_rx_channel = first_tx_channel = 0;
  3563. for (i = 0; i < port; i++) {
  3564. first_rx_channel += parent->rxchan_per_port[i];
  3565. first_tx_channel += parent->txchan_per_port[i];
  3566. }
  3567. np->num_rx_rings = parent->rxchan_per_port[port];
  3568. np->num_tx_rings = parent->txchan_per_port[port];
  3569. np->dev->real_num_tx_queues = np->num_tx_rings;
  3570. np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
  3571. GFP_KERNEL);
  3572. err = -ENOMEM;
  3573. if (!np->rx_rings)
  3574. goto out_err;
  3575. for (i = 0; i < np->num_rx_rings; i++) {
  3576. struct rx_ring_info *rp = &np->rx_rings[i];
  3577. rp->np = np;
  3578. rp->rx_channel = first_rx_channel + i;
  3579. err = niu_alloc_rx_ring_info(np, rp);
  3580. if (err)
  3581. goto out_err;
  3582. niu_size_rbr(np, rp);
  3583. /* XXX better defaults, configurable, etc... XXX */
  3584. rp->nonsyn_window = 64;
  3585. rp->nonsyn_threshold = rp->rcr_table_size - 64;
  3586. rp->syn_window = 64;
  3587. rp->syn_threshold = rp->rcr_table_size - 64;
  3588. rp->rcr_pkt_threshold = 16;
  3589. rp->rcr_timeout = 8;
  3590. rp->rbr_kick_thresh = RBR_REFILL_MIN;
  3591. if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
  3592. rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
  3593. err = niu_rbr_fill(np, rp, GFP_KERNEL);
  3594. if (err)
  3595. return err;
  3596. }
  3597. np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
  3598. GFP_KERNEL);
  3599. err = -ENOMEM;
  3600. if (!np->tx_rings)
  3601. goto out_err;
  3602. for (i = 0; i < np->num_tx_rings; i++) {
  3603. struct tx_ring_info *rp = &np->tx_rings[i];
  3604. rp->np = np;
  3605. rp->tx_channel = first_tx_channel + i;
  3606. err = niu_alloc_tx_ring_info(np, rp);
  3607. if (err)
  3608. goto out_err;
  3609. }
  3610. return 0;
  3611. out_err:
  3612. niu_free_channels(np);
  3613. return err;
  3614. }
  3615. static int niu_tx_cs_sng_poll(struct niu *np, int channel)
  3616. {
  3617. int limit = 1000;
  3618. while (--limit > 0) {
  3619. u64 val = nr64(TX_CS(channel));
  3620. if (val & TX_CS_SNG_STATE)
  3621. return 0;
  3622. }
  3623. return -ENODEV;
  3624. }
  3625. static int niu_tx_channel_stop(struct niu *np, int channel)
  3626. {
  3627. u64 val = nr64(TX_CS(channel));
  3628. val |= TX_CS_STOP_N_GO;
  3629. nw64(TX_CS(channel), val);
  3630. return niu_tx_cs_sng_poll(np, channel);
  3631. }
  3632. static int niu_tx_cs_reset_poll(struct niu *np, int channel)
  3633. {
  3634. int limit = 1000;
  3635. while (--limit > 0) {
  3636. u64 val = nr64(TX_CS(channel));
  3637. if (!(val & TX_CS_RST))
  3638. return 0;
  3639. }
  3640. return -ENODEV;
  3641. }
  3642. static int niu_tx_channel_reset(struct niu *np, int channel)
  3643. {
  3644. u64 val = nr64(TX_CS(channel));
  3645. int err;
  3646. val |= TX_CS_RST;
  3647. nw64(TX_CS(channel), val);
  3648. err = niu_tx_cs_reset_poll(np, channel);
  3649. if (!err)
  3650. nw64(TX_RING_KICK(channel), 0);
  3651. return err;
  3652. }
  3653. static int niu_tx_channel_lpage_init(struct niu *np, int channel)
  3654. {
  3655. u64 val;
  3656. nw64(TX_LOG_MASK1(channel), 0);
  3657. nw64(TX_LOG_VAL1(channel), 0);
  3658. nw64(TX_LOG_MASK2(channel), 0);
  3659. nw64(TX_LOG_VAL2(channel), 0);
  3660. nw64(TX_LOG_PAGE_RELO1(channel), 0);
  3661. nw64(TX_LOG_PAGE_RELO2(channel), 0);
  3662. nw64(TX_LOG_PAGE_HDL(channel), 0);
  3663. val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
  3664. val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
  3665. nw64(TX_LOG_PAGE_VLD(channel), val);
  3666. /* XXX TXDMA 32bit mode? XXX */
  3667. return 0;
  3668. }
  3669. static void niu_txc_enable_port(struct niu *np, int on)
  3670. {
  3671. unsigned long flags;
  3672. u64 val, mask;
  3673. niu_lock_parent(np, flags);
  3674. val = nr64(TXC_CONTROL);
  3675. mask = (u64)1 << np->port;
  3676. if (on) {
  3677. val |= TXC_CONTROL_ENABLE | mask;
  3678. } else {
  3679. val &= ~mask;
  3680. if ((val & ~TXC_CONTROL_ENABLE) == 0)
  3681. val &= ~TXC_CONTROL_ENABLE;
  3682. }
  3683. nw64(TXC_CONTROL, val);
  3684. niu_unlock_parent(np, flags);
  3685. }
  3686. static void niu_txc_set_imask(struct niu *np, u64 imask)
  3687. {
  3688. unsigned long flags;
  3689. u64 val;
  3690. niu_lock_parent(np, flags);
  3691. val = nr64(TXC_INT_MASK);
  3692. val &= ~TXC_INT_MASK_VAL(np->port);
  3693. val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
  3694. niu_unlock_parent(np, flags);
  3695. }
  3696. static void niu_txc_port_dma_enable(struct niu *np, int on)
  3697. {
  3698. u64 val = 0;
  3699. if (on) {
  3700. int i;
  3701. for (i = 0; i < np->num_tx_rings; i++)
  3702. val |= (1 << np->tx_rings[i].tx_channel);
  3703. }
  3704. nw64(TXC_PORT_DMA(np->port), val);
  3705. }
  3706. static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  3707. {
  3708. int err, channel = rp->tx_channel;
  3709. u64 val, ring_len;
  3710. err = niu_tx_channel_stop(np, channel);
  3711. if (err)
  3712. return err;
  3713. err = niu_tx_channel_reset(np, channel);
  3714. if (err)
  3715. return err;
  3716. err = niu_tx_channel_lpage_init(np, channel);
  3717. if (err)
  3718. return err;
  3719. nw64(TXC_DMA_MAX(channel), rp->max_burst);
  3720. nw64(TX_ENT_MSK(channel), 0);
  3721. if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
  3722. TX_RNG_CFIG_STADDR)) {
  3723. dev_err(np->device, PFX "%s: TX ring channel %d "
  3724. "DMA addr (%llx) is not aligned.\n",
  3725. np->dev->name, channel,
  3726. (unsigned long long) rp->descr_dma);
  3727. return -EINVAL;
  3728. }
  3729. /* The length field in TX_RNG_CFIG is measured in 64-byte
  3730. * blocks. rp->pending is the number of TX descriptors in
  3731. * our ring, 8 bytes each, thus we divide by 8 bytes more
  3732. * to get the proper value the chip wants.
  3733. */
  3734. ring_len = (rp->pending / 8);
  3735. val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
  3736. rp->descr_dma);
  3737. nw64(TX_RNG_CFIG(channel), val);
  3738. if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
  3739. ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
  3740. dev_err(np->device, PFX "%s: TX ring channel %d "
  3741. "MBOX addr (%llx) is has illegal bits.\n",
  3742. np->dev->name, channel,
  3743. (unsigned long long) rp->mbox_dma);
  3744. return -EINVAL;
  3745. }
  3746. nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
  3747. nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
  3748. nw64(TX_CS(channel), 0);
  3749. rp->last_pkt_cnt = 0;
  3750. return 0;
  3751. }
  3752. static void niu_init_rdc_groups(struct niu *np)
  3753. {
  3754. struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
  3755. int i, first_table_num = tp->first_table_num;
  3756. for (i = 0; i < tp->num_tables; i++) {
  3757. struct rdc_table *tbl = &tp->tables[i];
  3758. int this_table = first_table_num + i;
  3759. int slot;
  3760. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
  3761. nw64(RDC_TBL(this_table, slot),
  3762. tbl->rxdma_channel[slot]);
  3763. }
  3764. nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
  3765. }
  3766. static void niu_init_drr_weight(struct niu *np)
  3767. {
  3768. int type = phy_decode(np->parent->port_phy, np->port);
  3769. u64 val;
  3770. switch (type) {
  3771. case PORT_TYPE_10G:
  3772. val = PT_DRR_WEIGHT_DEFAULT_10G;
  3773. break;
  3774. case PORT_TYPE_1G:
  3775. default:
  3776. val = PT_DRR_WEIGHT_DEFAULT_1G;
  3777. break;
  3778. }
  3779. nw64(PT_DRR_WT(np->port), val);
  3780. }
  3781. static int niu_init_hostinfo(struct niu *np)
  3782. {
  3783. struct niu_parent *parent = np->parent;
  3784. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  3785. int i, err, num_alt = niu_num_alt_addr(np);
  3786. int first_rdc_table = tp->first_table_num;
  3787. err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  3788. if (err)
  3789. return err;
  3790. err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  3791. if (err)
  3792. return err;
  3793. for (i = 0; i < num_alt; i++) {
  3794. err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
  3795. if (err)
  3796. return err;
  3797. }
  3798. return 0;
  3799. }
  3800. static int niu_rx_channel_reset(struct niu *np, int channel)
  3801. {
  3802. return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
  3803. RXDMA_CFIG1_RST, 1000, 10,
  3804. "RXDMA_CFIG1");
  3805. }
  3806. static int niu_rx_channel_lpage_init(struct niu *np, int channel)
  3807. {
  3808. u64 val;
  3809. nw64(RX_LOG_MASK1(channel), 0);
  3810. nw64(RX_LOG_VAL1(channel), 0);
  3811. nw64(RX_LOG_MASK2(channel), 0);
  3812. nw64(RX_LOG_VAL2(channel), 0);
  3813. nw64(RX_LOG_PAGE_RELO1(channel), 0);
  3814. nw64(RX_LOG_PAGE_RELO2(channel), 0);
  3815. nw64(RX_LOG_PAGE_HDL(channel), 0);
  3816. val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
  3817. val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
  3818. nw64(RX_LOG_PAGE_VLD(channel), val);
  3819. return 0;
  3820. }
  3821. static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
  3822. {
  3823. u64 val;
  3824. val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
  3825. ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
  3826. ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
  3827. ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
  3828. nw64(RDC_RED_PARA(rp->rx_channel), val);
  3829. }
  3830. static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
  3831. {
  3832. u64 val = 0;
  3833. switch (rp->rbr_block_size) {
  3834. case 4 * 1024:
  3835. val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3836. break;
  3837. case 8 * 1024:
  3838. val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3839. break;
  3840. case 16 * 1024:
  3841. val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3842. break;
  3843. case 32 * 1024:
  3844. val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
  3845. break;
  3846. default:
  3847. return -EINVAL;
  3848. }
  3849. val |= RBR_CFIG_B_VLD2;
  3850. switch (rp->rbr_sizes[2]) {
  3851. case 2 * 1024:
  3852. val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3853. break;
  3854. case 4 * 1024:
  3855. val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3856. break;
  3857. case 8 * 1024:
  3858. val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3859. break;
  3860. case 16 * 1024:
  3861. val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
  3862. break;
  3863. default:
  3864. return -EINVAL;
  3865. }
  3866. val |= RBR_CFIG_B_VLD1;
  3867. switch (rp->rbr_sizes[1]) {
  3868. case 1 * 1024:
  3869. val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3870. break;
  3871. case 2 * 1024:
  3872. val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3873. break;
  3874. case 4 * 1024:
  3875. val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3876. break;
  3877. case 8 * 1024:
  3878. val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
  3879. break;
  3880. default:
  3881. return -EINVAL;
  3882. }
  3883. val |= RBR_CFIG_B_VLD0;
  3884. switch (rp->rbr_sizes[0]) {
  3885. case 256:
  3886. val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3887. break;
  3888. case 512:
  3889. val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
  3890. break;
  3891. case 1 * 1024:
  3892. val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3893. break;
  3894. case 2 * 1024:
  3895. val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
  3896. break;
  3897. default:
  3898. return -EINVAL;
  3899. }
  3900. *ret = val;
  3901. return 0;
  3902. }
  3903. static int niu_enable_rx_channel(struct niu *np, int channel, int on)
  3904. {
  3905. u64 val = nr64(RXDMA_CFIG1(channel));
  3906. int limit;
  3907. if (on)
  3908. val |= RXDMA_CFIG1_EN;
  3909. else
  3910. val &= ~RXDMA_CFIG1_EN;
  3911. nw64(RXDMA_CFIG1(channel), val);
  3912. limit = 1000;
  3913. while (--limit > 0) {
  3914. if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
  3915. break;
  3916. udelay(10);
  3917. }
  3918. if (limit <= 0)
  3919. return -ENODEV;
  3920. return 0;
  3921. }
  3922. static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  3923. {
  3924. int err, channel = rp->rx_channel;
  3925. u64 val;
  3926. err = niu_rx_channel_reset(np, channel);
  3927. if (err)
  3928. return err;
  3929. err = niu_rx_channel_lpage_init(np, channel);
  3930. if (err)
  3931. return err;
  3932. niu_rx_channel_wred_init(np, rp);
  3933. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
  3934. nw64(RX_DMA_CTL_STAT(channel),
  3935. (RX_DMA_CTL_STAT_MEX |
  3936. RX_DMA_CTL_STAT_RCRTHRES |
  3937. RX_DMA_CTL_STAT_RCRTO |
  3938. RX_DMA_CTL_STAT_RBR_EMPTY));
  3939. nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
  3940. nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
  3941. nw64(RBR_CFIG_A(channel),
  3942. ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
  3943. (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
  3944. err = niu_compute_rbr_cfig_b(rp, &val);
  3945. if (err)
  3946. return err;
  3947. nw64(RBR_CFIG_B(channel), val);
  3948. nw64(RCRCFIG_A(channel),
  3949. ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
  3950. (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
  3951. nw64(RCRCFIG_B(channel),
  3952. ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
  3953. RCRCFIG_B_ENTOUT |
  3954. ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
  3955. err = niu_enable_rx_channel(np, channel, 1);
  3956. if (err)
  3957. return err;
  3958. nw64(RBR_KICK(channel), rp->rbr_index);
  3959. val = nr64(RX_DMA_CTL_STAT(channel));
  3960. val |= RX_DMA_CTL_STAT_RBR_EMPTY;
  3961. nw64(RX_DMA_CTL_STAT(channel), val);
  3962. return 0;
  3963. }
  3964. static int niu_init_rx_channels(struct niu *np)
  3965. {
  3966. unsigned long flags;
  3967. u64 seed = jiffies_64;
  3968. int err, i;
  3969. niu_lock_parent(np, flags);
  3970. nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
  3971. nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
  3972. niu_unlock_parent(np, flags);
  3973. /* XXX RXDMA 32bit mode? XXX */
  3974. niu_init_rdc_groups(np);
  3975. niu_init_drr_weight(np);
  3976. err = niu_init_hostinfo(np);
  3977. if (err)
  3978. return err;
  3979. for (i = 0; i < np->num_rx_rings; i++) {
  3980. struct rx_ring_info *rp = &np->rx_rings[i];
  3981. err = niu_init_one_rx_channel(np, rp);
  3982. if (err)
  3983. return err;
  3984. }
  3985. return 0;
  3986. }
  3987. static int niu_set_ip_frag_rule(struct niu *np)
  3988. {
  3989. struct niu_parent *parent = np->parent;
  3990. struct niu_classifier *cp = &np->clas;
  3991. struct niu_tcam_entry *tp;
  3992. int index, err;
  3993. /* XXX fix this allocation scheme XXX */
  3994. index = cp->tcam_index;
  3995. tp = &parent->tcam[index];
  3996. /* Note that the noport bit is the same in both ipv4 and
  3997. * ipv6 format TCAM entries.
  3998. */
  3999. memset(tp, 0, sizeof(*tp));
  4000. tp->key[1] = TCAM_V4KEY1_NOPORT;
  4001. tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
  4002. tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
  4003. ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
  4004. err = tcam_write(np, index, tp->key, tp->key_mask);
  4005. if (err)
  4006. return err;
  4007. err = tcam_assoc_write(np, index, tp->assoc_data);
  4008. if (err)
  4009. return err;
  4010. return 0;
  4011. }
  4012. static int niu_init_classifier_hw(struct niu *np)
  4013. {
  4014. struct niu_parent *parent = np->parent;
  4015. struct niu_classifier *cp = &np->clas;
  4016. int i, err;
  4017. nw64(H1POLY, cp->h1_init);
  4018. nw64(H2POLY, cp->h2_init);
  4019. err = niu_init_hostinfo(np);
  4020. if (err)
  4021. return err;
  4022. for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
  4023. struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
  4024. vlan_tbl_write(np, i, np->port,
  4025. vp->vlan_pref, vp->rdc_num);
  4026. }
  4027. for (i = 0; i < cp->num_alt_mac_mappings; i++) {
  4028. struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
  4029. err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
  4030. ap->rdc_num, ap->mac_pref);
  4031. if (err)
  4032. return err;
  4033. }
  4034. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  4035. int index = i - CLASS_CODE_USER_PROG1;
  4036. err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
  4037. if (err)
  4038. return err;
  4039. err = niu_set_flow_key(np, i, parent->flow_key[index]);
  4040. if (err)
  4041. return err;
  4042. }
  4043. err = niu_set_ip_frag_rule(np);
  4044. if (err)
  4045. return err;
  4046. tcam_enable(np, 1);
  4047. return 0;
  4048. }
  4049. static int niu_zcp_write(struct niu *np, int index, u64 *data)
  4050. {
  4051. nw64(ZCP_RAM_DATA0, data[0]);
  4052. nw64(ZCP_RAM_DATA1, data[1]);
  4053. nw64(ZCP_RAM_DATA2, data[2]);
  4054. nw64(ZCP_RAM_DATA3, data[3]);
  4055. nw64(ZCP_RAM_DATA4, data[4]);
  4056. nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
  4057. nw64(ZCP_RAM_ACC,
  4058. (ZCP_RAM_ACC_WRITE |
  4059. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4060. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4061. return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4062. 1000, 100);
  4063. }
  4064. static int niu_zcp_read(struct niu *np, int index, u64 *data)
  4065. {
  4066. int err;
  4067. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4068. 1000, 100);
  4069. if (err) {
  4070. dev_err(np->device, PFX "%s: ZCP read busy won't clear, "
  4071. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  4072. (unsigned long long) nr64(ZCP_RAM_ACC));
  4073. return err;
  4074. }
  4075. nw64(ZCP_RAM_ACC,
  4076. (ZCP_RAM_ACC_READ |
  4077. (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
  4078. (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
  4079. err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
  4080. 1000, 100);
  4081. if (err) {
  4082. dev_err(np->device, PFX "%s: ZCP read busy2 won't clear, "
  4083. "ZCP_RAM_ACC[%llx]\n", np->dev->name,
  4084. (unsigned long long) nr64(ZCP_RAM_ACC));
  4085. return err;
  4086. }
  4087. data[0] = nr64(ZCP_RAM_DATA0);
  4088. data[1] = nr64(ZCP_RAM_DATA1);
  4089. data[2] = nr64(ZCP_RAM_DATA2);
  4090. data[3] = nr64(ZCP_RAM_DATA3);
  4091. data[4] = nr64(ZCP_RAM_DATA4);
  4092. return 0;
  4093. }
  4094. static void niu_zcp_cfifo_reset(struct niu *np)
  4095. {
  4096. u64 val = nr64(RESET_CFIFO);
  4097. val |= RESET_CFIFO_RST(np->port);
  4098. nw64(RESET_CFIFO, val);
  4099. udelay(10);
  4100. val &= ~RESET_CFIFO_RST(np->port);
  4101. nw64(RESET_CFIFO, val);
  4102. }
  4103. static int niu_init_zcp(struct niu *np)
  4104. {
  4105. u64 data[5], rbuf[5];
  4106. int i, max, err;
  4107. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4108. if (np->port == 0 || np->port == 1)
  4109. max = ATLAS_P0_P1_CFIFO_ENTRIES;
  4110. else
  4111. max = ATLAS_P2_P3_CFIFO_ENTRIES;
  4112. } else
  4113. max = NIU_CFIFO_ENTRIES;
  4114. data[0] = 0;
  4115. data[1] = 0;
  4116. data[2] = 0;
  4117. data[3] = 0;
  4118. data[4] = 0;
  4119. for (i = 0; i < max; i++) {
  4120. err = niu_zcp_write(np, i, data);
  4121. if (err)
  4122. return err;
  4123. err = niu_zcp_read(np, i, rbuf);
  4124. if (err)
  4125. return err;
  4126. }
  4127. niu_zcp_cfifo_reset(np);
  4128. nw64(CFIFO_ECC(np->port), 0);
  4129. nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
  4130. (void) nr64(ZCP_INT_STAT);
  4131. nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
  4132. return 0;
  4133. }
  4134. static void niu_ipp_write(struct niu *np, int index, u64 *data)
  4135. {
  4136. u64 val = nr64_ipp(IPP_CFIG);
  4137. nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
  4138. nw64_ipp(IPP_DFIFO_WR_PTR, index);
  4139. nw64_ipp(IPP_DFIFO_WR0, data[0]);
  4140. nw64_ipp(IPP_DFIFO_WR1, data[1]);
  4141. nw64_ipp(IPP_DFIFO_WR2, data[2]);
  4142. nw64_ipp(IPP_DFIFO_WR3, data[3]);
  4143. nw64_ipp(IPP_DFIFO_WR4, data[4]);
  4144. nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
  4145. }
  4146. static void niu_ipp_read(struct niu *np, int index, u64 *data)
  4147. {
  4148. nw64_ipp(IPP_DFIFO_RD_PTR, index);
  4149. data[0] = nr64_ipp(IPP_DFIFO_RD0);
  4150. data[1] = nr64_ipp(IPP_DFIFO_RD1);
  4151. data[2] = nr64_ipp(IPP_DFIFO_RD2);
  4152. data[3] = nr64_ipp(IPP_DFIFO_RD3);
  4153. data[4] = nr64_ipp(IPP_DFIFO_RD4);
  4154. }
  4155. static int niu_ipp_reset(struct niu *np)
  4156. {
  4157. return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
  4158. 1000, 100, "IPP_CFIG");
  4159. }
  4160. static int niu_init_ipp(struct niu *np)
  4161. {
  4162. u64 data[5], rbuf[5], val;
  4163. int i, max, err;
  4164. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  4165. if (np->port == 0 || np->port == 1)
  4166. max = ATLAS_P0_P1_DFIFO_ENTRIES;
  4167. else
  4168. max = ATLAS_P2_P3_DFIFO_ENTRIES;
  4169. } else
  4170. max = NIU_DFIFO_ENTRIES;
  4171. data[0] = 0;
  4172. data[1] = 0;
  4173. data[2] = 0;
  4174. data[3] = 0;
  4175. data[4] = 0;
  4176. for (i = 0; i < max; i++) {
  4177. niu_ipp_write(np, i, data);
  4178. niu_ipp_read(np, i, rbuf);
  4179. }
  4180. (void) nr64_ipp(IPP_INT_STAT);
  4181. (void) nr64_ipp(IPP_INT_STAT);
  4182. err = niu_ipp_reset(np);
  4183. if (err)
  4184. return err;
  4185. (void) nr64_ipp(IPP_PKT_DIS);
  4186. (void) nr64_ipp(IPP_BAD_CS_CNT);
  4187. (void) nr64_ipp(IPP_ECC);
  4188. (void) nr64_ipp(IPP_INT_STAT);
  4189. nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
  4190. val = nr64_ipp(IPP_CFIG);
  4191. val &= ~IPP_CFIG_IP_MAX_PKT;
  4192. val |= (IPP_CFIG_IPP_ENABLE |
  4193. IPP_CFIG_DFIFO_ECC_EN |
  4194. IPP_CFIG_DROP_BAD_CRC |
  4195. IPP_CFIG_CKSUM_EN |
  4196. (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
  4197. nw64_ipp(IPP_CFIG, val);
  4198. return 0;
  4199. }
  4200. static void niu_handle_led(struct niu *np, int status)
  4201. {
  4202. u64 val;
  4203. val = nr64_mac(XMAC_CONFIG);
  4204. if ((np->flags & NIU_FLAGS_10G) != 0 &&
  4205. (np->flags & NIU_FLAGS_FIBER) != 0) {
  4206. if (status) {
  4207. val |= XMAC_CONFIG_LED_POLARITY;
  4208. val &= ~XMAC_CONFIG_FORCE_LED_ON;
  4209. } else {
  4210. val |= XMAC_CONFIG_FORCE_LED_ON;
  4211. val &= ~XMAC_CONFIG_LED_POLARITY;
  4212. }
  4213. }
  4214. nw64_mac(XMAC_CONFIG, val);
  4215. }
  4216. static void niu_init_xif_xmac(struct niu *np)
  4217. {
  4218. struct niu_link_config *lp = &np->link_config;
  4219. u64 val;
  4220. if (np->flags & NIU_FLAGS_XCVR_SERDES) {
  4221. val = nr64(MIF_CONFIG);
  4222. val |= MIF_CONFIG_ATCA_GE;
  4223. nw64(MIF_CONFIG, val);
  4224. }
  4225. val = nr64_mac(XMAC_CONFIG);
  4226. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4227. val |= XMAC_CONFIG_TX_OUTPUT_EN;
  4228. if (lp->loopback_mode == LOOPBACK_MAC) {
  4229. val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
  4230. val |= XMAC_CONFIG_LOOPBACK;
  4231. } else {
  4232. val &= ~XMAC_CONFIG_LOOPBACK;
  4233. }
  4234. if (np->flags & NIU_FLAGS_10G) {
  4235. val &= ~XMAC_CONFIG_LFS_DISABLE;
  4236. } else {
  4237. val |= XMAC_CONFIG_LFS_DISABLE;
  4238. if (!(np->flags & NIU_FLAGS_FIBER) &&
  4239. !(np->flags & NIU_FLAGS_XCVR_SERDES))
  4240. val |= XMAC_CONFIG_1G_PCS_BYPASS;
  4241. else
  4242. val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
  4243. }
  4244. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4245. if (lp->active_speed == SPEED_100)
  4246. val |= XMAC_CONFIG_SEL_CLK_25MHZ;
  4247. else
  4248. val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
  4249. nw64_mac(XMAC_CONFIG, val);
  4250. val = nr64_mac(XMAC_CONFIG);
  4251. val &= ~XMAC_CONFIG_MODE_MASK;
  4252. if (np->flags & NIU_FLAGS_10G) {
  4253. val |= XMAC_CONFIG_MODE_XGMII;
  4254. } else {
  4255. if (lp->active_speed == SPEED_100)
  4256. val |= XMAC_CONFIG_MODE_MII;
  4257. else
  4258. val |= XMAC_CONFIG_MODE_GMII;
  4259. }
  4260. nw64_mac(XMAC_CONFIG, val);
  4261. }
  4262. static void niu_init_xif_bmac(struct niu *np)
  4263. {
  4264. struct niu_link_config *lp = &np->link_config;
  4265. u64 val;
  4266. val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
  4267. if (lp->loopback_mode == LOOPBACK_MAC)
  4268. val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
  4269. else
  4270. val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
  4271. if (lp->active_speed == SPEED_1000)
  4272. val |= BMAC_XIF_CONFIG_GMII_MODE;
  4273. else
  4274. val &= ~BMAC_XIF_CONFIG_GMII_MODE;
  4275. val &= ~(BMAC_XIF_CONFIG_LINK_LED |
  4276. BMAC_XIF_CONFIG_LED_POLARITY);
  4277. if (!(np->flags & NIU_FLAGS_10G) &&
  4278. !(np->flags & NIU_FLAGS_FIBER) &&
  4279. lp->active_speed == SPEED_100)
  4280. val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4281. else
  4282. val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
  4283. nw64_mac(BMAC_XIF_CONFIG, val);
  4284. }
  4285. static void niu_init_xif(struct niu *np)
  4286. {
  4287. if (np->flags & NIU_FLAGS_XMAC)
  4288. niu_init_xif_xmac(np);
  4289. else
  4290. niu_init_xif_bmac(np);
  4291. }
  4292. static void niu_pcs_mii_reset(struct niu *np)
  4293. {
  4294. int limit = 1000;
  4295. u64 val = nr64_pcs(PCS_MII_CTL);
  4296. val |= PCS_MII_CTL_RST;
  4297. nw64_pcs(PCS_MII_CTL, val);
  4298. while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
  4299. udelay(100);
  4300. val = nr64_pcs(PCS_MII_CTL);
  4301. }
  4302. }
  4303. static void niu_xpcs_reset(struct niu *np)
  4304. {
  4305. int limit = 1000;
  4306. u64 val = nr64_xpcs(XPCS_CONTROL1);
  4307. val |= XPCS_CONTROL1_RESET;
  4308. nw64_xpcs(XPCS_CONTROL1, val);
  4309. while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
  4310. udelay(100);
  4311. val = nr64_xpcs(XPCS_CONTROL1);
  4312. }
  4313. }
  4314. static int niu_init_pcs(struct niu *np)
  4315. {
  4316. struct niu_link_config *lp = &np->link_config;
  4317. u64 val;
  4318. switch (np->flags & (NIU_FLAGS_10G |
  4319. NIU_FLAGS_FIBER |
  4320. NIU_FLAGS_XCVR_SERDES)) {
  4321. case NIU_FLAGS_FIBER:
  4322. /* 1G fiber */
  4323. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4324. nw64_pcs(PCS_DPATH_MODE, 0);
  4325. niu_pcs_mii_reset(np);
  4326. break;
  4327. case NIU_FLAGS_10G:
  4328. case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
  4329. case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
  4330. /* 10G SERDES */
  4331. if (!(np->flags & NIU_FLAGS_XMAC))
  4332. return -EINVAL;
  4333. /* 10G copper or fiber */
  4334. val = nr64_mac(XMAC_CONFIG);
  4335. val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
  4336. nw64_mac(XMAC_CONFIG, val);
  4337. niu_xpcs_reset(np);
  4338. val = nr64_xpcs(XPCS_CONTROL1);
  4339. if (lp->loopback_mode == LOOPBACK_PHY)
  4340. val |= XPCS_CONTROL1_LOOPBACK;
  4341. else
  4342. val &= ~XPCS_CONTROL1_LOOPBACK;
  4343. nw64_xpcs(XPCS_CONTROL1, val);
  4344. nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
  4345. (void) nr64_xpcs(XPCS_SYMERR_CNT01);
  4346. (void) nr64_xpcs(XPCS_SYMERR_CNT23);
  4347. break;
  4348. case NIU_FLAGS_XCVR_SERDES:
  4349. /* 1G SERDES */
  4350. niu_pcs_mii_reset(np);
  4351. nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
  4352. nw64_pcs(PCS_DPATH_MODE, 0);
  4353. break;
  4354. case 0:
  4355. /* 1G copper */
  4356. case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
  4357. /* 1G RGMII FIBER */
  4358. nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
  4359. niu_pcs_mii_reset(np);
  4360. break;
  4361. default:
  4362. return -EINVAL;
  4363. }
  4364. return 0;
  4365. }
  4366. static int niu_reset_tx_xmac(struct niu *np)
  4367. {
  4368. return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
  4369. (XTXMAC_SW_RST_REG_RS |
  4370. XTXMAC_SW_RST_SOFT_RST),
  4371. 1000, 100, "XTXMAC_SW_RST");
  4372. }
  4373. static int niu_reset_tx_bmac(struct niu *np)
  4374. {
  4375. int limit;
  4376. nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
  4377. limit = 1000;
  4378. while (--limit >= 0) {
  4379. if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
  4380. break;
  4381. udelay(100);
  4382. }
  4383. if (limit < 0) {
  4384. dev_err(np->device, PFX "Port %u TX BMAC would not reset, "
  4385. "BTXMAC_SW_RST[%llx]\n",
  4386. np->port,
  4387. (unsigned long long) nr64_mac(BTXMAC_SW_RST));
  4388. return -ENODEV;
  4389. }
  4390. return 0;
  4391. }
  4392. static int niu_reset_tx_mac(struct niu *np)
  4393. {
  4394. if (np->flags & NIU_FLAGS_XMAC)
  4395. return niu_reset_tx_xmac(np);
  4396. else
  4397. return niu_reset_tx_bmac(np);
  4398. }
  4399. static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
  4400. {
  4401. u64 val;
  4402. val = nr64_mac(XMAC_MIN);
  4403. val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
  4404. XMAC_MIN_RX_MIN_PKT_SIZE);
  4405. val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
  4406. val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
  4407. nw64_mac(XMAC_MIN, val);
  4408. nw64_mac(XMAC_MAX, max);
  4409. nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
  4410. val = nr64_mac(XMAC_IPG);
  4411. if (np->flags & NIU_FLAGS_10G) {
  4412. val &= ~XMAC_IPG_IPG_XGMII;
  4413. val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
  4414. } else {
  4415. val &= ~XMAC_IPG_IPG_MII_GMII;
  4416. val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
  4417. }
  4418. nw64_mac(XMAC_IPG, val);
  4419. val = nr64_mac(XMAC_CONFIG);
  4420. val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
  4421. XMAC_CONFIG_STRETCH_MODE |
  4422. XMAC_CONFIG_VAR_MIN_IPG_EN |
  4423. XMAC_CONFIG_TX_ENABLE);
  4424. nw64_mac(XMAC_CONFIG, val);
  4425. nw64_mac(TXMAC_FRM_CNT, 0);
  4426. nw64_mac(TXMAC_BYTE_CNT, 0);
  4427. }
  4428. static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
  4429. {
  4430. u64 val;
  4431. nw64_mac(BMAC_MIN_FRAME, min);
  4432. nw64_mac(BMAC_MAX_FRAME, max);
  4433. nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
  4434. nw64_mac(BMAC_CTRL_TYPE, 0x8808);
  4435. nw64_mac(BMAC_PREAMBLE_SIZE, 7);
  4436. val = nr64_mac(BTXMAC_CONFIG);
  4437. val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
  4438. BTXMAC_CONFIG_ENABLE);
  4439. nw64_mac(BTXMAC_CONFIG, val);
  4440. }
  4441. static void niu_init_tx_mac(struct niu *np)
  4442. {
  4443. u64 min, max;
  4444. min = 64;
  4445. if (np->dev->mtu > ETH_DATA_LEN)
  4446. max = 9216;
  4447. else
  4448. max = 1522;
  4449. /* The XMAC_MIN register only accepts values for TX min which
  4450. * have the low 3 bits cleared.
  4451. */
  4452. BUILD_BUG_ON(min & 0x7);
  4453. if (np->flags & NIU_FLAGS_XMAC)
  4454. niu_init_tx_xmac(np, min, max);
  4455. else
  4456. niu_init_tx_bmac(np, min, max);
  4457. }
  4458. static int niu_reset_rx_xmac(struct niu *np)
  4459. {
  4460. int limit;
  4461. nw64_mac(XRXMAC_SW_RST,
  4462. XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
  4463. limit = 1000;
  4464. while (--limit >= 0) {
  4465. if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
  4466. XRXMAC_SW_RST_SOFT_RST)))
  4467. break;
  4468. udelay(100);
  4469. }
  4470. if (limit < 0) {
  4471. dev_err(np->device, PFX "Port %u RX XMAC would not reset, "
  4472. "XRXMAC_SW_RST[%llx]\n",
  4473. np->port,
  4474. (unsigned long long) nr64_mac(XRXMAC_SW_RST));
  4475. return -ENODEV;
  4476. }
  4477. return 0;
  4478. }
  4479. static int niu_reset_rx_bmac(struct niu *np)
  4480. {
  4481. int limit;
  4482. nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
  4483. limit = 1000;
  4484. while (--limit >= 0) {
  4485. if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
  4486. break;
  4487. udelay(100);
  4488. }
  4489. if (limit < 0) {
  4490. dev_err(np->device, PFX "Port %u RX BMAC would not reset, "
  4491. "BRXMAC_SW_RST[%llx]\n",
  4492. np->port,
  4493. (unsigned long long) nr64_mac(BRXMAC_SW_RST));
  4494. return -ENODEV;
  4495. }
  4496. return 0;
  4497. }
  4498. static int niu_reset_rx_mac(struct niu *np)
  4499. {
  4500. if (np->flags & NIU_FLAGS_XMAC)
  4501. return niu_reset_rx_xmac(np);
  4502. else
  4503. return niu_reset_rx_bmac(np);
  4504. }
  4505. static void niu_init_rx_xmac(struct niu *np)
  4506. {
  4507. struct niu_parent *parent = np->parent;
  4508. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4509. int first_rdc_table = tp->first_table_num;
  4510. unsigned long i;
  4511. u64 val;
  4512. nw64_mac(XMAC_ADD_FILT0, 0);
  4513. nw64_mac(XMAC_ADD_FILT1, 0);
  4514. nw64_mac(XMAC_ADD_FILT2, 0);
  4515. nw64_mac(XMAC_ADD_FILT12_MASK, 0);
  4516. nw64_mac(XMAC_ADD_FILT00_MASK, 0);
  4517. for (i = 0; i < MAC_NUM_HASH; i++)
  4518. nw64_mac(XMAC_HASH_TBL(i), 0);
  4519. nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
  4520. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4521. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4522. val = nr64_mac(XMAC_CONFIG);
  4523. val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
  4524. XMAC_CONFIG_PROMISCUOUS |
  4525. XMAC_CONFIG_PROMISC_GROUP |
  4526. XMAC_CONFIG_ERR_CHK_DIS |
  4527. XMAC_CONFIG_RX_CRC_CHK_DIS |
  4528. XMAC_CONFIG_RESERVED_MULTICAST |
  4529. XMAC_CONFIG_RX_CODEV_CHK_DIS |
  4530. XMAC_CONFIG_ADDR_FILTER_EN |
  4531. XMAC_CONFIG_RCV_PAUSE_ENABLE |
  4532. XMAC_CONFIG_STRIP_CRC |
  4533. XMAC_CONFIG_PASS_FLOW_CTRL |
  4534. XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
  4535. val |= (XMAC_CONFIG_HASH_FILTER_EN);
  4536. nw64_mac(XMAC_CONFIG, val);
  4537. nw64_mac(RXMAC_BT_CNT, 0);
  4538. nw64_mac(RXMAC_BC_FRM_CNT, 0);
  4539. nw64_mac(RXMAC_MC_FRM_CNT, 0);
  4540. nw64_mac(RXMAC_FRAG_CNT, 0);
  4541. nw64_mac(RXMAC_HIST_CNT1, 0);
  4542. nw64_mac(RXMAC_HIST_CNT2, 0);
  4543. nw64_mac(RXMAC_HIST_CNT3, 0);
  4544. nw64_mac(RXMAC_HIST_CNT4, 0);
  4545. nw64_mac(RXMAC_HIST_CNT5, 0);
  4546. nw64_mac(RXMAC_HIST_CNT6, 0);
  4547. nw64_mac(RXMAC_HIST_CNT7, 0);
  4548. nw64_mac(RXMAC_MPSZER_CNT, 0);
  4549. nw64_mac(RXMAC_CRC_ER_CNT, 0);
  4550. nw64_mac(RXMAC_CD_VIO_CNT, 0);
  4551. nw64_mac(LINK_FAULT_CNT, 0);
  4552. }
  4553. static void niu_init_rx_bmac(struct niu *np)
  4554. {
  4555. struct niu_parent *parent = np->parent;
  4556. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
  4557. int first_rdc_table = tp->first_table_num;
  4558. unsigned long i;
  4559. u64 val;
  4560. nw64_mac(BMAC_ADD_FILT0, 0);
  4561. nw64_mac(BMAC_ADD_FILT1, 0);
  4562. nw64_mac(BMAC_ADD_FILT2, 0);
  4563. nw64_mac(BMAC_ADD_FILT12_MASK, 0);
  4564. nw64_mac(BMAC_ADD_FILT00_MASK, 0);
  4565. for (i = 0; i < MAC_NUM_HASH; i++)
  4566. nw64_mac(BMAC_HASH_TBL(i), 0);
  4567. niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
  4568. niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
  4569. nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
  4570. val = nr64_mac(BRXMAC_CONFIG);
  4571. val &= ~(BRXMAC_CONFIG_ENABLE |
  4572. BRXMAC_CONFIG_STRIP_PAD |
  4573. BRXMAC_CONFIG_STRIP_FCS |
  4574. BRXMAC_CONFIG_PROMISC |
  4575. BRXMAC_CONFIG_PROMISC_GRP |
  4576. BRXMAC_CONFIG_ADDR_FILT_EN |
  4577. BRXMAC_CONFIG_DISCARD_DIS);
  4578. val |= (BRXMAC_CONFIG_HASH_FILT_EN);
  4579. nw64_mac(BRXMAC_CONFIG, val);
  4580. val = nr64_mac(BMAC_ADDR_CMPEN);
  4581. val |= BMAC_ADDR_CMPEN_EN0;
  4582. nw64_mac(BMAC_ADDR_CMPEN, val);
  4583. }
  4584. static void niu_init_rx_mac(struct niu *np)
  4585. {
  4586. niu_set_primary_mac(np, np->dev->dev_addr);
  4587. if (np->flags & NIU_FLAGS_XMAC)
  4588. niu_init_rx_xmac(np);
  4589. else
  4590. niu_init_rx_bmac(np);
  4591. }
  4592. static void niu_enable_tx_xmac(struct niu *np, int on)
  4593. {
  4594. u64 val = nr64_mac(XMAC_CONFIG);
  4595. if (on)
  4596. val |= XMAC_CONFIG_TX_ENABLE;
  4597. else
  4598. val &= ~XMAC_CONFIG_TX_ENABLE;
  4599. nw64_mac(XMAC_CONFIG, val);
  4600. }
  4601. static void niu_enable_tx_bmac(struct niu *np, int on)
  4602. {
  4603. u64 val = nr64_mac(BTXMAC_CONFIG);
  4604. if (on)
  4605. val |= BTXMAC_CONFIG_ENABLE;
  4606. else
  4607. val &= ~BTXMAC_CONFIG_ENABLE;
  4608. nw64_mac(BTXMAC_CONFIG, val);
  4609. }
  4610. static void niu_enable_tx_mac(struct niu *np, int on)
  4611. {
  4612. if (np->flags & NIU_FLAGS_XMAC)
  4613. niu_enable_tx_xmac(np, on);
  4614. else
  4615. niu_enable_tx_bmac(np, on);
  4616. }
  4617. static void niu_enable_rx_xmac(struct niu *np, int on)
  4618. {
  4619. u64 val = nr64_mac(XMAC_CONFIG);
  4620. val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
  4621. XMAC_CONFIG_PROMISCUOUS);
  4622. if (np->flags & NIU_FLAGS_MCAST)
  4623. val |= XMAC_CONFIG_HASH_FILTER_EN;
  4624. if (np->flags & NIU_FLAGS_PROMISC)
  4625. val |= XMAC_CONFIG_PROMISCUOUS;
  4626. if (on)
  4627. val |= XMAC_CONFIG_RX_MAC_ENABLE;
  4628. else
  4629. val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
  4630. nw64_mac(XMAC_CONFIG, val);
  4631. }
  4632. static void niu_enable_rx_bmac(struct niu *np, int on)
  4633. {
  4634. u64 val = nr64_mac(BRXMAC_CONFIG);
  4635. val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
  4636. BRXMAC_CONFIG_PROMISC);
  4637. if (np->flags & NIU_FLAGS_MCAST)
  4638. val |= BRXMAC_CONFIG_HASH_FILT_EN;
  4639. if (np->flags & NIU_FLAGS_PROMISC)
  4640. val |= BRXMAC_CONFIG_PROMISC;
  4641. if (on)
  4642. val |= BRXMAC_CONFIG_ENABLE;
  4643. else
  4644. val &= ~BRXMAC_CONFIG_ENABLE;
  4645. nw64_mac(BRXMAC_CONFIG, val);
  4646. }
  4647. static void niu_enable_rx_mac(struct niu *np, int on)
  4648. {
  4649. if (np->flags & NIU_FLAGS_XMAC)
  4650. niu_enable_rx_xmac(np, on);
  4651. else
  4652. niu_enable_rx_bmac(np, on);
  4653. }
  4654. static int niu_init_mac(struct niu *np)
  4655. {
  4656. int err;
  4657. niu_init_xif(np);
  4658. err = niu_init_pcs(np);
  4659. if (err)
  4660. return err;
  4661. err = niu_reset_tx_mac(np);
  4662. if (err)
  4663. return err;
  4664. niu_init_tx_mac(np);
  4665. err = niu_reset_rx_mac(np);
  4666. if (err)
  4667. return err;
  4668. niu_init_rx_mac(np);
  4669. /* This looks hookey but the RX MAC reset we just did will
  4670. * undo some of the state we setup in niu_init_tx_mac() so we
  4671. * have to call it again. In particular, the RX MAC reset will
  4672. * set the XMAC_MAX register back to it's default value.
  4673. */
  4674. niu_init_tx_mac(np);
  4675. niu_enable_tx_mac(np, 1);
  4676. niu_enable_rx_mac(np, 1);
  4677. return 0;
  4678. }
  4679. static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4680. {
  4681. (void) niu_tx_channel_stop(np, rp->tx_channel);
  4682. }
  4683. static void niu_stop_tx_channels(struct niu *np)
  4684. {
  4685. int i;
  4686. for (i = 0; i < np->num_tx_rings; i++) {
  4687. struct tx_ring_info *rp = &np->tx_rings[i];
  4688. niu_stop_one_tx_channel(np, rp);
  4689. }
  4690. }
  4691. static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
  4692. {
  4693. (void) niu_tx_channel_reset(np, rp->tx_channel);
  4694. }
  4695. static void niu_reset_tx_channels(struct niu *np)
  4696. {
  4697. int i;
  4698. for (i = 0; i < np->num_tx_rings; i++) {
  4699. struct tx_ring_info *rp = &np->tx_rings[i];
  4700. niu_reset_one_tx_channel(np, rp);
  4701. }
  4702. }
  4703. static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4704. {
  4705. (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
  4706. }
  4707. static void niu_stop_rx_channels(struct niu *np)
  4708. {
  4709. int i;
  4710. for (i = 0; i < np->num_rx_rings; i++) {
  4711. struct rx_ring_info *rp = &np->rx_rings[i];
  4712. niu_stop_one_rx_channel(np, rp);
  4713. }
  4714. }
  4715. static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
  4716. {
  4717. int channel = rp->rx_channel;
  4718. (void) niu_rx_channel_reset(np, channel);
  4719. nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
  4720. nw64(RX_DMA_CTL_STAT(channel), 0);
  4721. (void) niu_enable_rx_channel(np, channel, 0);
  4722. }
  4723. static void niu_reset_rx_channels(struct niu *np)
  4724. {
  4725. int i;
  4726. for (i = 0; i < np->num_rx_rings; i++) {
  4727. struct rx_ring_info *rp = &np->rx_rings[i];
  4728. niu_reset_one_rx_channel(np, rp);
  4729. }
  4730. }
  4731. static void niu_disable_ipp(struct niu *np)
  4732. {
  4733. u64 rd, wr, val;
  4734. int limit;
  4735. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4736. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4737. limit = 100;
  4738. while (--limit >= 0 && (rd != wr)) {
  4739. rd = nr64_ipp(IPP_DFIFO_RD_PTR);
  4740. wr = nr64_ipp(IPP_DFIFO_WR_PTR);
  4741. }
  4742. if (limit < 0 &&
  4743. (rd != 0 && wr != 1)) {
  4744. dev_err(np->device, PFX "%s: IPP would not quiesce, "
  4745. "rd_ptr[%llx] wr_ptr[%llx]\n",
  4746. np->dev->name,
  4747. (unsigned long long) nr64_ipp(IPP_DFIFO_RD_PTR),
  4748. (unsigned long long) nr64_ipp(IPP_DFIFO_WR_PTR));
  4749. }
  4750. val = nr64_ipp(IPP_CFIG);
  4751. val &= ~(IPP_CFIG_IPP_ENABLE |
  4752. IPP_CFIG_DFIFO_ECC_EN |
  4753. IPP_CFIG_DROP_BAD_CRC |
  4754. IPP_CFIG_CKSUM_EN);
  4755. nw64_ipp(IPP_CFIG, val);
  4756. (void) niu_ipp_reset(np);
  4757. }
  4758. static int niu_init_hw(struct niu *np)
  4759. {
  4760. int i, err;
  4761. niudbg(IFUP, "%s: Initialize TXC\n", np->dev->name);
  4762. niu_txc_enable_port(np, 1);
  4763. niu_txc_port_dma_enable(np, 1);
  4764. niu_txc_set_imask(np, 0);
  4765. niudbg(IFUP, "%s: Initialize TX channels\n", np->dev->name);
  4766. for (i = 0; i < np->num_tx_rings; i++) {
  4767. struct tx_ring_info *rp = &np->tx_rings[i];
  4768. err = niu_init_one_tx_channel(np, rp);
  4769. if (err)
  4770. return err;
  4771. }
  4772. niudbg(IFUP, "%s: Initialize RX channels\n", np->dev->name);
  4773. err = niu_init_rx_channels(np);
  4774. if (err)
  4775. goto out_uninit_tx_channels;
  4776. niudbg(IFUP, "%s: Initialize classifier\n", np->dev->name);
  4777. err = niu_init_classifier_hw(np);
  4778. if (err)
  4779. goto out_uninit_rx_channels;
  4780. niudbg(IFUP, "%s: Initialize ZCP\n", np->dev->name);
  4781. err = niu_init_zcp(np);
  4782. if (err)
  4783. goto out_uninit_rx_channels;
  4784. niudbg(IFUP, "%s: Initialize IPP\n", np->dev->name);
  4785. err = niu_init_ipp(np);
  4786. if (err)
  4787. goto out_uninit_rx_channels;
  4788. niudbg(IFUP, "%s: Initialize MAC\n", np->dev->name);
  4789. err = niu_init_mac(np);
  4790. if (err)
  4791. goto out_uninit_ipp;
  4792. return 0;
  4793. out_uninit_ipp:
  4794. niudbg(IFUP, "%s: Uninit IPP\n", np->dev->name);
  4795. niu_disable_ipp(np);
  4796. out_uninit_rx_channels:
  4797. niudbg(IFUP, "%s: Uninit RX channels\n", np->dev->name);
  4798. niu_stop_rx_channels(np);
  4799. niu_reset_rx_channels(np);
  4800. out_uninit_tx_channels:
  4801. niudbg(IFUP, "%s: Uninit TX channels\n", np->dev->name);
  4802. niu_stop_tx_channels(np);
  4803. niu_reset_tx_channels(np);
  4804. return err;
  4805. }
  4806. static void niu_stop_hw(struct niu *np)
  4807. {
  4808. niudbg(IFDOWN, "%s: Disable interrupts\n", np->dev->name);
  4809. niu_enable_interrupts(np, 0);
  4810. niudbg(IFDOWN, "%s: Disable RX MAC\n", np->dev->name);
  4811. niu_enable_rx_mac(np, 0);
  4812. niudbg(IFDOWN, "%s: Disable IPP\n", np->dev->name);
  4813. niu_disable_ipp(np);
  4814. niudbg(IFDOWN, "%s: Stop TX channels\n", np->dev->name);
  4815. niu_stop_tx_channels(np);
  4816. niudbg(IFDOWN, "%s: Stop RX channels\n", np->dev->name);
  4817. niu_stop_rx_channels(np);
  4818. niudbg(IFDOWN, "%s: Reset TX channels\n", np->dev->name);
  4819. niu_reset_tx_channels(np);
  4820. niudbg(IFDOWN, "%s: Reset RX channels\n", np->dev->name);
  4821. niu_reset_rx_channels(np);
  4822. }
  4823. static void niu_set_irq_name(struct niu *np)
  4824. {
  4825. int port = np->port;
  4826. int i, j = 1;
  4827. sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
  4828. if (port == 0) {
  4829. sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
  4830. sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
  4831. j = 3;
  4832. }
  4833. for (i = 0; i < np->num_ldg - j; i++) {
  4834. if (i < np->num_rx_rings)
  4835. sprintf(np->irq_name[i+j], "%s-rx-%d",
  4836. np->dev->name, i);
  4837. else if (i < np->num_tx_rings + np->num_rx_rings)
  4838. sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
  4839. i - np->num_rx_rings);
  4840. }
  4841. }
  4842. static int niu_request_irq(struct niu *np)
  4843. {
  4844. int i, j, err;
  4845. niu_set_irq_name(np);
  4846. err = 0;
  4847. for (i = 0; i < np->num_ldg; i++) {
  4848. struct niu_ldg *lp = &np->ldg[i];
  4849. err = request_irq(lp->irq, niu_interrupt,
  4850. IRQF_SHARED | IRQF_SAMPLE_RANDOM,
  4851. np->irq_name[i], lp);
  4852. if (err)
  4853. goto out_free_irqs;
  4854. }
  4855. return 0;
  4856. out_free_irqs:
  4857. for (j = 0; j < i; j++) {
  4858. struct niu_ldg *lp = &np->ldg[j];
  4859. free_irq(lp->irq, lp);
  4860. }
  4861. return err;
  4862. }
  4863. static void niu_free_irq(struct niu *np)
  4864. {
  4865. int i;
  4866. for (i = 0; i < np->num_ldg; i++) {
  4867. struct niu_ldg *lp = &np->ldg[i];
  4868. free_irq(lp->irq, lp);
  4869. }
  4870. }
  4871. static void niu_enable_napi(struct niu *np)
  4872. {
  4873. int i;
  4874. for (i = 0; i < np->num_ldg; i++)
  4875. napi_enable(&np->ldg[i].napi);
  4876. }
  4877. static void niu_disable_napi(struct niu *np)
  4878. {
  4879. int i;
  4880. for (i = 0; i < np->num_ldg; i++)
  4881. napi_disable(&np->ldg[i].napi);
  4882. }
  4883. static int niu_open(struct net_device *dev)
  4884. {
  4885. struct niu *np = netdev_priv(dev);
  4886. int err;
  4887. netif_carrier_off(dev);
  4888. err = niu_alloc_channels(np);
  4889. if (err)
  4890. goto out_err;
  4891. err = niu_enable_interrupts(np, 0);
  4892. if (err)
  4893. goto out_free_channels;
  4894. err = niu_request_irq(np);
  4895. if (err)
  4896. goto out_free_channels;
  4897. niu_enable_napi(np);
  4898. spin_lock_irq(&np->lock);
  4899. err = niu_init_hw(np);
  4900. if (!err) {
  4901. init_timer(&np->timer);
  4902. np->timer.expires = jiffies + HZ;
  4903. np->timer.data = (unsigned long) np;
  4904. np->timer.function = niu_timer;
  4905. err = niu_enable_interrupts(np, 1);
  4906. if (err)
  4907. niu_stop_hw(np);
  4908. }
  4909. spin_unlock_irq(&np->lock);
  4910. if (err) {
  4911. niu_disable_napi(np);
  4912. goto out_free_irq;
  4913. }
  4914. netif_tx_start_all_queues(dev);
  4915. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  4916. netif_carrier_on(dev);
  4917. add_timer(&np->timer);
  4918. return 0;
  4919. out_free_irq:
  4920. niu_free_irq(np);
  4921. out_free_channels:
  4922. niu_free_channels(np);
  4923. out_err:
  4924. return err;
  4925. }
  4926. static void niu_full_shutdown(struct niu *np, struct net_device *dev)
  4927. {
  4928. cancel_work_sync(&np->reset_task);
  4929. niu_disable_napi(np);
  4930. netif_tx_stop_all_queues(dev);
  4931. del_timer_sync(&np->timer);
  4932. spin_lock_irq(&np->lock);
  4933. niu_stop_hw(np);
  4934. spin_unlock_irq(&np->lock);
  4935. }
  4936. static int niu_close(struct net_device *dev)
  4937. {
  4938. struct niu *np = netdev_priv(dev);
  4939. niu_full_shutdown(np, dev);
  4940. niu_free_irq(np);
  4941. niu_free_channels(np);
  4942. niu_handle_led(np, 0);
  4943. return 0;
  4944. }
  4945. static void niu_sync_xmac_stats(struct niu *np)
  4946. {
  4947. struct niu_xmac_stats *mp = &np->mac_stats.xmac;
  4948. mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
  4949. mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
  4950. mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
  4951. mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
  4952. mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
  4953. mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
  4954. mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
  4955. mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
  4956. mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
  4957. mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
  4958. mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
  4959. mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
  4960. mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
  4961. mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
  4962. mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
  4963. mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
  4964. mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
  4965. mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
  4966. }
  4967. static void niu_sync_bmac_stats(struct niu *np)
  4968. {
  4969. struct niu_bmac_stats *mp = &np->mac_stats.bmac;
  4970. mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
  4971. mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
  4972. mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
  4973. mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4974. mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
  4975. mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
  4976. }
  4977. static void niu_sync_mac_stats(struct niu *np)
  4978. {
  4979. if (np->flags & NIU_FLAGS_XMAC)
  4980. niu_sync_xmac_stats(np);
  4981. else
  4982. niu_sync_bmac_stats(np);
  4983. }
  4984. static void niu_get_rx_stats(struct niu *np)
  4985. {
  4986. unsigned long pkts, dropped, errors, bytes;
  4987. int i;
  4988. pkts = dropped = errors = bytes = 0;
  4989. for (i = 0; i < np->num_rx_rings; i++) {
  4990. struct rx_ring_info *rp = &np->rx_rings[i];
  4991. pkts += rp->rx_packets;
  4992. bytes += rp->rx_bytes;
  4993. dropped += rp->rx_dropped;
  4994. errors += rp->rx_errors;
  4995. }
  4996. np->dev->stats.rx_packets = pkts;
  4997. np->dev->stats.rx_bytes = bytes;
  4998. np->dev->stats.rx_dropped = dropped;
  4999. np->dev->stats.rx_errors = errors;
  5000. }
  5001. static void niu_get_tx_stats(struct niu *np)
  5002. {
  5003. unsigned long pkts, errors, bytes;
  5004. int i;
  5005. pkts = errors = bytes = 0;
  5006. for (i = 0; i < np->num_tx_rings; i++) {
  5007. struct tx_ring_info *rp = &np->tx_rings[i];
  5008. pkts += rp->tx_packets;
  5009. bytes += rp->tx_bytes;
  5010. errors += rp->tx_errors;
  5011. }
  5012. np->dev->stats.tx_packets = pkts;
  5013. np->dev->stats.tx_bytes = bytes;
  5014. np->dev->stats.tx_errors = errors;
  5015. }
  5016. static struct net_device_stats *niu_get_stats(struct net_device *dev)
  5017. {
  5018. struct niu *np = netdev_priv(dev);
  5019. niu_get_rx_stats(np);
  5020. niu_get_tx_stats(np);
  5021. return &dev->stats;
  5022. }
  5023. static void niu_load_hash_xmac(struct niu *np, u16 *hash)
  5024. {
  5025. int i;
  5026. for (i = 0; i < 16; i++)
  5027. nw64_mac(XMAC_HASH_TBL(i), hash[i]);
  5028. }
  5029. static void niu_load_hash_bmac(struct niu *np, u16 *hash)
  5030. {
  5031. int i;
  5032. for (i = 0; i < 16; i++)
  5033. nw64_mac(BMAC_HASH_TBL(i), hash[i]);
  5034. }
  5035. static void niu_load_hash(struct niu *np, u16 *hash)
  5036. {
  5037. if (np->flags & NIU_FLAGS_XMAC)
  5038. niu_load_hash_xmac(np, hash);
  5039. else
  5040. niu_load_hash_bmac(np, hash);
  5041. }
  5042. static void niu_set_rx_mode(struct net_device *dev)
  5043. {
  5044. struct niu *np = netdev_priv(dev);
  5045. int i, alt_cnt, err;
  5046. struct dev_addr_list *addr;
  5047. unsigned long flags;
  5048. u16 hash[16] = { 0, };
  5049. spin_lock_irqsave(&np->lock, flags);
  5050. niu_enable_rx_mac(np, 0);
  5051. np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
  5052. if (dev->flags & IFF_PROMISC)
  5053. np->flags |= NIU_FLAGS_PROMISC;
  5054. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 0))
  5055. np->flags |= NIU_FLAGS_MCAST;
  5056. alt_cnt = dev->uc_count;
  5057. if (alt_cnt > niu_num_alt_addr(np)) {
  5058. alt_cnt = 0;
  5059. np->flags |= NIU_FLAGS_PROMISC;
  5060. }
  5061. if (alt_cnt) {
  5062. int index = 0;
  5063. for (addr = dev->uc_list; addr; addr = addr->next) {
  5064. err = niu_set_alt_mac(np, index,
  5065. addr->da_addr);
  5066. if (err)
  5067. printk(KERN_WARNING PFX "%s: Error %d "
  5068. "adding alt mac %d\n",
  5069. dev->name, err, index);
  5070. err = niu_enable_alt_mac(np, index, 1);
  5071. if (err)
  5072. printk(KERN_WARNING PFX "%s: Error %d "
  5073. "enabling alt mac %d\n",
  5074. dev->name, err, index);
  5075. index++;
  5076. }
  5077. } else {
  5078. int alt_start;
  5079. if (np->flags & NIU_FLAGS_XMAC)
  5080. alt_start = 0;
  5081. else
  5082. alt_start = 1;
  5083. for (i = alt_start; i < niu_num_alt_addr(np); i++) {
  5084. err = niu_enable_alt_mac(np, i, 0);
  5085. if (err)
  5086. printk(KERN_WARNING PFX "%s: Error %d "
  5087. "disabling alt mac %d\n",
  5088. dev->name, err, i);
  5089. }
  5090. }
  5091. if (dev->flags & IFF_ALLMULTI) {
  5092. for (i = 0; i < 16; i++)
  5093. hash[i] = 0xffff;
  5094. } else if (dev->mc_count > 0) {
  5095. for (addr = dev->mc_list; addr; addr = addr->next) {
  5096. u32 crc = ether_crc_le(ETH_ALEN, addr->da_addr);
  5097. crc >>= 24;
  5098. hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
  5099. }
  5100. }
  5101. if (np->flags & NIU_FLAGS_MCAST)
  5102. niu_load_hash(np, hash);
  5103. niu_enable_rx_mac(np, 1);
  5104. spin_unlock_irqrestore(&np->lock, flags);
  5105. }
  5106. static int niu_set_mac_addr(struct net_device *dev, void *p)
  5107. {
  5108. struct niu *np = netdev_priv(dev);
  5109. struct sockaddr *addr = p;
  5110. unsigned long flags;
  5111. if (!is_valid_ether_addr(addr->sa_data))
  5112. return -EINVAL;
  5113. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  5114. if (!netif_running(dev))
  5115. return 0;
  5116. spin_lock_irqsave(&np->lock, flags);
  5117. niu_enable_rx_mac(np, 0);
  5118. niu_set_primary_mac(np, dev->dev_addr);
  5119. niu_enable_rx_mac(np, 1);
  5120. spin_unlock_irqrestore(&np->lock, flags);
  5121. return 0;
  5122. }
  5123. static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5124. {
  5125. return -EOPNOTSUPP;
  5126. }
  5127. static void niu_netif_stop(struct niu *np)
  5128. {
  5129. np->dev->trans_start = jiffies; /* prevent tx timeout */
  5130. niu_disable_napi(np);
  5131. netif_tx_disable(np->dev);
  5132. }
  5133. static void niu_netif_start(struct niu *np)
  5134. {
  5135. /* NOTE: unconditional netif_wake_queue is only appropriate
  5136. * so long as all callers are assured to have free tx slots
  5137. * (such as after niu_init_hw).
  5138. */
  5139. netif_tx_wake_all_queues(np->dev);
  5140. niu_enable_napi(np);
  5141. niu_enable_interrupts(np, 1);
  5142. }
  5143. static void niu_reset_buffers(struct niu *np)
  5144. {
  5145. int i, j, k, err;
  5146. if (np->rx_rings) {
  5147. for (i = 0; i < np->num_rx_rings; i++) {
  5148. struct rx_ring_info *rp = &np->rx_rings[i];
  5149. for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
  5150. struct page *page;
  5151. page = rp->rxhash[j];
  5152. while (page) {
  5153. struct page *next =
  5154. (struct page *) page->mapping;
  5155. u64 base = page->index;
  5156. base = base >> RBR_DESCR_ADDR_SHIFT;
  5157. rp->rbr[k++] = cpu_to_le32(base);
  5158. page = next;
  5159. }
  5160. }
  5161. for (; k < MAX_RBR_RING_SIZE; k++) {
  5162. err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
  5163. if (unlikely(err))
  5164. break;
  5165. }
  5166. rp->rbr_index = rp->rbr_table_size - 1;
  5167. rp->rcr_index = 0;
  5168. rp->rbr_pending = 0;
  5169. rp->rbr_refill_pending = 0;
  5170. }
  5171. }
  5172. if (np->tx_rings) {
  5173. for (i = 0; i < np->num_tx_rings; i++) {
  5174. struct tx_ring_info *rp = &np->tx_rings[i];
  5175. for (j = 0; j < MAX_TX_RING_SIZE; j++) {
  5176. if (rp->tx_buffs[j].skb)
  5177. (void) release_tx_packet(np, rp, j);
  5178. }
  5179. rp->pending = MAX_TX_RING_SIZE;
  5180. rp->prod = 0;
  5181. rp->cons = 0;
  5182. rp->wrap_bit = 0;
  5183. }
  5184. }
  5185. }
  5186. static void niu_reset_task(struct work_struct *work)
  5187. {
  5188. struct niu *np = container_of(work, struct niu, reset_task);
  5189. unsigned long flags;
  5190. int err;
  5191. spin_lock_irqsave(&np->lock, flags);
  5192. if (!netif_running(np->dev)) {
  5193. spin_unlock_irqrestore(&np->lock, flags);
  5194. return;
  5195. }
  5196. spin_unlock_irqrestore(&np->lock, flags);
  5197. del_timer_sync(&np->timer);
  5198. niu_netif_stop(np);
  5199. spin_lock_irqsave(&np->lock, flags);
  5200. niu_stop_hw(np);
  5201. spin_unlock_irqrestore(&np->lock, flags);
  5202. niu_reset_buffers(np);
  5203. spin_lock_irqsave(&np->lock, flags);
  5204. err = niu_init_hw(np);
  5205. if (!err) {
  5206. np->timer.expires = jiffies + HZ;
  5207. add_timer(&np->timer);
  5208. niu_netif_start(np);
  5209. }
  5210. spin_unlock_irqrestore(&np->lock, flags);
  5211. }
  5212. static void niu_tx_timeout(struct net_device *dev)
  5213. {
  5214. struct niu *np = netdev_priv(dev);
  5215. dev_err(np->device, PFX "%s: Transmit timed out, resetting\n",
  5216. dev->name);
  5217. schedule_work(&np->reset_task);
  5218. }
  5219. static void niu_set_txd(struct tx_ring_info *rp, int index,
  5220. u64 mapping, u64 len, u64 mark,
  5221. u64 n_frags)
  5222. {
  5223. __le64 *desc = &rp->descr[index];
  5224. *desc = cpu_to_le64(mark |
  5225. (n_frags << TX_DESC_NUM_PTR_SHIFT) |
  5226. (len << TX_DESC_TR_LEN_SHIFT) |
  5227. (mapping & TX_DESC_SAD));
  5228. }
  5229. static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
  5230. u64 pad_bytes, u64 len)
  5231. {
  5232. u16 eth_proto, eth_proto_inner;
  5233. u64 csum_bits, l3off, ihl, ret;
  5234. u8 ip_proto;
  5235. int ipv6;
  5236. eth_proto = be16_to_cpu(ehdr->h_proto);
  5237. eth_proto_inner = eth_proto;
  5238. if (eth_proto == ETH_P_8021Q) {
  5239. struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
  5240. __be16 val = vp->h_vlan_encapsulated_proto;
  5241. eth_proto_inner = be16_to_cpu(val);
  5242. }
  5243. ipv6 = ihl = 0;
  5244. switch (skb->protocol) {
  5245. case __constant_htons(ETH_P_IP):
  5246. ip_proto = ip_hdr(skb)->protocol;
  5247. ihl = ip_hdr(skb)->ihl;
  5248. break;
  5249. case __constant_htons(ETH_P_IPV6):
  5250. ip_proto = ipv6_hdr(skb)->nexthdr;
  5251. ihl = (40 >> 2);
  5252. ipv6 = 1;
  5253. break;
  5254. default:
  5255. ip_proto = ihl = 0;
  5256. break;
  5257. }
  5258. csum_bits = TXHDR_CSUM_NONE;
  5259. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5260. u64 start, stuff;
  5261. csum_bits = (ip_proto == IPPROTO_TCP ?
  5262. TXHDR_CSUM_TCP :
  5263. (ip_proto == IPPROTO_UDP ?
  5264. TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
  5265. start = skb_transport_offset(skb) -
  5266. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5267. stuff = start + skb->csum_offset;
  5268. csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
  5269. csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
  5270. }
  5271. l3off = skb_network_offset(skb) -
  5272. (pad_bytes + sizeof(struct tx_pkt_hdr));
  5273. ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
  5274. (len << TXHDR_LEN_SHIFT) |
  5275. ((l3off / 2) << TXHDR_L3START_SHIFT) |
  5276. (ihl << TXHDR_IHL_SHIFT) |
  5277. ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
  5278. ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
  5279. (ipv6 ? TXHDR_IP_VER : 0) |
  5280. csum_bits);
  5281. return ret;
  5282. }
  5283. static int niu_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5284. {
  5285. struct niu *np = netdev_priv(dev);
  5286. unsigned long align, headroom;
  5287. struct netdev_queue *txq;
  5288. struct tx_ring_info *rp;
  5289. struct tx_pkt_hdr *tp;
  5290. unsigned int len, nfg;
  5291. struct ethhdr *ehdr;
  5292. int prod, i, tlen;
  5293. u64 mapping, mrk;
  5294. i = skb_get_queue_mapping(skb);
  5295. rp = &np->tx_rings[i];
  5296. txq = netdev_get_tx_queue(dev, i);
  5297. if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
  5298. netif_tx_stop_queue(txq);
  5299. dev_err(np->device, PFX "%s: BUG! Tx ring full when "
  5300. "queue awake!\n", dev->name);
  5301. rp->tx_errors++;
  5302. return NETDEV_TX_BUSY;
  5303. }
  5304. if (skb->len < ETH_ZLEN) {
  5305. unsigned int pad_bytes = ETH_ZLEN - skb->len;
  5306. if (skb_pad(skb, pad_bytes))
  5307. goto out;
  5308. skb_put(skb, pad_bytes);
  5309. }
  5310. len = sizeof(struct tx_pkt_hdr) + 15;
  5311. if (skb_headroom(skb) < len) {
  5312. struct sk_buff *skb_new;
  5313. skb_new = skb_realloc_headroom(skb, len);
  5314. if (!skb_new) {
  5315. rp->tx_errors++;
  5316. goto out_drop;
  5317. }
  5318. kfree_skb(skb);
  5319. skb = skb_new;
  5320. } else
  5321. skb_orphan(skb);
  5322. align = ((unsigned long) skb->data & (16 - 1));
  5323. headroom = align + sizeof(struct tx_pkt_hdr);
  5324. ehdr = (struct ethhdr *) skb->data;
  5325. tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
  5326. len = skb->len - sizeof(struct tx_pkt_hdr);
  5327. tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
  5328. tp->resv = 0;
  5329. len = skb_headlen(skb);
  5330. mapping = np->ops->map_single(np->device, skb->data,
  5331. len, DMA_TO_DEVICE);
  5332. prod = rp->prod;
  5333. rp->tx_buffs[prod].skb = skb;
  5334. rp->tx_buffs[prod].mapping = mapping;
  5335. mrk = TX_DESC_SOP;
  5336. if (++rp->mark_counter == rp->mark_freq) {
  5337. rp->mark_counter = 0;
  5338. mrk |= TX_DESC_MARK;
  5339. rp->mark_pending++;
  5340. }
  5341. tlen = len;
  5342. nfg = skb_shinfo(skb)->nr_frags;
  5343. while (tlen > 0) {
  5344. tlen -= MAX_TX_DESC_LEN;
  5345. nfg++;
  5346. }
  5347. while (len > 0) {
  5348. unsigned int this_len = len;
  5349. if (this_len > MAX_TX_DESC_LEN)
  5350. this_len = MAX_TX_DESC_LEN;
  5351. niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
  5352. mrk = nfg = 0;
  5353. prod = NEXT_TX(rp, prod);
  5354. mapping += this_len;
  5355. len -= this_len;
  5356. }
  5357. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5358. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5359. len = frag->size;
  5360. mapping = np->ops->map_page(np->device, frag->page,
  5361. frag->page_offset, len,
  5362. DMA_TO_DEVICE);
  5363. rp->tx_buffs[prod].skb = NULL;
  5364. rp->tx_buffs[prod].mapping = mapping;
  5365. niu_set_txd(rp, prod, mapping, len, 0, 0);
  5366. prod = NEXT_TX(rp, prod);
  5367. }
  5368. if (prod < rp->prod)
  5369. rp->wrap_bit ^= TX_RING_KICK_WRAP;
  5370. rp->prod = prod;
  5371. nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
  5372. if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
  5373. netif_tx_stop_queue(txq);
  5374. if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
  5375. netif_tx_wake_queue(txq);
  5376. }
  5377. dev->trans_start = jiffies;
  5378. out:
  5379. return NETDEV_TX_OK;
  5380. out_drop:
  5381. rp->tx_errors++;
  5382. kfree_skb(skb);
  5383. goto out;
  5384. }
  5385. static int niu_change_mtu(struct net_device *dev, int new_mtu)
  5386. {
  5387. struct niu *np = netdev_priv(dev);
  5388. int err, orig_jumbo, new_jumbo;
  5389. if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
  5390. return -EINVAL;
  5391. orig_jumbo = (dev->mtu > ETH_DATA_LEN);
  5392. new_jumbo = (new_mtu > ETH_DATA_LEN);
  5393. dev->mtu = new_mtu;
  5394. if (!netif_running(dev) ||
  5395. (orig_jumbo == new_jumbo))
  5396. return 0;
  5397. niu_full_shutdown(np, dev);
  5398. niu_free_channels(np);
  5399. niu_enable_napi(np);
  5400. err = niu_alloc_channels(np);
  5401. if (err)
  5402. return err;
  5403. spin_lock_irq(&np->lock);
  5404. err = niu_init_hw(np);
  5405. if (!err) {
  5406. init_timer(&np->timer);
  5407. np->timer.expires = jiffies + HZ;
  5408. np->timer.data = (unsigned long) np;
  5409. np->timer.function = niu_timer;
  5410. err = niu_enable_interrupts(np, 1);
  5411. if (err)
  5412. niu_stop_hw(np);
  5413. }
  5414. spin_unlock_irq(&np->lock);
  5415. if (!err) {
  5416. netif_tx_start_all_queues(dev);
  5417. if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
  5418. netif_carrier_on(dev);
  5419. add_timer(&np->timer);
  5420. }
  5421. return err;
  5422. }
  5423. static void niu_get_drvinfo(struct net_device *dev,
  5424. struct ethtool_drvinfo *info)
  5425. {
  5426. struct niu *np = netdev_priv(dev);
  5427. struct niu_vpd *vpd = &np->vpd;
  5428. strcpy(info->driver, DRV_MODULE_NAME);
  5429. strcpy(info->version, DRV_MODULE_VERSION);
  5430. sprintf(info->fw_version, "%d.%d",
  5431. vpd->fcode_major, vpd->fcode_minor);
  5432. if (np->parent->plat_type != PLAT_TYPE_NIU)
  5433. strcpy(info->bus_info, pci_name(np->pdev));
  5434. }
  5435. static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5436. {
  5437. struct niu *np = netdev_priv(dev);
  5438. struct niu_link_config *lp;
  5439. lp = &np->link_config;
  5440. memset(cmd, 0, sizeof(*cmd));
  5441. cmd->phy_address = np->phy_addr;
  5442. cmd->supported = lp->supported;
  5443. cmd->advertising = lp->advertising;
  5444. cmd->autoneg = lp->autoneg;
  5445. cmd->speed = lp->active_speed;
  5446. cmd->duplex = lp->active_duplex;
  5447. return 0;
  5448. }
  5449. static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5450. {
  5451. return -EINVAL;
  5452. }
  5453. static u32 niu_get_msglevel(struct net_device *dev)
  5454. {
  5455. struct niu *np = netdev_priv(dev);
  5456. return np->msg_enable;
  5457. }
  5458. static void niu_set_msglevel(struct net_device *dev, u32 value)
  5459. {
  5460. struct niu *np = netdev_priv(dev);
  5461. np->msg_enable = value;
  5462. }
  5463. static int niu_get_eeprom_len(struct net_device *dev)
  5464. {
  5465. struct niu *np = netdev_priv(dev);
  5466. return np->eeprom_len;
  5467. }
  5468. static int niu_get_eeprom(struct net_device *dev,
  5469. struct ethtool_eeprom *eeprom, u8 *data)
  5470. {
  5471. struct niu *np = netdev_priv(dev);
  5472. u32 offset, len, val;
  5473. offset = eeprom->offset;
  5474. len = eeprom->len;
  5475. if (offset + len < offset)
  5476. return -EINVAL;
  5477. if (offset >= np->eeprom_len)
  5478. return -EINVAL;
  5479. if (offset + len > np->eeprom_len)
  5480. len = eeprom->len = np->eeprom_len - offset;
  5481. if (offset & 3) {
  5482. u32 b_offset, b_count;
  5483. b_offset = offset & 3;
  5484. b_count = 4 - b_offset;
  5485. if (b_count > len)
  5486. b_count = len;
  5487. val = nr64(ESPC_NCR((offset - b_offset) / 4));
  5488. memcpy(data, ((char *)&val) + b_offset, b_count);
  5489. data += b_count;
  5490. len -= b_count;
  5491. offset += b_count;
  5492. }
  5493. while (len >= 4) {
  5494. val = nr64(ESPC_NCR(offset / 4));
  5495. memcpy(data, &val, 4);
  5496. data += 4;
  5497. len -= 4;
  5498. offset += 4;
  5499. }
  5500. if (len) {
  5501. val = nr64(ESPC_NCR(offset / 4));
  5502. memcpy(data, &val, len);
  5503. }
  5504. return 0;
  5505. }
  5506. static int niu_ethflow_to_class(int flow_type, u64 *class)
  5507. {
  5508. switch (flow_type) {
  5509. case TCP_V4_FLOW:
  5510. *class = CLASS_CODE_TCP_IPV4;
  5511. break;
  5512. case UDP_V4_FLOW:
  5513. *class = CLASS_CODE_UDP_IPV4;
  5514. break;
  5515. case AH_ESP_V4_FLOW:
  5516. *class = CLASS_CODE_AH_ESP_IPV4;
  5517. break;
  5518. case SCTP_V4_FLOW:
  5519. *class = CLASS_CODE_SCTP_IPV4;
  5520. break;
  5521. case TCP_V6_FLOW:
  5522. *class = CLASS_CODE_TCP_IPV6;
  5523. break;
  5524. case UDP_V6_FLOW:
  5525. *class = CLASS_CODE_UDP_IPV6;
  5526. break;
  5527. case AH_ESP_V6_FLOW:
  5528. *class = CLASS_CODE_AH_ESP_IPV6;
  5529. break;
  5530. case SCTP_V6_FLOW:
  5531. *class = CLASS_CODE_SCTP_IPV6;
  5532. break;
  5533. default:
  5534. return 0;
  5535. }
  5536. return 1;
  5537. }
  5538. static u64 niu_flowkey_to_ethflow(u64 flow_key)
  5539. {
  5540. u64 ethflow = 0;
  5541. if (flow_key & FLOW_KEY_PORT)
  5542. ethflow |= RXH_DEV_PORT;
  5543. if (flow_key & FLOW_KEY_L2DA)
  5544. ethflow |= RXH_L2DA;
  5545. if (flow_key & FLOW_KEY_VLAN)
  5546. ethflow |= RXH_VLAN;
  5547. if (flow_key & FLOW_KEY_IPSA)
  5548. ethflow |= RXH_IP_SRC;
  5549. if (flow_key & FLOW_KEY_IPDA)
  5550. ethflow |= RXH_IP_DST;
  5551. if (flow_key & FLOW_KEY_PROTO)
  5552. ethflow |= RXH_L3_PROTO;
  5553. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
  5554. ethflow |= RXH_L4_B_0_1;
  5555. if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
  5556. ethflow |= RXH_L4_B_2_3;
  5557. return ethflow;
  5558. }
  5559. static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
  5560. {
  5561. u64 key = 0;
  5562. if (ethflow & RXH_DEV_PORT)
  5563. key |= FLOW_KEY_PORT;
  5564. if (ethflow & RXH_L2DA)
  5565. key |= FLOW_KEY_L2DA;
  5566. if (ethflow & RXH_VLAN)
  5567. key |= FLOW_KEY_VLAN;
  5568. if (ethflow & RXH_IP_SRC)
  5569. key |= FLOW_KEY_IPSA;
  5570. if (ethflow & RXH_IP_DST)
  5571. key |= FLOW_KEY_IPDA;
  5572. if (ethflow & RXH_L3_PROTO)
  5573. key |= FLOW_KEY_PROTO;
  5574. if (ethflow & RXH_L4_B_0_1)
  5575. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
  5576. if (ethflow & RXH_L4_B_2_3)
  5577. key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
  5578. *flow_key = key;
  5579. return 1;
  5580. }
  5581. static int niu_get_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
  5582. {
  5583. struct niu *np = netdev_priv(dev);
  5584. u64 class;
  5585. cmd->data = 0;
  5586. if (!niu_ethflow_to_class(cmd->flow_type, &class))
  5587. return -EINVAL;
  5588. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5589. TCAM_KEY_DISC)
  5590. cmd->data = RXH_DISCARD;
  5591. else
  5592. cmd->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
  5593. CLASS_CODE_USER_PROG1]);
  5594. return 0;
  5595. }
  5596. static int niu_set_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
  5597. {
  5598. struct niu *np = netdev_priv(dev);
  5599. u64 class;
  5600. u64 flow_key = 0;
  5601. unsigned long flags;
  5602. if (!niu_ethflow_to_class(cmd->flow_type, &class))
  5603. return -EINVAL;
  5604. if (class < CLASS_CODE_USER_PROG1 ||
  5605. class > CLASS_CODE_SCTP_IPV6)
  5606. return -EINVAL;
  5607. if (cmd->data & RXH_DISCARD) {
  5608. niu_lock_parent(np, flags);
  5609. flow_key = np->parent->tcam_key[class -
  5610. CLASS_CODE_USER_PROG1];
  5611. flow_key |= TCAM_KEY_DISC;
  5612. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  5613. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  5614. niu_unlock_parent(np, flags);
  5615. return 0;
  5616. } else {
  5617. /* Discard was set before, but is not set now */
  5618. if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
  5619. TCAM_KEY_DISC) {
  5620. niu_lock_parent(np, flags);
  5621. flow_key = np->parent->tcam_key[class -
  5622. CLASS_CODE_USER_PROG1];
  5623. flow_key &= ~TCAM_KEY_DISC;
  5624. nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
  5625. flow_key);
  5626. np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
  5627. flow_key;
  5628. niu_unlock_parent(np, flags);
  5629. }
  5630. }
  5631. if (!niu_ethflow_to_flowkey(cmd->data, &flow_key))
  5632. return -EINVAL;
  5633. niu_lock_parent(np, flags);
  5634. nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
  5635. np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
  5636. niu_unlock_parent(np, flags);
  5637. return 0;
  5638. }
  5639. static const struct {
  5640. const char string[ETH_GSTRING_LEN];
  5641. } niu_xmac_stat_keys[] = {
  5642. { "tx_frames" },
  5643. { "tx_bytes" },
  5644. { "tx_fifo_errors" },
  5645. { "tx_overflow_errors" },
  5646. { "tx_max_pkt_size_errors" },
  5647. { "tx_underflow_errors" },
  5648. { "rx_local_faults" },
  5649. { "rx_remote_faults" },
  5650. { "rx_link_faults" },
  5651. { "rx_align_errors" },
  5652. { "rx_frags" },
  5653. { "rx_mcasts" },
  5654. { "rx_bcasts" },
  5655. { "rx_hist_cnt1" },
  5656. { "rx_hist_cnt2" },
  5657. { "rx_hist_cnt3" },
  5658. { "rx_hist_cnt4" },
  5659. { "rx_hist_cnt5" },
  5660. { "rx_hist_cnt6" },
  5661. { "rx_hist_cnt7" },
  5662. { "rx_octets" },
  5663. { "rx_code_violations" },
  5664. { "rx_len_errors" },
  5665. { "rx_crc_errors" },
  5666. { "rx_underflows" },
  5667. { "rx_overflows" },
  5668. { "pause_off_state" },
  5669. { "pause_on_state" },
  5670. { "pause_received" },
  5671. };
  5672. #define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
  5673. static const struct {
  5674. const char string[ETH_GSTRING_LEN];
  5675. } niu_bmac_stat_keys[] = {
  5676. { "tx_underflow_errors" },
  5677. { "tx_max_pkt_size_errors" },
  5678. { "tx_bytes" },
  5679. { "tx_frames" },
  5680. { "rx_overflows" },
  5681. { "rx_frames" },
  5682. { "rx_align_errors" },
  5683. { "rx_crc_errors" },
  5684. { "rx_len_errors" },
  5685. { "pause_off_state" },
  5686. { "pause_on_state" },
  5687. { "pause_received" },
  5688. };
  5689. #define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
  5690. static const struct {
  5691. const char string[ETH_GSTRING_LEN];
  5692. } niu_rxchan_stat_keys[] = {
  5693. { "rx_channel" },
  5694. { "rx_packets" },
  5695. { "rx_bytes" },
  5696. { "rx_dropped" },
  5697. { "rx_errors" },
  5698. };
  5699. #define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
  5700. static const struct {
  5701. const char string[ETH_GSTRING_LEN];
  5702. } niu_txchan_stat_keys[] = {
  5703. { "tx_channel" },
  5704. { "tx_packets" },
  5705. { "tx_bytes" },
  5706. { "tx_errors" },
  5707. };
  5708. #define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
  5709. static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  5710. {
  5711. struct niu *np = netdev_priv(dev);
  5712. int i;
  5713. if (stringset != ETH_SS_STATS)
  5714. return;
  5715. if (np->flags & NIU_FLAGS_XMAC) {
  5716. memcpy(data, niu_xmac_stat_keys,
  5717. sizeof(niu_xmac_stat_keys));
  5718. data += sizeof(niu_xmac_stat_keys);
  5719. } else {
  5720. memcpy(data, niu_bmac_stat_keys,
  5721. sizeof(niu_bmac_stat_keys));
  5722. data += sizeof(niu_bmac_stat_keys);
  5723. }
  5724. for (i = 0; i < np->num_rx_rings; i++) {
  5725. memcpy(data, niu_rxchan_stat_keys,
  5726. sizeof(niu_rxchan_stat_keys));
  5727. data += sizeof(niu_rxchan_stat_keys);
  5728. }
  5729. for (i = 0; i < np->num_tx_rings; i++) {
  5730. memcpy(data, niu_txchan_stat_keys,
  5731. sizeof(niu_txchan_stat_keys));
  5732. data += sizeof(niu_txchan_stat_keys);
  5733. }
  5734. }
  5735. static int niu_get_stats_count(struct net_device *dev)
  5736. {
  5737. struct niu *np = netdev_priv(dev);
  5738. return ((np->flags & NIU_FLAGS_XMAC ?
  5739. NUM_XMAC_STAT_KEYS :
  5740. NUM_BMAC_STAT_KEYS) +
  5741. (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
  5742. (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
  5743. }
  5744. static void niu_get_ethtool_stats(struct net_device *dev,
  5745. struct ethtool_stats *stats, u64 *data)
  5746. {
  5747. struct niu *np = netdev_priv(dev);
  5748. int i;
  5749. niu_sync_mac_stats(np);
  5750. if (np->flags & NIU_FLAGS_XMAC) {
  5751. memcpy(data, &np->mac_stats.xmac,
  5752. sizeof(struct niu_xmac_stats));
  5753. data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
  5754. } else {
  5755. memcpy(data, &np->mac_stats.bmac,
  5756. sizeof(struct niu_bmac_stats));
  5757. data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
  5758. }
  5759. for (i = 0; i < np->num_rx_rings; i++) {
  5760. struct rx_ring_info *rp = &np->rx_rings[i];
  5761. data[0] = rp->rx_channel;
  5762. data[1] = rp->rx_packets;
  5763. data[2] = rp->rx_bytes;
  5764. data[3] = rp->rx_dropped;
  5765. data[4] = rp->rx_errors;
  5766. data += 5;
  5767. }
  5768. for (i = 0; i < np->num_tx_rings; i++) {
  5769. struct tx_ring_info *rp = &np->tx_rings[i];
  5770. data[0] = rp->tx_channel;
  5771. data[1] = rp->tx_packets;
  5772. data[2] = rp->tx_bytes;
  5773. data[3] = rp->tx_errors;
  5774. data += 4;
  5775. }
  5776. }
  5777. static u64 niu_led_state_save(struct niu *np)
  5778. {
  5779. if (np->flags & NIU_FLAGS_XMAC)
  5780. return nr64_mac(XMAC_CONFIG);
  5781. else
  5782. return nr64_mac(BMAC_XIF_CONFIG);
  5783. }
  5784. static void niu_led_state_restore(struct niu *np, u64 val)
  5785. {
  5786. if (np->flags & NIU_FLAGS_XMAC)
  5787. nw64_mac(XMAC_CONFIG, val);
  5788. else
  5789. nw64_mac(BMAC_XIF_CONFIG, val);
  5790. }
  5791. static void niu_force_led(struct niu *np, int on)
  5792. {
  5793. u64 val, reg, bit;
  5794. if (np->flags & NIU_FLAGS_XMAC) {
  5795. reg = XMAC_CONFIG;
  5796. bit = XMAC_CONFIG_FORCE_LED_ON;
  5797. } else {
  5798. reg = BMAC_XIF_CONFIG;
  5799. bit = BMAC_XIF_CONFIG_LINK_LED;
  5800. }
  5801. val = nr64_mac(reg);
  5802. if (on)
  5803. val |= bit;
  5804. else
  5805. val &= ~bit;
  5806. nw64_mac(reg, val);
  5807. }
  5808. static int niu_phys_id(struct net_device *dev, u32 data)
  5809. {
  5810. struct niu *np = netdev_priv(dev);
  5811. u64 orig_led_state;
  5812. int i;
  5813. if (!netif_running(dev))
  5814. return -EAGAIN;
  5815. if (data == 0)
  5816. data = 2;
  5817. orig_led_state = niu_led_state_save(np);
  5818. for (i = 0; i < (data * 2); i++) {
  5819. int on = ((i % 2) == 0);
  5820. niu_force_led(np, on);
  5821. if (msleep_interruptible(500))
  5822. break;
  5823. }
  5824. niu_led_state_restore(np, orig_led_state);
  5825. return 0;
  5826. }
  5827. static const struct ethtool_ops niu_ethtool_ops = {
  5828. .get_drvinfo = niu_get_drvinfo,
  5829. .get_link = ethtool_op_get_link,
  5830. .get_msglevel = niu_get_msglevel,
  5831. .set_msglevel = niu_set_msglevel,
  5832. .get_eeprom_len = niu_get_eeprom_len,
  5833. .get_eeprom = niu_get_eeprom,
  5834. .get_settings = niu_get_settings,
  5835. .set_settings = niu_set_settings,
  5836. .get_strings = niu_get_strings,
  5837. .get_stats_count = niu_get_stats_count,
  5838. .get_ethtool_stats = niu_get_ethtool_stats,
  5839. .phys_id = niu_phys_id,
  5840. .get_rxhash = niu_get_hash_opts,
  5841. .set_rxhash = niu_set_hash_opts,
  5842. };
  5843. static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
  5844. int ldg, int ldn)
  5845. {
  5846. if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
  5847. return -EINVAL;
  5848. if (ldn < 0 || ldn > LDN_MAX)
  5849. return -EINVAL;
  5850. parent->ldg_map[ldn] = ldg;
  5851. if (np->parent->plat_type == PLAT_TYPE_NIU) {
  5852. /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
  5853. * the firmware, and we're not supposed to change them.
  5854. * Validate the mapping, because if it's wrong we probably
  5855. * won't get any interrupts and that's painful to debug.
  5856. */
  5857. if (nr64(LDG_NUM(ldn)) != ldg) {
  5858. dev_err(np->device, PFX "Port %u, mis-matched "
  5859. "LDG assignment "
  5860. "for ldn %d, should be %d is %llu\n",
  5861. np->port, ldn, ldg,
  5862. (unsigned long long) nr64(LDG_NUM(ldn)));
  5863. return -EINVAL;
  5864. }
  5865. } else
  5866. nw64(LDG_NUM(ldn), ldg);
  5867. return 0;
  5868. }
  5869. static int niu_set_ldg_timer_res(struct niu *np, int res)
  5870. {
  5871. if (res < 0 || res > LDG_TIMER_RES_VAL)
  5872. return -EINVAL;
  5873. nw64(LDG_TIMER_RES, res);
  5874. return 0;
  5875. }
  5876. static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
  5877. {
  5878. if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
  5879. (func < 0 || func > 3) ||
  5880. (vector < 0 || vector > 0x1f))
  5881. return -EINVAL;
  5882. nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
  5883. return 0;
  5884. }
  5885. static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
  5886. {
  5887. u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
  5888. (addr << ESPC_PIO_STAT_ADDR_SHIFT));
  5889. int limit;
  5890. if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
  5891. return -EINVAL;
  5892. frame = frame_base;
  5893. nw64(ESPC_PIO_STAT, frame);
  5894. limit = 64;
  5895. do {
  5896. udelay(5);
  5897. frame = nr64(ESPC_PIO_STAT);
  5898. if (frame & ESPC_PIO_STAT_READ_END)
  5899. break;
  5900. } while (limit--);
  5901. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  5902. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  5903. (unsigned long long) frame);
  5904. return -ENODEV;
  5905. }
  5906. frame = frame_base;
  5907. nw64(ESPC_PIO_STAT, frame);
  5908. limit = 64;
  5909. do {
  5910. udelay(5);
  5911. frame = nr64(ESPC_PIO_STAT);
  5912. if (frame & ESPC_PIO_STAT_READ_END)
  5913. break;
  5914. } while (limit--);
  5915. if (!(frame & ESPC_PIO_STAT_READ_END)) {
  5916. dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
  5917. (unsigned long long) frame);
  5918. return -ENODEV;
  5919. }
  5920. frame = nr64(ESPC_PIO_STAT);
  5921. return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
  5922. }
  5923. static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
  5924. {
  5925. int err = niu_pci_eeprom_read(np, off);
  5926. u16 val;
  5927. if (err < 0)
  5928. return err;
  5929. val = (err << 8);
  5930. err = niu_pci_eeprom_read(np, off + 1);
  5931. if (err < 0)
  5932. return err;
  5933. val |= (err & 0xff);
  5934. return val;
  5935. }
  5936. static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
  5937. {
  5938. int err = niu_pci_eeprom_read(np, off);
  5939. u16 val;
  5940. if (err < 0)
  5941. return err;
  5942. val = (err & 0xff);
  5943. err = niu_pci_eeprom_read(np, off + 1);
  5944. if (err < 0)
  5945. return err;
  5946. val |= (err & 0xff) << 8;
  5947. return val;
  5948. }
  5949. static int __devinit niu_pci_vpd_get_propname(struct niu *np,
  5950. u32 off,
  5951. char *namebuf,
  5952. int namebuf_len)
  5953. {
  5954. int i;
  5955. for (i = 0; i < namebuf_len; i++) {
  5956. int err = niu_pci_eeprom_read(np, off + i);
  5957. if (err < 0)
  5958. return err;
  5959. *namebuf++ = err;
  5960. if (!err)
  5961. break;
  5962. }
  5963. if (i >= namebuf_len)
  5964. return -EINVAL;
  5965. return i + 1;
  5966. }
  5967. static void __devinit niu_vpd_parse_version(struct niu *np)
  5968. {
  5969. struct niu_vpd *vpd = &np->vpd;
  5970. int len = strlen(vpd->version) + 1;
  5971. const char *s = vpd->version;
  5972. int i;
  5973. for (i = 0; i < len - 5; i++) {
  5974. if (!strncmp(s + i, "FCode ", 5))
  5975. break;
  5976. }
  5977. if (i >= len - 5)
  5978. return;
  5979. s += i + 5;
  5980. sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
  5981. niudbg(PROBE, "VPD_SCAN: FCODE major(%d) minor(%d)\n",
  5982. vpd->fcode_major, vpd->fcode_minor);
  5983. if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
  5984. (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
  5985. vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
  5986. np->flags |= NIU_FLAGS_VPD_VALID;
  5987. }
  5988. /* ESPC_PIO_EN_ENABLE must be set */
  5989. static int __devinit niu_pci_vpd_scan_props(struct niu *np,
  5990. u32 start, u32 end)
  5991. {
  5992. unsigned int found_mask = 0;
  5993. #define FOUND_MASK_MODEL 0x00000001
  5994. #define FOUND_MASK_BMODEL 0x00000002
  5995. #define FOUND_MASK_VERS 0x00000004
  5996. #define FOUND_MASK_MAC 0x00000008
  5997. #define FOUND_MASK_NMAC 0x00000010
  5998. #define FOUND_MASK_PHY 0x00000020
  5999. #define FOUND_MASK_ALL 0x0000003f
  6000. niudbg(PROBE, "VPD_SCAN: start[%x] end[%x]\n",
  6001. start, end);
  6002. while (start < end) {
  6003. int len, err, instance, type, prop_len;
  6004. char namebuf[64];
  6005. u8 *prop_buf;
  6006. int max_len;
  6007. if (found_mask == FOUND_MASK_ALL) {
  6008. niu_vpd_parse_version(np);
  6009. return 1;
  6010. }
  6011. err = niu_pci_eeprom_read(np, start + 2);
  6012. if (err < 0)
  6013. return err;
  6014. len = err;
  6015. start += 3;
  6016. instance = niu_pci_eeprom_read(np, start);
  6017. type = niu_pci_eeprom_read(np, start + 3);
  6018. prop_len = niu_pci_eeprom_read(np, start + 4);
  6019. err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
  6020. if (err < 0)
  6021. return err;
  6022. prop_buf = NULL;
  6023. max_len = 0;
  6024. if (!strcmp(namebuf, "model")) {
  6025. prop_buf = np->vpd.model;
  6026. max_len = NIU_VPD_MODEL_MAX;
  6027. found_mask |= FOUND_MASK_MODEL;
  6028. } else if (!strcmp(namebuf, "board-model")) {
  6029. prop_buf = np->vpd.board_model;
  6030. max_len = NIU_VPD_BD_MODEL_MAX;
  6031. found_mask |= FOUND_MASK_BMODEL;
  6032. } else if (!strcmp(namebuf, "version")) {
  6033. prop_buf = np->vpd.version;
  6034. max_len = NIU_VPD_VERSION_MAX;
  6035. found_mask |= FOUND_MASK_VERS;
  6036. } else if (!strcmp(namebuf, "local-mac-address")) {
  6037. prop_buf = np->vpd.local_mac;
  6038. max_len = ETH_ALEN;
  6039. found_mask |= FOUND_MASK_MAC;
  6040. } else if (!strcmp(namebuf, "num-mac-addresses")) {
  6041. prop_buf = &np->vpd.mac_num;
  6042. max_len = 1;
  6043. found_mask |= FOUND_MASK_NMAC;
  6044. } else if (!strcmp(namebuf, "phy-type")) {
  6045. prop_buf = np->vpd.phy_type;
  6046. max_len = NIU_VPD_PHY_TYPE_MAX;
  6047. found_mask |= FOUND_MASK_PHY;
  6048. }
  6049. if (max_len && prop_len > max_len) {
  6050. dev_err(np->device, PFX "Property '%s' length (%d) is "
  6051. "too long.\n", namebuf, prop_len);
  6052. return -EINVAL;
  6053. }
  6054. if (prop_buf) {
  6055. u32 off = start + 5 + err;
  6056. int i;
  6057. niudbg(PROBE, "VPD_SCAN: Reading in property [%s] "
  6058. "len[%d]\n", namebuf, prop_len);
  6059. for (i = 0; i < prop_len; i++)
  6060. *prop_buf++ = niu_pci_eeprom_read(np, off + i);
  6061. }
  6062. start += len;
  6063. }
  6064. return 0;
  6065. }
  6066. /* ESPC_PIO_EN_ENABLE must be set */
  6067. static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
  6068. {
  6069. u32 offset;
  6070. int err;
  6071. err = niu_pci_eeprom_read16_swp(np, start + 1);
  6072. if (err < 0)
  6073. return;
  6074. offset = err + 3;
  6075. while (start + offset < ESPC_EEPROM_SIZE) {
  6076. u32 here = start + offset;
  6077. u32 end;
  6078. err = niu_pci_eeprom_read(np, here);
  6079. if (err != 0x90)
  6080. return;
  6081. err = niu_pci_eeprom_read16_swp(np, here + 1);
  6082. if (err < 0)
  6083. return;
  6084. here = start + offset + 3;
  6085. end = start + offset + err;
  6086. offset += err;
  6087. err = niu_pci_vpd_scan_props(np, here, end);
  6088. if (err < 0 || err == 1)
  6089. return;
  6090. }
  6091. }
  6092. /* ESPC_PIO_EN_ENABLE must be set */
  6093. static u32 __devinit niu_pci_vpd_offset(struct niu *np)
  6094. {
  6095. u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
  6096. int err;
  6097. while (start < end) {
  6098. ret = start;
  6099. /* ROM header signature? */
  6100. err = niu_pci_eeprom_read16(np, start + 0);
  6101. if (err != 0x55aa)
  6102. return 0;
  6103. /* Apply offset to PCI data structure. */
  6104. err = niu_pci_eeprom_read16(np, start + 23);
  6105. if (err < 0)
  6106. return 0;
  6107. start += err;
  6108. /* Check for "PCIR" signature. */
  6109. err = niu_pci_eeprom_read16(np, start + 0);
  6110. if (err != 0x5043)
  6111. return 0;
  6112. err = niu_pci_eeprom_read16(np, start + 2);
  6113. if (err != 0x4952)
  6114. return 0;
  6115. /* Check for OBP image type. */
  6116. err = niu_pci_eeprom_read(np, start + 20);
  6117. if (err < 0)
  6118. return 0;
  6119. if (err != 0x01) {
  6120. err = niu_pci_eeprom_read(np, ret + 2);
  6121. if (err < 0)
  6122. return 0;
  6123. start = ret + (err * 512);
  6124. continue;
  6125. }
  6126. err = niu_pci_eeprom_read16_swp(np, start + 8);
  6127. if (err < 0)
  6128. return err;
  6129. ret += err;
  6130. err = niu_pci_eeprom_read(np, ret + 0);
  6131. if (err != 0x82)
  6132. return 0;
  6133. return ret;
  6134. }
  6135. return 0;
  6136. }
  6137. static int __devinit niu_phy_type_prop_decode(struct niu *np,
  6138. const char *phy_prop)
  6139. {
  6140. if (!strcmp(phy_prop, "mif")) {
  6141. /* 1G copper, MII */
  6142. np->flags &= ~(NIU_FLAGS_FIBER |
  6143. NIU_FLAGS_10G);
  6144. np->mac_xcvr = MAC_XCVR_MII;
  6145. } else if (!strcmp(phy_prop, "xgf")) {
  6146. /* 10G fiber, XPCS */
  6147. np->flags |= (NIU_FLAGS_10G |
  6148. NIU_FLAGS_FIBER);
  6149. np->mac_xcvr = MAC_XCVR_XPCS;
  6150. } else if (!strcmp(phy_prop, "pcs")) {
  6151. /* 1G fiber, PCS */
  6152. np->flags &= ~NIU_FLAGS_10G;
  6153. np->flags |= NIU_FLAGS_FIBER;
  6154. np->mac_xcvr = MAC_XCVR_PCS;
  6155. } else if (!strcmp(phy_prop, "xgc")) {
  6156. /* 10G copper, XPCS */
  6157. np->flags |= NIU_FLAGS_10G;
  6158. np->flags &= ~NIU_FLAGS_FIBER;
  6159. np->mac_xcvr = MAC_XCVR_XPCS;
  6160. } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
  6161. /* 10G Serdes or 1G Serdes, default to 10G */
  6162. np->flags |= NIU_FLAGS_10G;
  6163. np->flags &= ~NIU_FLAGS_FIBER;
  6164. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6165. np->mac_xcvr = MAC_XCVR_XPCS;
  6166. } else {
  6167. return -EINVAL;
  6168. }
  6169. return 0;
  6170. }
  6171. static int niu_pci_vpd_get_nports(struct niu *np)
  6172. {
  6173. int ports = 0;
  6174. if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
  6175. (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
  6176. (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
  6177. (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
  6178. (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
  6179. ports = 4;
  6180. } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
  6181. (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
  6182. (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
  6183. (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
  6184. ports = 2;
  6185. }
  6186. return ports;
  6187. }
  6188. static void __devinit niu_pci_vpd_validate(struct niu *np)
  6189. {
  6190. struct net_device *dev = np->dev;
  6191. struct niu_vpd *vpd = &np->vpd;
  6192. u8 val8;
  6193. if (!is_valid_ether_addr(&vpd->local_mac[0])) {
  6194. dev_err(np->device, PFX "VPD MAC invalid, "
  6195. "falling back to SPROM.\n");
  6196. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6197. return;
  6198. }
  6199. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6200. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6201. np->flags |= NIU_FLAGS_10G;
  6202. np->flags &= ~NIU_FLAGS_FIBER;
  6203. np->flags |= NIU_FLAGS_XCVR_SERDES;
  6204. np->mac_xcvr = MAC_XCVR_PCS;
  6205. if (np->port > 1) {
  6206. np->flags |= NIU_FLAGS_FIBER;
  6207. np->flags &= ~NIU_FLAGS_10G;
  6208. }
  6209. if (np->flags & NIU_FLAGS_10G)
  6210. np->mac_xcvr = MAC_XCVR_XPCS;
  6211. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6212. np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
  6213. NIU_FLAGS_HOTPLUG_PHY);
  6214. } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6215. dev_err(np->device, PFX "Illegal phy string [%s].\n",
  6216. np->vpd.phy_type);
  6217. dev_err(np->device, PFX "Falling back to SPROM.\n");
  6218. np->flags &= ~NIU_FLAGS_VPD_VALID;
  6219. return;
  6220. }
  6221. memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
  6222. val8 = dev->perm_addr[5];
  6223. dev->perm_addr[5] += np->port;
  6224. if (dev->perm_addr[5] < val8)
  6225. dev->perm_addr[4]++;
  6226. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6227. }
  6228. static int __devinit niu_pci_probe_sprom(struct niu *np)
  6229. {
  6230. struct net_device *dev = np->dev;
  6231. int len, i;
  6232. u64 val, sum;
  6233. u8 val8;
  6234. val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
  6235. val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
  6236. len = val / 4;
  6237. np->eeprom_len = len;
  6238. niudbg(PROBE, "SPROM: Image size %llu\n", (unsigned long long) val);
  6239. sum = 0;
  6240. for (i = 0; i < len; i++) {
  6241. val = nr64(ESPC_NCR(i));
  6242. sum += (val >> 0) & 0xff;
  6243. sum += (val >> 8) & 0xff;
  6244. sum += (val >> 16) & 0xff;
  6245. sum += (val >> 24) & 0xff;
  6246. }
  6247. niudbg(PROBE, "SPROM: Checksum %x\n", (int)(sum & 0xff));
  6248. if ((sum & 0xff) != 0xab) {
  6249. dev_err(np->device, PFX "Bad SPROM checksum "
  6250. "(%x, should be 0xab)\n", (int) (sum & 0xff));
  6251. return -EINVAL;
  6252. }
  6253. val = nr64(ESPC_PHY_TYPE);
  6254. switch (np->port) {
  6255. case 0:
  6256. val8 = (val & ESPC_PHY_TYPE_PORT0) >>
  6257. ESPC_PHY_TYPE_PORT0_SHIFT;
  6258. break;
  6259. case 1:
  6260. val8 = (val & ESPC_PHY_TYPE_PORT1) >>
  6261. ESPC_PHY_TYPE_PORT1_SHIFT;
  6262. break;
  6263. case 2:
  6264. val8 = (val & ESPC_PHY_TYPE_PORT2) >>
  6265. ESPC_PHY_TYPE_PORT2_SHIFT;
  6266. break;
  6267. case 3:
  6268. val8 = (val & ESPC_PHY_TYPE_PORT3) >>
  6269. ESPC_PHY_TYPE_PORT3_SHIFT;
  6270. break;
  6271. default:
  6272. dev_err(np->device, PFX "Bogus port number %u\n",
  6273. np->port);
  6274. return -EINVAL;
  6275. }
  6276. niudbg(PROBE, "SPROM: PHY type %x\n", val8);
  6277. switch (val8) {
  6278. case ESPC_PHY_TYPE_1G_COPPER:
  6279. /* 1G copper, MII */
  6280. np->flags &= ~(NIU_FLAGS_FIBER |
  6281. NIU_FLAGS_10G);
  6282. np->mac_xcvr = MAC_XCVR_MII;
  6283. break;
  6284. case ESPC_PHY_TYPE_1G_FIBER:
  6285. /* 1G fiber, PCS */
  6286. np->flags &= ~NIU_FLAGS_10G;
  6287. np->flags |= NIU_FLAGS_FIBER;
  6288. np->mac_xcvr = MAC_XCVR_PCS;
  6289. break;
  6290. case ESPC_PHY_TYPE_10G_COPPER:
  6291. /* 10G copper, XPCS */
  6292. np->flags |= NIU_FLAGS_10G;
  6293. np->flags &= ~NIU_FLAGS_FIBER;
  6294. np->mac_xcvr = MAC_XCVR_XPCS;
  6295. break;
  6296. case ESPC_PHY_TYPE_10G_FIBER:
  6297. /* 10G fiber, XPCS */
  6298. np->flags |= (NIU_FLAGS_10G |
  6299. NIU_FLAGS_FIBER);
  6300. np->mac_xcvr = MAC_XCVR_XPCS;
  6301. break;
  6302. default:
  6303. dev_err(np->device, PFX "Bogus SPROM phy type %u\n", val8);
  6304. return -EINVAL;
  6305. }
  6306. val = nr64(ESPC_MAC_ADDR0);
  6307. niudbg(PROBE, "SPROM: MAC_ADDR0[%08llx]\n",
  6308. (unsigned long long) val);
  6309. dev->perm_addr[0] = (val >> 0) & 0xff;
  6310. dev->perm_addr[1] = (val >> 8) & 0xff;
  6311. dev->perm_addr[2] = (val >> 16) & 0xff;
  6312. dev->perm_addr[3] = (val >> 24) & 0xff;
  6313. val = nr64(ESPC_MAC_ADDR1);
  6314. niudbg(PROBE, "SPROM: MAC_ADDR1[%08llx]\n",
  6315. (unsigned long long) val);
  6316. dev->perm_addr[4] = (val >> 0) & 0xff;
  6317. dev->perm_addr[5] = (val >> 8) & 0xff;
  6318. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  6319. dev_err(np->device, PFX "SPROM MAC address invalid\n");
  6320. dev_err(np->device, PFX "[ \n");
  6321. for (i = 0; i < 6; i++)
  6322. printk("%02x ", dev->perm_addr[i]);
  6323. printk("]\n");
  6324. return -EINVAL;
  6325. }
  6326. val8 = dev->perm_addr[5];
  6327. dev->perm_addr[5] += np->port;
  6328. if (dev->perm_addr[5] < val8)
  6329. dev->perm_addr[4]++;
  6330. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  6331. val = nr64(ESPC_MOD_STR_LEN);
  6332. niudbg(PROBE, "SPROM: MOD_STR_LEN[%llu]\n",
  6333. (unsigned long long) val);
  6334. if (val >= 8 * 4)
  6335. return -EINVAL;
  6336. for (i = 0; i < val; i += 4) {
  6337. u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
  6338. np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
  6339. np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
  6340. np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
  6341. np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
  6342. }
  6343. np->vpd.model[val] = '\0';
  6344. val = nr64(ESPC_BD_MOD_STR_LEN);
  6345. niudbg(PROBE, "SPROM: BD_MOD_STR_LEN[%llu]\n",
  6346. (unsigned long long) val);
  6347. if (val >= 4 * 4)
  6348. return -EINVAL;
  6349. for (i = 0; i < val; i += 4) {
  6350. u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
  6351. np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
  6352. np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
  6353. np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
  6354. np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
  6355. }
  6356. np->vpd.board_model[val] = '\0';
  6357. np->vpd.mac_num =
  6358. nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
  6359. niudbg(PROBE, "SPROM: NUM_PORTS_MACS[%d]\n",
  6360. np->vpd.mac_num);
  6361. return 0;
  6362. }
  6363. static int __devinit niu_get_and_validate_port(struct niu *np)
  6364. {
  6365. struct niu_parent *parent = np->parent;
  6366. if (np->port <= 1)
  6367. np->flags |= NIU_FLAGS_XMAC;
  6368. if (!parent->num_ports) {
  6369. if (parent->plat_type == PLAT_TYPE_NIU) {
  6370. parent->num_ports = 2;
  6371. } else {
  6372. parent->num_ports = niu_pci_vpd_get_nports(np);
  6373. if (!parent->num_ports) {
  6374. /* Fall back to SPROM as last resort.
  6375. * This will fail on most cards.
  6376. */
  6377. parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
  6378. ESPC_NUM_PORTS_MACS_VAL;
  6379. /* All of the current probing methods fail on
  6380. * Maramba on-board parts.
  6381. */
  6382. if (!parent->num_ports)
  6383. parent->num_ports = 4;
  6384. }
  6385. }
  6386. }
  6387. niudbg(PROBE, "niu_get_and_validate_port: port[%d] num_ports[%d]\n",
  6388. np->port, parent->num_ports);
  6389. if (np->port >= parent->num_ports)
  6390. return -ENODEV;
  6391. return 0;
  6392. }
  6393. static int __devinit phy_record(struct niu_parent *parent,
  6394. struct phy_probe_info *p,
  6395. int dev_id_1, int dev_id_2, u8 phy_port,
  6396. int type)
  6397. {
  6398. u32 id = (dev_id_1 << 16) | dev_id_2;
  6399. u8 idx;
  6400. if (dev_id_1 < 0 || dev_id_2 < 0)
  6401. return 0;
  6402. if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
  6403. if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
  6404. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
  6405. ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
  6406. return 0;
  6407. } else {
  6408. if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
  6409. return 0;
  6410. }
  6411. pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
  6412. parent->index, id,
  6413. (type == PHY_TYPE_PMA_PMD ?
  6414. "PMA/PMD" :
  6415. (type == PHY_TYPE_PCS ?
  6416. "PCS" : "MII")),
  6417. phy_port);
  6418. if (p->cur[type] >= NIU_MAX_PORTS) {
  6419. printk(KERN_ERR PFX "Too many PHY ports.\n");
  6420. return -EINVAL;
  6421. }
  6422. idx = p->cur[type];
  6423. p->phy_id[type][idx] = id;
  6424. p->phy_port[type][idx] = phy_port;
  6425. p->cur[type] = idx + 1;
  6426. return 0;
  6427. }
  6428. static int __devinit port_has_10g(struct phy_probe_info *p, int port)
  6429. {
  6430. int i;
  6431. for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
  6432. if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
  6433. return 1;
  6434. }
  6435. for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
  6436. if (p->phy_port[PHY_TYPE_PCS][i] == port)
  6437. return 1;
  6438. }
  6439. return 0;
  6440. }
  6441. static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
  6442. {
  6443. int port, cnt;
  6444. cnt = 0;
  6445. *lowest = 32;
  6446. for (port = 8; port < 32; port++) {
  6447. if (port_has_10g(p, port)) {
  6448. if (!cnt)
  6449. *lowest = port;
  6450. cnt++;
  6451. }
  6452. }
  6453. return cnt;
  6454. }
  6455. static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
  6456. {
  6457. *lowest = 32;
  6458. if (p->cur[PHY_TYPE_MII])
  6459. *lowest = p->phy_port[PHY_TYPE_MII][0];
  6460. return p->cur[PHY_TYPE_MII];
  6461. }
  6462. static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
  6463. {
  6464. int num_ports = parent->num_ports;
  6465. int i;
  6466. for (i = 0; i < num_ports; i++) {
  6467. parent->rxchan_per_port[i] = (16 / num_ports);
  6468. parent->txchan_per_port[i] = (16 / num_ports);
  6469. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  6470. "[%u TX chans]\n",
  6471. parent->index, i,
  6472. parent->rxchan_per_port[i],
  6473. parent->txchan_per_port[i]);
  6474. }
  6475. }
  6476. static void __devinit niu_divide_channels(struct niu_parent *parent,
  6477. int num_10g, int num_1g)
  6478. {
  6479. int num_ports = parent->num_ports;
  6480. int rx_chans_per_10g, rx_chans_per_1g;
  6481. int tx_chans_per_10g, tx_chans_per_1g;
  6482. int i, tot_rx, tot_tx;
  6483. if (!num_10g || !num_1g) {
  6484. rx_chans_per_10g = rx_chans_per_1g =
  6485. (NIU_NUM_RXCHAN / num_ports);
  6486. tx_chans_per_10g = tx_chans_per_1g =
  6487. (NIU_NUM_TXCHAN / num_ports);
  6488. } else {
  6489. rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
  6490. rx_chans_per_10g = (NIU_NUM_RXCHAN -
  6491. (rx_chans_per_1g * num_1g)) /
  6492. num_10g;
  6493. tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
  6494. tx_chans_per_10g = (NIU_NUM_TXCHAN -
  6495. (tx_chans_per_1g * num_1g)) /
  6496. num_10g;
  6497. }
  6498. tot_rx = tot_tx = 0;
  6499. for (i = 0; i < num_ports; i++) {
  6500. int type = phy_decode(parent->port_phy, i);
  6501. if (type == PORT_TYPE_10G) {
  6502. parent->rxchan_per_port[i] = rx_chans_per_10g;
  6503. parent->txchan_per_port[i] = tx_chans_per_10g;
  6504. } else {
  6505. parent->rxchan_per_port[i] = rx_chans_per_1g;
  6506. parent->txchan_per_port[i] = tx_chans_per_1g;
  6507. }
  6508. pr_info(PFX "niu%d: Port %u [%u RX chans] "
  6509. "[%u TX chans]\n",
  6510. parent->index, i,
  6511. parent->rxchan_per_port[i],
  6512. parent->txchan_per_port[i]);
  6513. tot_rx += parent->rxchan_per_port[i];
  6514. tot_tx += parent->txchan_per_port[i];
  6515. }
  6516. if (tot_rx > NIU_NUM_RXCHAN) {
  6517. printk(KERN_ERR PFX "niu%d: Too many RX channels (%d), "
  6518. "resetting to one per port.\n",
  6519. parent->index, tot_rx);
  6520. for (i = 0; i < num_ports; i++)
  6521. parent->rxchan_per_port[i] = 1;
  6522. }
  6523. if (tot_tx > NIU_NUM_TXCHAN) {
  6524. printk(KERN_ERR PFX "niu%d: Too many TX channels (%d), "
  6525. "resetting to one per port.\n",
  6526. parent->index, tot_tx);
  6527. for (i = 0; i < num_ports; i++)
  6528. parent->txchan_per_port[i] = 1;
  6529. }
  6530. if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
  6531. printk(KERN_WARNING PFX "niu%d: Driver bug, wasted channels, "
  6532. "RX[%d] TX[%d]\n",
  6533. parent->index, tot_rx, tot_tx);
  6534. }
  6535. }
  6536. static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
  6537. int num_10g, int num_1g)
  6538. {
  6539. int i, num_ports = parent->num_ports;
  6540. int rdc_group, rdc_groups_per_port;
  6541. int rdc_channel_base;
  6542. rdc_group = 0;
  6543. rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
  6544. rdc_channel_base = 0;
  6545. for (i = 0; i < num_ports; i++) {
  6546. struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
  6547. int grp, num_channels = parent->rxchan_per_port[i];
  6548. int this_channel_offset;
  6549. tp->first_table_num = rdc_group;
  6550. tp->num_tables = rdc_groups_per_port;
  6551. this_channel_offset = 0;
  6552. for (grp = 0; grp < tp->num_tables; grp++) {
  6553. struct rdc_table *rt = &tp->tables[grp];
  6554. int slot;
  6555. pr_info(PFX "niu%d: Port %d RDC tbl(%d) [ ",
  6556. parent->index, i, tp->first_table_num + grp);
  6557. for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
  6558. rt->rxdma_channel[slot] =
  6559. rdc_channel_base + this_channel_offset;
  6560. printk("%d ", rt->rxdma_channel[slot]);
  6561. if (++this_channel_offset == num_channels)
  6562. this_channel_offset = 0;
  6563. }
  6564. printk("]\n");
  6565. }
  6566. parent->rdc_default[i] = rdc_channel_base;
  6567. rdc_channel_base += num_channels;
  6568. rdc_group += rdc_groups_per_port;
  6569. }
  6570. }
  6571. static int __devinit fill_phy_probe_info(struct niu *np,
  6572. struct niu_parent *parent,
  6573. struct phy_probe_info *info)
  6574. {
  6575. unsigned long flags;
  6576. int port, err;
  6577. memset(info, 0, sizeof(*info));
  6578. /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
  6579. niu_lock_parent(np, flags);
  6580. err = 0;
  6581. for (port = 8; port < 32; port++) {
  6582. int dev_id_1, dev_id_2;
  6583. dev_id_1 = mdio_read(np, port,
  6584. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
  6585. dev_id_2 = mdio_read(np, port,
  6586. NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
  6587. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6588. PHY_TYPE_PMA_PMD);
  6589. if (err)
  6590. break;
  6591. dev_id_1 = mdio_read(np, port,
  6592. NIU_PCS_DEV_ADDR, MII_PHYSID1);
  6593. dev_id_2 = mdio_read(np, port,
  6594. NIU_PCS_DEV_ADDR, MII_PHYSID2);
  6595. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6596. PHY_TYPE_PCS);
  6597. if (err)
  6598. break;
  6599. dev_id_1 = mii_read(np, port, MII_PHYSID1);
  6600. dev_id_2 = mii_read(np, port, MII_PHYSID2);
  6601. err = phy_record(parent, info, dev_id_1, dev_id_2, port,
  6602. PHY_TYPE_MII);
  6603. if (err)
  6604. break;
  6605. }
  6606. niu_unlock_parent(np, flags);
  6607. return err;
  6608. }
  6609. static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
  6610. {
  6611. struct phy_probe_info *info = &parent->phy_probe_info;
  6612. int lowest_10g, lowest_1g;
  6613. int num_10g, num_1g;
  6614. u32 val;
  6615. int err;
  6616. num_10g = num_1g = 0;
  6617. if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
  6618. !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
  6619. num_10g = 0;
  6620. num_1g = 2;
  6621. parent->plat_type = PLAT_TYPE_ATCA_CP3220;
  6622. parent->num_ports = 4;
  6623. val = (phy_encode(PORT_TYPE_1G, 0) |
  6624. phy_encode(PORT_TYPE_1G, 1) |
  6625. phy_encode(PORT_TYPE_1G, 2) |
  6626. phy_encode(PORT_TYPE_1G, 3));
  6627. } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
  6628. num_10g = 2;
  6629. num_1g = 0;
  6630. parent->num_ports = 2;
  6631. val = (phy_encode(PORT_TYPE_10G, 0) |
  6632. phy_encode(PORT_TYPE_10G, 1));
  6633. } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
  6634. (parent->plat_type == PLAT_TYPE_NIU)) {
  6635. /* this is the Monza case */
  6636. if (np->flags & NIU_FLAGS_10G) {
  6637. val = (phy_encode(PORT_TYPE_10G, 0) |
  6638. phy_encode(PORT_TYPE_10G, 1));
  6639. } else {
  6640. val = (phy_encode(PORT_TYPE_1G, 0) |
  6641. phy_encode(PORT_TYPE_1G, 1));
  6642. }
  6643. } else {
  6644. err = fill_phy_probe_info(np, parent, info);
  6645. if (err)
  6646. return err;
  6647. num_10g = count_10g_ports(info, &lowest_10g);
  6648. num_1g = count_1g_ports(info, &lowest_1g);
  6649. switch ((num_10g << 4) | num_1g) {
  6650. case 0x24:
  6651. if (lowest_1g == 10)
  6652. parent->plat_type = PLAT_TYPE_VF_P0;
  6653. else if (lowest_1g == 26)
  6654. parent->plat_type = PLAT_TYPE_VF_P1;
  6655. else
  6656. goto unknown_vg_1g_port;
  6657. /* fallthru */
  6658. case 0x22:
  6659. val = (phy_encode(PORT_TYPE_10G, 0) |
  6660. phy_encode(PORT_TYPE_10G, 1) |
  6661. phy_encode(PORT_TYPE_1G, 2) |
  6662. phy_encode(PORT_TYPE_1G, 3));
  6663. break;
  6664. case 0x20:
  6665. val = (phy_encode(PORT_TYPE_10G, 0) |
  6666. phy_encode(PORT_TYPE_10G, 1));
  6667. break;
  6668. case 0x10:
  6669. val = phy_encode(PORT_TYPE_10G, np->port);
  6670. break;
  6671. case 0x14:
  6672. if (lowest_1g == 10)
  6673. parent->plat_type = PLAT_TYPE_VF_P0;
  6674. else if (lowest_1g == 26)
  6675. parent->plat_type = PLAT_TYPE_VF_P1;
  6676. else
  6677. goto unknown_vg_1g_port;
  6678. /* fallthru */
  6679. case 0x13:
  6680. if ((lowest_10g & 0x7) == 0)
  6681. val = (phy_encode(PORT_TYPE_10G, 0) |
  6682. phy_encode(PORT_TYPE_1G, 1) |
  6683. phy_encode(PORT_TYPE_1G, 2) |
  6684. phy_encode(PORT_TYPE_1G, 3));
  6685. else
  6686. val = (phy_encode(PORT_TYPE_1G, 0) |
  6687. phy_encode(PORT_TYPE_10G, 1) |
  6688. phy_encode(PORT_TYPE_1G, 2) |
  6689. phy_encode(PORT_TYPE_1G, 3));
  6690. break;
  6691. case 0x04:
  6692. if (lowest_1g == 10)
  6693. parent->plat_type = PLAT_TYPE_VF_P0;
  6694. else if (lowest_1g == 26)
  6695. parent->plat_type = PLAT_TYPE_VF_P1;
  6696. else
  6697. goto unknown_vg_1g_port;
  6698. val = (phy_encode(PORT_TYPE_1G, 0) |
  6699. phy_encode(PORT_TYPE_1G, 1) |
  6700. phy_encode(PORT_TYPE_1G, 2) |
  6701. phy_encode(PORT_TYPE_1G, 3));
  6702. break;
  6703. default:
  6704. printk(KERN_ERR PFX "Unsupported port config "
  6705. "10G[%d] 1G[%d]\n",
  6706. num_10g, num_1g);
  6707. return -EINVAL;
  6708. }
  6709. }
  6710. parent->port_phy = val;
  6711. if (parent->plat_type == PLAT_TYPE_NIU)
  6712. niu_n2_divide_channels(parent);
  6713. else
  6714. niu_divide_channels(parent, num_10g, num_1g);
  6715. niu_divide_rdc_groups(parent, num_10g, num_1g);
  6716. return 0;
  6717. unknown_vg_1g_port:
  6718. printk(KERN_ERR PFX "Cannot identify platform type, 1gport=%d\n",
  6719. lowest_1g);
  6720. return -EINVAL;
  6721. }
  6722. static int __devinit niu_probe_ports(struct niu *np)
  6723. {
  6724. struct niu_parent *parent = np->parent;
  6725. int err, i;
  6726. niudbg(PROBE, "niu_probe_ports(): port_phy[%08x]\n",
  6727. parent->port_phy);
  6728. if (parent->port_phy == PORT_PHY_UNKNOWN) {
  6729. err = walk_phys(np, parent);
  6730. if (err)
  6731. return err;
  6732. niu_set_ldg_timer_res(np, 2);
  6733. for (i = 0; i <= LDN_MAX; i++)
  6734. niu_ldn_irq_enable(np, i, 0);
  6735. }
  6736. if (parent->port_phy == PORT_PHY_INVALID)
  6737. return -EINVAL;
  6738. return 0;
  6739. }
  6740. static int __devinit niu_classifier_swstate_init(struct niu *np)
  6741. {
  6742. struct niu_classifier *cp = &np->clas;
  6743. niudbg(PROBE, "niu_classifier_swstate_init: num_tcam(%d)\n",
  6744. np->parent->tcam_num_entries);
  6745. cp->tcam_index = (u16) np->port;
  6746. cp->h1_init = 0xffffffff;
  6747. cp->h2_init = 0xffff;
  6748. return fflp_early_init(np);
  6749. }
  6750. static void __devinit niu_link_config_init(struct niu *np)
  6751. {
  6752. struct niu_link_config *lp = &np->link_config;
  6753. lp->advertising = (ADVERTISED_10baseT_Half |
  6754. ADVERTISED_10baseT_Full |
  6755. ADVERTISED_100baseT_Half |
  6756. ADVERTISED_100baseT_Full |
  6757. ADVERTISED_1000baseT_Half |
  6758. ADVERTISED_1000baseT_Full |
  6759. ADVERTISED_10000baseT_Full |
  6760. ADVERTISED_Autoneg);
  6761. lp->speed = lp->active_speed = SPEED_INVALID;
  6762. lp->duplex = lp->active_duplex = DUPLEX_INVALID;
  6763. #if 0
  6764. lp->loopback_mode = LOOPBACK_MAC;
  6765. lp->active_speed = SPEED_10000;
  6766. lp->active_duplex = DUPLEX_FULL;
  6767. #else
  6768. lp->loopback_mode = LOOPBACK_DISABLED;
  6769. #endif
  6770. }
  6771. static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
  6772. {
  6773. switch (np->port) {
  6774. case 0:
  6775. np->mac_regs = np->regs + XMAC_PORT0_OFF;
  6776. np->ipp_off = 0x00000;
  6777. np->pcs_off = 0x04000;
  6778. np->xpcs_off = 0x02000;
  6779. break;
  6780. case 1:
  6781. np->mac_regs = np->regs + XMAC_PORT1_OFF;
  6782. np->ipp_off = 0x08000;
  6783. np->pcs_off = 0x0a000;
  6784. np->xpcs_off = 0x08000;
  6785. break;
  6786. case 2:
  6787. np->mac_regs = np->regs + BMAC_PORT2_OFF;
  6788. np->ipp_off = 0x04000;
  6789. np->pcs_off = 0x0e000;
  6790. np->xpcs_off = ~0UL;
  6791. break;
  6792. case 3:
  6793. np->mac_regs = np->regs + BMAC_PORT3_OFF;
  6794. np->ipp_off = 0x0c000;
  6795. np->pcs_off = 0x12000;
  6796. np->xpcs_off = ~0UL;
  6797. break;
  6798. default:
  6799. dev_err(np->device, PFX "Port %u is invalid, cannot "
  6800. "compute MAC block offset.\n", np->port);
  6801. return -EINVAL;
  6802. }
  6803. return 0;
  6804. }
  6805. static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
  6806. {
  6807. struct msix_entry msi_vec[NIU_NUM_LDG];
  6808. struct niu_parent *parent = np->parent;
  6809. struct pci_dev *pdev = np->pdev;
  6810. int i, num_irqs, err;
  6811. u8 first_ldg;
  6812. first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
  6813. for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
  6814. ldg_num_map[i] = first_ldg + i;
  6815. num_irqs = (parent->rxchan_per_port[np->port] +
  6816. parent->txchan_per_port[np->port] +
  6817. (np->port == 0 ? 3 : 1));
  6818. BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
  6819. retry:
  6820. for (i = 0; i < num_irqs; i++) {
  6821. msi_vec[i].vector = 0;
  6822. msi_vec[i].entry = i;
  6823. }
  6824. err = pci_enable_msix(pdev, msi_vec, num_irqs);
  6825. if (err < 0) {
  6826. np->flags &= ~NIU_FLAGS_MSIX;
  6827. return;
  6828. }
  6829. if (err > 0) {
  6830. num_irqs = err;
  6831. goto retry;
  6832. }
  6833. np->flags |= NIU_FLAGS_MSIX;
  6834. for (i = 0; i < num_irqs; i++)
  6835. np->ldg[i].irq = msi_vec[i].vector;
  6836. np->num_ldg = num_irqs;
  6837. }
  6838. static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
  6839. {
  6840. #ifdef CONFIG_SPARC64
  6841. struct of_device *op = np->op;
  6842. const u32 *int_prop;
  6843. int i;
  6844. int_prop = of_get_property(op->node, "interrupts", NULL);
  6845. if (!int_prop)
  6846. return -ENODEV;
  6847. for (i = 0; i < op->num_irqs; i++) {
  6848. ldg_num_map[i] = int_prop[i];
  6849. np->ldg[i].irq = op->irqs[i];
  6850. }
  6851. np->num_ldg = op->num_irqs;
  6852. return 0;
  6853. #else
  6854. return -EINVAL;
  6855. #endif
  6856. }
  6857. static int __devinit niu_ldg_init(struct niu *np)
  6858. {
  6859. struct niu_parent *parent = np->parent;
  6860. u8 ldg_num_map[NIU_NUM_LDG];
  6861. int first_chan, num_chan;
  6862. int i, err, ldg_rotor;
  6863. u8 port;
  6864. np->num_ldg = 1;
  6865. np->ldg[0].irq = np->dev->irq;
  6866. if (parent->plat_type == PLAT_TYPE_NIU) {
  6867. err = niu_n2_irq_init(np, ldg_num_map);
  6868. if (err)
  6869. return err;
  6870. } else
  6871. niu_try_msix(np, ldg_num_map);
  6872. port = np->port;
  6873. for (i = 0; i < np->num_ldg; i++) {
  6874. struct niu_ldg *lp = &np->ldg[i];
  6875. netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
  6876. lp->np = np;
  6877. lp->ldg_num = ldg_num_map[i];
  6878. lp->timer = 2; /* XXX */
  6879. /* On N2 NIU the firmware has setup the SID mappings so they go
  6880. * to the correct values that will route the LDG to the proper
  6881. * interrupt in the NCU interrupt table.
  6882. */
  6883. if (np->parent->plat_type != PLAT_TYPE_NIU) {
  6884. err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
  6885. if (err)
  6886. return err;
  6887. }
  6888. }
  6889. /* We adopt the LDG assignment ordering used by the N2 NIU
  6890. * 'interrupt' properties because that simplifies a lot of
  6891. * things. This ordering is:
  6892. *
  6893. * MAC
  6894. * MIF (if port zero)
  6895. * SYSERR (if port zero)
  6896. * RX channels
  6897. * TX channels
  6898. */
  6899. ldg_rotor = 0;
  6900. err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
  6901. LDN_MAC(port));
  6902. if (err)
  6903. return err;
  6904. ldg_rotor++;
  6905. if (ldg_rotor == np->num_ldg)
  6906. ldg_rotor = 0;
  6907. if (port == 0) {
  6908. err = niu_ldg_assign_ldn(np, parent,
  6909. ldg_num_map[ldg_rotor],
  6910. LDN_MIF);
  6911. if (err)
  6912. return err;
  6913. ldg_rotor++;
  6914. if (ldg_rotor == np->num_ldg)
  6915. ldg_rotor = 0;
  6916. err = niu_ldg_assign_ldn(np, parent,
  6917. ldg_num_map[ldg_rotor],
  6918. LDN_DEVICE_ERROR);
  6919. if (err)
  6920. return err;
  6921. ldg_rotor++;
  6922. if (ldg_rotor == np->num_ldg)
  6923. ldg_rotor = 0;
  6924. }
  6925. first_chan = 0;
  6926. for (i = 0; i < port; i++)
  6927. first_chan += parent->rxchan_per_port[port];
  6928. num_chan = parent->rxchan_per_port[port];
  6929. for (i = first_chan; i < (first_chan + num_chan); i++) {
  6930. err = niu_ldg_assign_ldn(np, parent,
  6931. ldg_num_map[ldg_rotor],
  6932. LDN_RXDMA(i));
  6933. if (err)
  6934. return err;
  6935. ldg_rotor++;
  6936. if (ldg_rotor == np->num_ldg)
  6937. ldg_rotor = 0;
  6938. }
  6939. first_chan = 0;
  6940. for (i = 0; i < port; i++)
  6941. first_chan += parent->txchan_per_port[port];
  6942. num_chan = parent->txchan_per_port[port];
  6943. for (i = first_chan; i < (first_chan + num_chan); i++) {
  6944. err = niu_ldg_assign_ldn(np, parent,
  6945. ldg_num_map[ldg_rotor],
  6946. LDN_TXDMA(i));
  6947. if (err)
  6948. return err;
  6949. ldg_rotor++;
  6950. if (ldg_rotor == np->num_ldg)
  6951. ldg_rotor = 0;
  6952. }
  6953. return 0;
  6954. }
  6955. static void __devexit niu_ldg_free(struct niu *np)
  6956. {
  6957. if (np->flags & NIU_FLAGS_MSIX)
  6958. pci_disable_msix(np->pdev);
  6959. }
  6960. static int __devinit niu_get_of_props(struct niu *np)
  6961. {
  6962. #ifdef CONFIG_SPARC64
  6963. struct net_device *dev = np->dev;
  6964. struct device_node *dp;
  6965. const char *phy_type;
  6966. const u8 *mac_addr;
  6967. const char *model;
  6968. int prop_len;
  6969. if (np->parent->plat_type == PLAT_TYPE_NIU)
  6970. dp = np->op->node;
  6971. else
  6972. dp = pci_device_to_OF_node(np->pdev);
  6973. phy_type = of_get_property(dp, "phy-type", &prop_len);
  6974. if (!phy_type) {
  6975. dev_err(np->device, PFX "%s: OF node lacks "
  6976. "phy-type property\n",
  6977. dp->full_name);
  6978. return -EINVAL;
  6979. }
  6980. if (!strcmp(phy_type, "none"))
  6981. return -ENODEV;
  6982. strcpy(np->vpd.phy_type, phy_type);
  6983. if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
  6984. dev_err(np->device, PFX "%s: Illegal phy string [%s].\n",
  6985. dp->full_name, np->vpd.phy_type);
  6986. return -EINVAL;
  6987. }
  6988. mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
  6989. if (!mac_addr) {
  6990. dev_err(np->device, PFX "%s: OF node lacks "
  6991. "local-mac-address property\n",
  6992. dp->full_name);
  6993. return -EINVAL;
  6994. }
  6995. if (prop_len != dev->addr_len) {
  6996. dev_err(np->device, PFX "%s: OF MAC address prop len (%d) "
  6997. "is wrong.\n",
  6998. dp->full_name, prop_len);
  6999. }
  7000. memcpy(dev->perm_addr, mac_addr, dev->addr_len);
  7001. if (!is_valid_ether_addr(&dev->perm_addr[0])) {
  7002. int i;
  7003. dev_err(np->device, PFX "%s: OF MAC address is invalid\n",
  7004. dp->full_name);
  7005. dev_err(np->device, PFX "%s: [ \n",
  7006. dp->full_name);
  7007. for (i = 0; i < 6; i++)
  7008. printk("%02x ", dev->perm_addr[i]);
  7009. printk("]\n");
  7010. return -EINVAL;
  7011. }
  7012. memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
  7013. model = of_get_property(dp, "model", &prop_len);
  7014. if (model)
  7015. strcpy(np->vpd.model, model);
  7016. return 0;
  7017. #else
  7018. return -EINVAL;
  7019. #endif
  7020. }
  7021. static int __devinit niu_get_invariants(struct niu *np)
  7022. {
  7023. int err, have_props;
  7024. u32 offset;
  7025. err = niu_get_of_props(np);
  7026. if (err == -ENODEV)
  7027. return err;
  7028. have_props = !err;
  7029. err = niu_init_mac_ipp_pcs_base(np);
  7030. if (err)
  7031. return err;
  7032. if (have_props) {
  7033. err = niu_get_and_validate_port(np);
  7034. if (err)
  7035. return err;
  7036. } else {
  7037. if (np->parent->plat_type == PLAT_TYPE_NIU)
  7038. return -EINVAL;
  7039. nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
  7040. offset = niu_pci_vpd_offset(np);
  7041. niudbg(PROBE, "niu_get_invariants: VPD offset [%08x]\n",
  7042. offset);
  7043. if (offset)
  7044. niu_pci_vpd_fetch(np, offset);
  7045. nw64(ESPC_PIO_EN, 0);
  7046. if (np->flags & NIU_FLAGS_VPD_VALID) {
  7047. niu_pci_vpd_validate(np);
  7048. err = niu_get_and_validate_port(np);
  7049. if (err)
  7050. return err;
  7051. }
  7052. if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
  7053. err = niu_get_and_validate_port(np);
  7054. if (err)
  7055. return err;
  7056. err = niu_pci_probe_sprom(np);
  7057. if (err)
  7058. return err;
  7059. }
  7060. }
  7061. err = niu_probe_ports(np);
  7062. if (err)
  7063. return err;
  7064. niu_ldg_init(np);
  7065. niu_classifier_swstate_init(np);
  7066. niu_link_config_init(np);
  7067. err = niu_determine_phy_disposition(np);
  7068. if (!err)
  7069. err = niu_init_link(np);
  7070. return err;
  7071. }
  7072. static LIST_HEAD(niu_parent_list);
  7073. static DEFINE_MUTEX(niu_parent_lock);
  7074. static int niu_parent_index;
  7075. static ssize_t show_port_phy(struct device *dev,
  7076. struct device_attribute *attr, char *buf)
  7077. {
  7078. struct platform_device *plat_dev = to_platform_device(dev);
  7079. struct niu_parent *p = plat_dev->dev.platform_data;
  7080. u32 port_phy = p->port_phy;
  7081. char *orig_buf = buf;
  7082. int i;
  7083. if (port_phy == PORT_PHY_UNKNOWN ||
  7084. port_phy == PORT_PHY_INVALID)
  7085. return 0;
  7086. for (i = 0; i < p->num_ports; i++) {
  7087. const char *type_str;
  7088. int type;
  7089. type = phy_decode(port_phy, i);
  7090. if (type == PORT_TYPE_10G)
  7091. type_str = "10G";
  7092. else
  7093. type_str = "1G";
  7094. buf += sprintf(buf,
  7095. (i == 0) ? "%s" : " %s",
  7096. type_str);
  7097. }
  7098. buf += sprintf(buf, "\n");
  7099. return buf - orig_buf;
  7100. }
  7101. static ssize_t show_plat_type(struct device *dev,
  7102. struct device_attribute *attr, char *buf)
  7103. {
  7104. struct platform_device *plat_dev = to_platform_device(dev);
  7105. struct niu_parent *p = plat_dev->dev.platform_data;
  7106. const char *type_str;
  7107. switch (p->plat_type) {
  7108. case PLAT_TYPE_ATLAS:
  7109. type_str = "atlas";
  7110. break;
  7111. case PLAT_TYPE_NIU:
  7112. type_str = "niu";
  7113. break;
  7114. case PLAT_TYPE_VF_P0:
  7115. type_str = "vf_p0";
  7116. break;
  7117. case PLAT_TYPE_VF_P1:
  7118. type_str = "vf_p1";
  7119. break;
  7120. default:
  7121. type_str = "unknown";
  7122. break;
  7123. }
  7124. return sprintf(buf, "%s\n", type_str);
  7125. }
  7126. static ssize_t __show_chan_per_port(struct device *dev,
  7127. struct device_attribute *attr, char *buf,
  7128. int rx)
  7129. {
  7130. struct platform_device *plat_dev = to_platform_device(dev);
  7131. struct niu_parent *p = plat_dev->dev.platform_data;
  7132. char *orig_buf = buf;
  7133. u8 *arr;
  7134. int i;
  7135. arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
  7136. for (i = 0; i < p->num_ports; i++) {
  7137. buf += sprintf(buf,
  7138. (i == 0) ? "%d" : " %d",
  7139. arr[i]);
  7140. }
  7141. buf += sprintf(buf, "\n");
  7142. return buf - orig_buf;
  7143. }
  7144. static ssize_t show_rxchan_per_port(struct device *dev,
  7145. struct device_attribute *attr, char *buf)
  7146. {
  7147. return __show_chan_per_port(dev, attr, buf, 1);
  7148. }
  7149. static ssize_t show_txchan_per_port(struct device *dev,
  7150. struct device_attribute *attr, char *buf)
  7151. {
  7152. return __show_chan_per_port(dev, attr, buf, 1);
  7153. }
  7154. static ssize_t show_num_ports(struct device *dev,
  7155. struct device_attribute *attr, char *buf)
  7156. {
  7157. struct platform_device *plat_dev = to_platform_device(dev);
  7158. struct niu_parent *p = plat_dev->dev.platform_data;
  7159. return sprintf(buf, "%d\n", p->num_ports);
  7160. }
  7161. static struct device_attribute niu_parent_attributes[] = {
  7162. __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
  7163. __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
  7164. __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
  7165. __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
  7166. __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
  7167. {}
  7168. };
  7169. static struct niu_parent * __devinit niu_new_parent(struct niu *np,
  7170. union niu_parent_id *id,
  7171. u8 ptype)
  7172. {
  7173. struct platform_device *plat_dev;
  7174. struct niu_parent *p;
  7175. int i;
  7176. niudbg(PROBE, "niu_new_parent: Creating new parent.\n");
  7177. plat_dev = platform_device_register_simple("niu", niu_parent_index,
  7178. NULL, 0);
  7179. if (!plat_dev)
  7180. return NULL;
  7181. for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
  7182. int err = device_create_file(&plat_dev->dev,
  7183. &niu_parent_attributes[i]);
  7184. if (err)
  7185. goto fail_unregister;
  7186. }
  7187. p = kzalloc(sizeof(*p), GFP_KERNEL);
  7188. if (!p)
  7189. goto fail_unregister;
  7190. p->index = niu_parent_index++;
  7191. plat_dev->dev.platform_data = p;
  7192. p->plat_dev = plat_dev;
  7193. memcpy(&p->id, id, sizeof(*id));
  7194. p->plat_type = ptype;
  7195. INIT_LIST_HEAD(&p->list);
  7196. atomic_set(&p->refcnt, 0);
  7197. list_add(&p->list, &niu_parent_list);
  7198. spin_lock_init(&p->lock);
  7199. p->rxdma_clock_divider = 7500;
  7200. p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
  7201. if (p->plat_type == PLAT_TYPE_NIU)
  7202. p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
  7203. for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
  7204. int index = i - CLASS_CODE_USER_PROG1;
  7205. p->tcam_key[index] = TCAM_KEY_TSEL;
  7206. p->flow_key[index] = (FLOW_KEY_IPSA |
  7207. FLOW_KEY_IPDA |
  7208. FLOW_KEY_PROTO |
  7209. (FLOW_KEY_L4_BYTE12 <<
  7210. FLOW_KEY_L4_0_SHIFT) |
  7211. (FLOW_KEY_L4_BYTE12 <<
  7212. FLOW_KEY_L4_1_SHIFT));
  7213. }
  7214. for (i = 0; i < LDN_MAX + 1; i++)
  7215. p->ldg_map[i] = LDG_INVALID;
  7216. return p;
  7217. fail_unregister:
  7218. platform_device_unregister(plat_dev);
  7219. return NULL;
  7220. }
  7221. static struct niu_parent * __devinit niu_get_parent(struct niu *np,
  7222. union niu_parent_id *id,
  7223. u8 ptype)
  7224. {
  7225. struct niu_parent *p, *tmp;
  7226. int port = np->port;
  7227. niudbg(PROBE, "niu_get_parent: platform_type[%u] port[%u]\n",
  7228. ptype, port);
  7229. mutex_lock(&niu_parent_lock);
  7230. p = NULL;
  7231. list_for_each_entry(tmp, &niu_parent_list, list) {
  7232. if (!memcmp(id, &tmp->id, sizeof(*id))) {
  7233. p = tmp;
  7234. break;
  7235. }
  7236. }
  7237. if (!p)
  7238. p = niu_new_parent(np, id, ptype);
  7239. if (p) {
  7240. char port_name[6];
  7241. int err;
  7242. sprintf(port_name, "port%d", port);
  7243. err = sysfs_create_link(&p->plat_dev->dev.kobj,
  7244. &np->device->kobj,
  7245. port_name);
  7246. if (!err) {
  7247. p->ports[port] = np;
  7248. atomic_inc(&p->refcnt);
  7249. }
  7250. }
  7251. mutex_unlock(&niu_parent_lock);
  7252. return p;
  7253. }
  7254. static void niu_put_parent(struct niu *np)
  7255. {
  7256. struct niu_parent *p = np->parent;
  7257. u8 port = np->port;
  7258. char port_name[6];
  7259. BUG_ON(!p || p->ports[port] != np);
  7260. niudbg(PROBE, "niu_put_parent: port[%u]\n", port);
  7261. sprintf(port_name, "port%d", port);
  7262. mutex_lock(&niu_parent_lock);
  7263. sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
  7264. p->ports[port] = NULL;
  7265. np->parent = NULL;
  7266. if (atomic_dec_and_test(&p->refcnt)) {
  7267. list_del(&p->list);
  7268. platform_device_unregister(p->plat_dev);
  7269. }
  7270. mutex_unlock(&niu_parent_lock);
  7271. }
  7272. static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
  7273. u64 *handle, gfp_t flag)
  7274. {
  7275. dma_addr_t dh;
  7276. void *ret;
  7277. ret = dma_alloc_coherent(dev, size, &dh, flag);
  7278. if (ret)
  7279. *handle = dh;
  7280. return ret;
  7281. }
  7282. static void niu_pci_free_coherent(struct device *dev, size_t size,
  7283. void *cpu_addr, u64 handle)
  7284. {
  7285. dma_free_coherent(dev, size, cpu_addr, handle);
  7286. }
  7287. static u64 niu_pci_map_page(struct device *dev, struct page *page,
  7288. unsigned long offset, size_t size,
  7289. enum dma_data_direction direction)
  7290. {
  7291. return dma_map_page(dev, page, offset, size, direction);
  7292. }
  7293. static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
  7294. size_t size, enum dma_data_direction direction)
  7295. {
  7296. return dma_unmap_page(dev, dma_address, size, direction);
  7297. }
  7298. static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
  7299. size_t size,
  7300. enum dma_data_direction direction)
  7301. {
  7302. return dma_map_single(dev, cpu_addr, size, direction);
  7303. }
  7304. static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
  7305. size_t size,
  7306. enum dma_data_direction direction)
  7307. {
  7308. dma_unmap_single(dev, dma_address, size, direction);
  7309. }
  7310. static const struct niu_ops niu_pci_ops = {
  7311. .alloc_coherent = niu_pci_alloc_coherent,
  7312. .free_coherent = niu_pci_free_coherent,
  7313. .map_page = niu_pci_map_page,
  7314. .unmap_page = niu_pci_unmap_page,
  7315. .map_single = niu_pci_map_single,
  7316. .unmap_single = niu_pci_unmap_single,
  7317. };
  7318. static void __devinit niu_driver_version(void)
  7319. {
  7320. static int niu_version_printed;
  7321. if (niu_version_printed++ == 0)
  7322. pr_info("%s", version);
  7323. }
  7324. static struct net_device * __devinit niu_alloc_and_init(
  7325. struct device *gen_dev, struct pci_dev *pdev,
  7326. struct of_device *op, const struct niu_ops *ops,
  7327. u8 port)
  7328. {
  7329. struct net_device *dev;
  7330. struct niu *np;
  7331. dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
  7332. if (!dev) {
  7333. dev_err(gen_dev, PFX "Etherdev alloc failed, aborting.\n");
  7334. return NULL;
  7335. }
  7336. SET_NETDEV_DEV(dev, gen_dev);
  7337. np = netdev_priv(dev);
  7338. np->dev = dev;
  7339. np->pdev = pdev;
  7340. np->op = op;
  7341. np->device = gen_dev;
  7342. np->ops = ops;
  7343. np->msg_enable = niu_debug;
  7344. spin_lock_init(&np->lock);
  7345. INIT_WORK(&np->reset_task, niu_reset_task);
  7346. np->port = port;
  7347. return dev;
  7348. }
  7349. static const struct net_device_ops niu_netdev_ops = {
  7350. .ndo_open = niu_open,
  7351. .ndo_stop = niu_close,
  7352. .ndo_start_xmit = niu_start_xmit,
  7353. .ndo_get_stats = niu_get_stats,
  7354. .ndo_set_multicast_list = niu_set_rx_mode,
  7355. .ndo_validate_addr = eth_validate_addr,
  7356. .ndo_set_mac_address = niu_set_mac_addr,
  7357. .ndo_do_ioctl = niu_ioctl,
  7358. .ndo_tx_timeout = niu_tx_timeout,
  7359. .ndo_change_mtu = niu_change_mtu,
  7360. };
  7361. static void __devinit niu_assign_netdev_ops(struct net_device *dev)
  7362. {
  7363. dev->netdev_ops = &niu_netdev_ops;
  7364. dev->ethtool_ops = &niu_ethtool_ops;
  7365. dev->watchdog_timeo = NIU_TX_TIMEOUT;
  7366. }
  7367. static void __devinit niu_device_announce(struct niu *np)
  7368. {
  7369. struct net_device *dev = np->dev;
  7370. pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
  7371. if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
  7372. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  7373. dev->name,
  7374. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  7375. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  7376. (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
  7377. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  7378. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  7379. np->vpd.phy_type);
  7380. } else {
  7381. pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
  7382. dev->name,
  7383. (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
  7384. (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
  7385. (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
  7386. (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
  7387. "COPPER")),
  7388. (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
  7389. (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
  7390. np->vpd.phy_type);
  7391. }
  7392. }
  7393. static int __devinit niu_pci_init_one(struct pci_dev *pdev,
  7394. const struct pci_device_id *ent)
  7395. {
  7396. union niu_parent_id parent_id;
  7397. struct net_device *dev;
  7398. struct niu *np;
  7399. int err, pos;
  7400. u64 dma_mask;
  7401. u16 val16;
  7402. niu_driver_version();
  7403. err = pci_enable_device(pdev);
  7404. if (err) {
  7405. dev_err(&pdev->dev, PFX "Cannot enable PCI device, "
  7406. "aborting.\n");
  7407. return err;
  7408. }
  7409. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
  7410. !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  7411. dev_err(&pdev->dev, PFX "Cannot find proper PCI device "
  7412. "base addresses, aborting.\n");
  7413. err = -ENODEV;
  7414. goto err_out_disable_pdev;
  7415. }
  7416. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  7417. if (err) {
  7418. dev_err(&pdev->dev, PFX "Cannot obtain PCI resources, "
  7419. "aborting.\n");
  7420. goto err_out_disable_pdev;
  7421. }
  7422. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  7423. if (pos <= 0) {
  7424. dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
  7425. "aborting.\n");
  7426. goto err_out_free_res;
  7427. }
  7428. dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
  7429. &niu_pci_ops, PCI_FUNC(pdev->devfn));
  7430. if (!dev) {
  7431. err = -ENOMEM;
  7432. goto err_out_free_res;
  7433. }
  7434. np = netdev_priv(dev);
  7435. memset(&parent_id, 0, sizeof(parent_id));
  7436. parent_id.pci.domain = pci_domain_nr(pdev->bus);
  7437. parent_id.pci.bus = pdev->bus->number;
  7438. parent_id.pci.device = PCI_SLOT(pdev->devfn);
  7439. np->parent = niu_get_parent(np, &parent_id,
  7440. PLAT_TYPE_ATLAS);
  7441. if (!np->parent) {
  7442. err = -ENOMEM;
  7443. goto err_out_free_dev;
  7444. }
  7445. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  7446. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  7447. val16 |= (PCI_EXP_DEVCTL_CERE |
  7448. PCI_EXP_DEVCTL_NFERE |
  7449. PCI_EXP_DEVCTL_FERE |
  7450. PCI_EXP_DEVCTL_URRE |
  7451. PCI_EXP_DEVCTL_RELAX_EN);
  7452. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  7453. dma_mask = DMA_44BIT_MASK;
  7454. err = pci_set_dma_mask(pdev, dma_mask);
  7455. if (!err) {
  7456. dev->features |= NETIF_F_HIGHDMA;
  7457. err = pci_set_consistent_dma_mask(pdev, dma_mask);
  7458. if (err) {
  7459. dev_err(&pdev->dev, PFX "Unable to obtain 44 bit "
  7460. "DMA for consistent allocations, "
  7461. "aborting.\n");
  7462. goto err_out_release_parent;
  7463. }
  7464. }
  7465. if (err || dma_mask == DMA_32BIT_MASK) {
  7466. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  7467. if (err) {
  7468. dev_err(&pdev->dev, PFX "No usable DMA configuration, "
  7469. "aborting.\n");
  7470. goto err_out_release_parent;
  7471. }
  7472. }
  7473. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  7474. np->regs = pci_ioremap_bar(pdev, 0);
  7475. if (!np->regs) {
  7476. dev_err(&pdev->dev, PFX "Cannot map device registers, "
  7477. "aborting.\n");
  7478. err = -ENOMEM;
  7479. goto err_out_release_parent;
  7480. }
  7481. pci_set_master(pdev);
  7482. pci_save_state(pdev);
  7483. dev->irq = pdev->irq;
  7484. niu_assign_netdev_ops(dev);
  7485. err = niu_get_invariants(np);
  7486. if (err) {
  7487. if (err != -ENODEV)
  7488. dev_err(&pdev->dev, PFX "Problem fetching invariants "
  7489. "of chip, aborting.\n");
  7490. goto err_out_iounmap;
  7491. }
  7492. err = register_netdev(dev);
  7493. if (err) {
  7494. dev_err(&pdev->dev, PFX "Cannot register net device, "
  7495. "aborting.\n");
  7496. goto err_out_iounmap;
  7497. }
  7498. pci_set_drvdata(pdev, dev);
  7499. niu_device_announce(np);
  7500. return 0;
  7501. err_out_iounmap:
  7502. if (np->regs) {
  7503. iounmap(np->regs);
  7504. np->regs = NULL;
  7505. }
  7506. err_out_release_parent:
  7507. niu_put_parent(np);
  7508. err_out_free_dev:
  7509. free_netdev(dev);
  7510. err_out_free_res:
  7511. pci_release_regions(pdev);
  7512. err_out_disable_pdev:
  7513. pci_disable_device(pdev);
  7514. pci_set_drvdata(pdev, NULL);
  7515. return err;
  7516. }
  7517. static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
  7518. {
  7519. struct net_device *dev = pci_get_drvdata(pdev);
  7520. if (dev) {
  7521. struct niu *np = netdev_priv(dev);
  7522. unregister_netdev(dev);
  7523. if (np->regs) {
  7524. iounmap(np->regs);
  7525. np->regs = NULL;
  7526. }
  7527. niu_ldg_free(np);
  7528. niu_put_parent(np);
  7529. free_netdev(dev);
  7530. pci_release_regions(pdev);
  7531. pci_disable_device(pdev);
  7532. pci_set_drvdata(pdev, NULL);
  7533. }
  7534. }
  7535. static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
  7536. {
  7537. struct net_device *dev = pci_get_drvdata(pdev);
  7538. struct niu *np = netdev_priv(dev);
  7539. unsigned long flags;
  7540. if (!netif_running(dev))
  7541. return 0;
  7542. flush_scheduled_work();
  7543. niu_netif_stop(np);
  7544. del_timer_sync(&np->timer);
  7545. spin_lock_irqsave(&np->lock, flags);
  7546. niu_enable_interrupts(np, 0);
  7547. spin_unlock_irqrestore(&np->lock, flags);
  7548. netif_device_detach(dev);
  7549. spin_lock_irqsave(&np->lock, flags);
  7550. niu_stop_hw(np);
  7551. spin_unlock_irqrestore(&np->lock, flags);
  7552. pci_save_state(pdev);
  7553. return 0;
  7554. }
  7555. static int niu_resume(struct pci_dev *pdev)
  7556. {
  7557. struct net_device *dev = pci_get_drvdata(pdev);
  7558. struct niu *np = netdev_priv(dev);
  7559. unsigned long flags;
  7560. int err;
  7561. if (!netif_running(dev))
  7562. return 0;
  7563. pci_restore_state(pdev);
  7564. netif_device_attach(dev);
  7565. spin_lock_irqsave(&np->lock, flags);
  7566. err = niu_init_hw(np);
  7567. if (!err) {
  7568. np->timer.expires = jiffies + HZ;
  7569. add_timer(&np->timer);
  7570. niu_netif_start(np);
  7571. }
  7572. spin_unlock_irqrestore(&np->lock, flags);
  7573. return err;
  7574. }
  7575. static struct pci_driver niu_pci_driver = {
  7576. .name = DRV_MODULE_NAME,
  7577. .id_table = niu_pci_tbl,
  7578. .probe = niu_pci_init_one,
  7579. .remove = __devexit_p(niu_pci_remove_one),
  7580. .suspend = niu_suspend,
  7581. .resume = niu_resume,
  7582. };
  7583. #ifdef CONFIG_SPARC64
  7584. static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
  7585. u64 *dma_addr, gfp_t flag)
  7586. {
  7587. unsigned long order = get_order(size);
  7588. unsigned long page = __get_free_pages(flag, order);
  7589. if (page == 0UL)
  7590. return NULL;
  7591. memset((char *)page, 0, PAGE_SIZE << order);
  7592. *dma_addr = __pa(page);
  7593. return (void *) page;
  7594. }
  7595. static void niu_phys_free_coherent(struct device *dev, size_t size,
  7596. void *cpu_addr, u64 handle)
  7597. {
  7598. unsigned long order = get_order(size);
  7599. free_pages((unsigned long) cpu_addr, order);
  7600. }
  7601. static u64 niu_phys_map_page(struct device *dev, struct page *page,
  7602. unsigned long offset, size_t size,
  7603. enum dma_data_direction direction)
  7604. {
  7605. return page_to_phys(page) + offset;
  7606. }
  7607. static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
  7608. size_t size, enum dma_data_direction direction)
  7609. {
  7610. /* Nothing to do. */
  7611. }
  7612. static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
  7613. size_t size,
  7614. enum dma_data_direction direction)
  7615. {
  7616. return __pa(cpu_addr);
  7617. }
  7618. static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
  7619. size_t size,
  7620. enum dma_data_direction direction)
  7621. {
  7622. /* Nothing to do. */
  7623. }
  7624. static const struct niu_ops niu_phys_ops = {
  7625. .alloc_coherent = niu_phys_alloc_coherent,
  7626. .free_coherent = niu_phys_free_coherent,
  7627. .map_page = niu_phys_map_page,
  7628. .unmap_page = niu_phys_unmap_page,
  7629. .map_single = niu_phys_map_single,
  7630. .unmap_single = niu_phys_unmap_single,
  7631. };
  7632. static unsigned long res_size(struct resource *r)
  7633. {
  7634. return r->end - r->start + 1UL;
  7635. }
  7636. static int __devinit niu_of_probe(struct of_device *op,
  7637. const struct of_device_id *match)
  7638. {
  7639. union niu_parent_id parent_id;
  7640. struct net_device *dev;
  7641. struct niu *np;
  7642. const u32 *reg;
  7643. int err;
  7644. niu_driver_version();
  7645. reg = of_get_property(op->node, "reg", NULL);
  7646. if (!reg) {
  7647. dev_err(&op->dev, PFX "%s: No 'reg' property, aborting.\n",
  7648. op->node->full_name);
  7649. return -ENODEV;
  7650. }
  7651. dev = niu_alloc_and_init(&op->dev, NULL, op,
  7652. &niu_phys_ops, reg[0] & 0x1);
  7653. if (!dev) {
  7654. err = -ENOMEM;
  7655. goto err_out;
  7656. }
  7657. np = netdev_priv(dev);
  7658. memset(&parent_id, 0, sizeof(parent_id));
  7659. parent_id.of = of_get_parent(op->node);
  7660. np->parent = niu_get_parent(np, &parent_id,
  7661. PLAT_TYPE_NIU);
  7662. if (!np->parent) {
  7663. err = -ENOMEM;
  7664. goto err_out_free_dev;
  7665. }
  7666. dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
  7667. np->regs = of_ioremap(&op->resource[1], 0,
  7668. res_size(&op->resource[1]),
  7669. "niu regs");
  7670. if (!np->regs) {
  7671. dev_err(&op->dev, PFX "Cannot map device registers, "
  7672. "aborting.\n");
  7673. err = -ENOMEM;
  7674. goto err_out_release_parent;
  7675. }
  7676. np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
  7677. res_size(&op->resource[2]),
  7678. "niu vregs-1");
  7679. if (!np->vir_regs_1) {
  7680. dev_err(&op->dev, PFX "Cannot map device vir registers 1, "
  7681. "aborting.\n");
  7682. err = -ENOMEM;
  7683. goto err_out_iounmap;
  7684. }
  7685. np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
  7686. res_size(&op->resource[3]),
  7687. "niu vregs-2");
  7688. if (!np->vir_regs_2) {
  7689. dev_err(&op->dev, PFX "Cannot map device vir registers 2, "
  7690. "aborting.\n");
  7691. err = -ENOMEM;
  7692. goto err_out_iounmap;
  7693. }
  7694. niu_assign_netdev_ops(dev);
  7695. err = niu_get_invariants(np);
  7696. if (err) {
  7697. if (err != -ENODEV)
  7698. dev_err(&op->dev, PFX "Problem fetching invariants "
  7699. "of chip, aborting.\n");
  7700. goto err_out_iounmap;
  7701. }
  7702. err = register_netdev(dev);
  7703. if (err) {
  7704. dev_err(&op->dev, PFX "Cannot register net device, "
  7705. "aborting.\n");
  7706. goto err_out_iounmap;
  7707. }
  7708. dev_set_drvdata(&op->dev, dev);
  7709. niu_device_announce(np);
  7710. return 0;
  7711. err_out_iounmap:
  7712. if (np->vir_regs_1) {
  7713. of_iounmap(&op->resource[2], np->vir_regs_1,
  7714. res_size(&op->resource[2]));
  7715. np->vir_regs_1 = NULL;
  7716. }
  7717. if (np->vir_regs_2) {
  7718. of_iounmap(&op->resource[3], np->vir_regs_2,
  7719. res_size(&op->resource[3]));
  7720. np->vir_regs_2 = NULL;
  7721. }
  7722. if (np->regs) {
  7723. of_iounmap(&op->resource[1], np->regs,
  7724. res_size(&op->resource[1]));
  7725. np->regs = NULL;
  7726. }
  7727. err_out_release_parent:
  7728. niu_put_parent(np);
  7729. err_out_free_dev:
  7730. free_netdev(dev);
  7731. err_out:
  7732. return err;
  7733. }
  7734. static int __devexit niu_of_remove(struct of_device *op)
  7735. {
  7736. struct net_device *dev = dev_get_drvdata(&op->dev);
  7737. if (dev) {
  7738. struct niu *np = netdev_priv(dev);
  7739. unregister_netdev(dev);
  7740. if (np->vir_regs_1) {
  7741. of_iounmap(&op->resource[2], np->vir_regs_1,
  7742. res_size(&op->resource[2]));
  7743. np->vir_regs_1 = NULL;
  7744. }
  7745. if (np->vir_regs_2) {
  7746. of_iounmap(&op->resource[3], np->vir_regs_2,
  7747. res_size(&op->resource[3]));
  7748. np->vir_regs_2 = NULL;
  7749. }
  7750. if (np->regs) {
  7751. of_iounmap(&op->resource[1], np->regs,
  7752. res_size(&op->resource[1]));
  7753. np->regs = NULL;
  7754. }
  7755. niu_ldg_free(np);
  7756. niu_put_parent(np);
  7757. free_netdev(dev);
  7758. dev_set_drvdata(&op->dev, NULL);
  7759. }
  7760. return 0;
  7761. }
  7762. static const struct of_device_id niu_match[] = {
  7763. {
  7764. .name = "network",
  7765. .compatible = "SUNW,niusl",
  7766. },
  7767. {},
  7768. };
  7769. MODULE_DEVICE_TABLE(of, niu_match);
  7770. static struct of_platform_driver niu_of_driver = {
  7771. .name = "niu",
  7772. .match_table = niu_match,
  7773. .probe = niu_of_probe,
  7774. .remove = __devexit_p(niu_of_remove),
  7775. };
  7776. #endif /* CONFIG_SPARC64 */
  7777. static int __init niu_init(void)
  7778. {
  7779. int err = 0;
  7780. BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
  7781. niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
  7782. #ifdef CONFIG_SPARC64
  7783. err = of_register_driver(&niu_of_driver, &of_bus_type);
  7784. #endif
  7785. if (!err) {
  7786. err = pci_register_driver(&niu_pci_driver);
  7787. #ifdef CONFIG_SPARC64
  7788. if (err)
  7789. of_unregister_driver(&niu_of_driver);
  7790. #endif
  7791. }
  7792. return err;
  7793. }
  7794. static void __exit niu_exit(void)
  7795. {
  7796. pci_unregister_driver(&niu_pci_driver);
  7797. #ifdef CONFIG_SPARC64
  7798. of_unregister_driver(&niu_of_driver);
  7799. #endif
  7800. }
  7801. module_init(niu_init);
  7802. module_exit(niu_exit);