gic.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/err.h>
  28. #include <linux/module.h>
  29. #include <linux/list.h>
  30. #include <linux/smp.h>
  31. #include <linux/cpu_pm.h>
  32. #include <linux/cpumask.h>
  33. #include <linux/io.h>
  34. #include <linux/of.h>
  35. #include <linux/of_address.h>
  36. #include <linux/of_irq.h>
  37. #include <linux/irqdomain.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/percpu.h>
  40. #include <linux/slab.h>
  41. #include <asm/irq.h>
  42. #include <asm/exception.h>
  43. #include <asm/mach/irq.h>
  44. #include <asm/hardware/gic.h>
  45. union gic_base {
  46. void __iomem *common_base;
  47. void __percpu __iomem **percpu_base;
  48. };
  49. struct gic_chip_data {
  50. unsigned int irq_offset;
  51. union gic_base dist_base;
  52. union gic_base cpu_base;
  53. #ifdef CONFIG_CPU_PM
  54. u32 saved_spi_enable[DIV_ROUND_UP(1020, 32)];
  55. u32 saved_spi_conf[DIV_ROUND_UP(1020, 16)];
  56. u32 saved_spi_target[DIV_ROUND_UP(1020, 4)];
  57. u32 __percpu *saved_ppi_enable;
  58. u32 __percpu *saved_ppi_conf;
  59. #endif
  60. #ifdef CONFIG_IRQ_DOMAIN
  61. struct irq_domain domain;
  62. #endif
  63. unsigned int gic_irqs;
  64. #ifdef CONFIG_GIC_NON_BANKED
  65. void __iomem *(*get_base)(union gic_base *);
  66. #endif
  67. };
  68. static DEFINE_RAW_SPINLOCK(irq_controller_lock);
  69. /*
  70. * Supported arch specific GIC irq extension.
  71. * Default make them NULL.
  72. */
  73. struct irq_chip gic_arch_extn = {
  74. .irq_eoi = NULL,
  75. .irq_mask = NULL,
  76. .irq_unmask = NULL,
  77. .irq_retrigger = NULL,
  78. .irq_set_type = NULL,
  79. .irq_set_wake = NULL,
  80. };
  81. #ifndef MAX_GIC_NR
  82. #define MAX_GIC_NR 1
  83. #endif
  84. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  85. #ifdef CONFIG_GIC_NON_BANKED
  86. static void __iomem *gic_get_percpu_base(union gic_base *base)
  87. {
  88. return *__this_cpu_ptr(base->percpu_base);
  89. }
  90. static void __iomem *gic_get_common_base(union gic_base *base)
  91. {
  92. return base->common_base;
  93. }
  94. static inline void __iomem *gic_data_dist_base(struct gic_chip_data *data)
  95. {
  96. return data->get_base(&data->dist_base);
  97. }
  98. static inline void __iomem *gic_data_cpu_base(struct gic_chip_data *data)
  99. {
  100. return data->get_base(&data->cpu_base);
  101. }
  102. static inline void gic_set_base_accessor(struct gic_chip_data *data,
  103. void __iomem *(*f)(union gic_base *))
  104. {
  105. data->get_base = f;
  106. }
  107. #else
  108. #define gic_data_dist_base(d) ((d)->dist_base.common_base)
  109. #define gic_data_cpu_base(d) ((d)->cpu_base.common_base)
  110. #define gic_set_base_accessor(d,f)
  111. #endif
  112. static inline void __iomem *gic_dist_base(struct irq_data *d)
  113. {
  114. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  115. return gic_data_dist_base(gic_data);
  116. }
  117. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  118. {
  119. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  120. return gic_data_cpu_base(gic_data);
  121. }
  122. static inline unsigned int gic_irq(struct irq_data *d)
  123. {
  124. return d->hwirq;
  125. }
  126. /*
  127. * Routines to acknowledge, disable and enable interrupts
  128. */
  129. static void gic_mask_irq(struct irq_data *d)
  130. {
  131. u32 mask = 1 << (gic_irq(d) % 32);
  132. raw_spin_lock(&irq_controller_lock);
  133. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  134. if (gic_arch_extn.irq_mask)
  135. gic_arch_extn.irq_mask(d);
  136. raw_spin_unlock(&irq_controller_lock);
  137. }
  138. static void gic_unmask_irq(struct irq_data *d)
  139. {
  140. u32 mask = 1 << (gic_irq(d) % 32);
  141. raw_spin_lock(&irq_controller_lock);
  142. if (gic_arch_extn.irq_unmask)
  143. gic_arch_extn.irq_unmask(d);
  144. writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  145. raw_spin_unlock(&irq_controller_lock);
  146. }
  147. static void gic_eoi_irq(struct irq_data *d)
  148. {
  149. if (gic_arch_extn.irq_eoi) {
  150. raw_spin_lock(&irq_controller_lock);
  151. gic_arch_extn.irq_eoi(d);
  152. raw_spin_unlock(&irq_controller_lock);
  153. }
  154. writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  155. }
  156. static int gic_set_type(struct irq_data *d, unsigned int type)
  157. {
  158. void __iomem *base = gic_dist_base(d);
  159. unsigned int gicirq = gic_irq(d);
  160. u32 enablemask = 1 << (gicirq % 32);
  161. u32 enableoff = (gicirq / 32) * 4;
  162. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  163. u32 confoff = (gicirq / 16) * 4;
  164. bool enabled = false;
  165. u32 val;
  166. /* Interrupt configuration for SGIs can't be changed */
  167. if (gicirq < 16)
  168. return -EINVAL;
  169. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  170. return -EINVAL;
  171. raw_spin_lock(&irq_controller_lock);
  172. if (gic_arch_extn.irq_set_type)
  173. gic_arch_extn.irq_set_type(d, type);
  174. val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
  175. if (type == IRQ_TYPE_LEVEL_HIGH)
  176. val &= ~confmask;
  177. else if (type == IRQ_TYPE_EDGE_RISING)
  178. val |= confmask;
  179. /*
  180. * As recommended by the spec, disable the interrupt before changing
  181. * the configuration
  182. */
  183. if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  184. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  185. enabled = true;
  186. }
  187. writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
  188. if (enabled)
  189. writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  190. raw_spin_unlock(&irq_controller_lock);
  191. return 0;
  192. }
  193. static int gic_retrigger(struct irq_data *d)
  194. {
  195. if (gic_arch_extn.irq_retrigger)
  196. return gic_arch_extn.irq_retrigger(d);
  197. return -ENXIO;
  198. }
  199. #ifdef CONFIG_SMP
  200. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  201. bool force)
  202. {
  203. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  204. unsigned int shift = (gic_irq(d) % 4) * 8;
  205. unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
  206. u32 val, mask, bit;
  207. if (cpu >= 8 || cpu >= nr_cpu_ids)
  208. return -EINVAL;
  209. mask = 0xff << shift;
  210. bit = 1 << (cpu_logical_map(cpu) + shift);
  211. raw_spin_lock(&irq_controller_lock);
  212. val = readl_relaxed(reg) & ~mask;
  213. writel_relaxed(val | bit, reg);
  214. raw_spin_unlock(&irq_controller_lock);
  215. return IRQ_SET_MASK_OK;
  216. }
  217. #endif
  218. #ifdef CONFIG_PM
  219. static int gic_set_wake(struct irq_data *d, unsigned int on)
  220. {
  221. int ret = -ENXIO;
  222. if (gic_arch_extn.irq_set_wake)
  223. ret = gic_arch_extn.irq_set_wake(d, on);
  224. return ret;
  225. }
  226. #else
  227. #define gic_set_wake NULL
  228. #endif
  229. asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs)
  230. {
  231. u32 irqstat, irqnr;
  232. struct gic_chip_data *gic = &gic_data[0];
  233. void __iomem *cpu_base = gic_data_cpu_base(gic);
  234. do {
  235. irqstat = readl_relaxed(cpu_base + GIC_CPU_INTACK);
  236. irqnr = irqstat & ~0x1c00;
  237. if (likely(irqnr > 15 && irqnr < 1021)) {
  238. irqnr = irq_domain_to_irq(&gic->domain, irqnr);
  239. handle_IRQ(irqnr, regs);
  240. continue;
  241. }
  242. if (irqnr < 16) {
  243. writel_relaxed(irqstat, cpu_base + GIC_CPU_EOI);
  244. #ifdef CONFIG_SMP
  245. handle_IPI(irqnr, regs);
  246. #endif
  247. continue;
  248. }
  249. break;
  250. } while (1);
  251. }
  252. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  253. {
  254. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  255. struct irq_chip *chip = irq_get_chip(irq);
  256. unsigned int cascade_irq, gic_irq;
  257. unsigned long status;
  258. chained_irq_enter(chip, desc);
  259. raw_spin_lock(&irq_controller_lock);
  260. status = readl_relaxed(gic_data_cpu_base(chip_data) + GIC_CPU_INTACK);
  261. raw_spin_unlock(&irq_controller_lock);
  262. gic_irq = (status & 0x3ff);
  263. if (gic_irq == 1023)
  264. goto out;
  265. cascade_irq = irq_domain_to_irq(&chip_data->domain, gic_irq);
  266. if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
  267. do_bad_IRQ(cascade_irq, desc);
  268. else
  269. generic_handle_irq(cascade_irq);
  270. out:
  271. chained_irq_exit(chip, desc);
  272. }
  273. static struct irq_chip gic_chip = {
  274. .name = "GIC",
  275. .irq_mask = gic_mask_irq,
  276. .irq_unmask = gic_unmask_irq,
  277. .irq_eoi = gic_eoi_irq,
  278. .irq_set_type = gic_set_type,
  279. .irq_retrigger = gic_retrigger,
  280. #ifdef CONFIG_SMP
  281. .irq_set_affinity = gic_set_affinity,
  282. #endif
  283. .irq_set_wake = gic_set_wake,
  284. };
  285. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  286. {
  287. if (gic_nr >= MAX_GIC_NR)
  288. BUG();
  289. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  290. BUG();
  291. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  292. }
  293. static void __init gic_dist_init(struct gic_chip_data *gic)
  294. {
  295. unsigned int i, irq;
  296. u32 cpumask;
  297. unsigned int gic_irqs = gic->gic_irqs;
  298. struct irq_domain *domain = &gic->domain;
  299. void __iomem *base = gic_data_dist_base(gic);
  300. u32 cpu = 0;
  301. #ifdef CONFIG_SMP
  302. cpu = cpu_logical_map(smp_processor_id());
  303. #endif
  304. cpumask = 1 << cpu;
  305. cpumask |= cpumask << 8;
  306. cpumask |= cpumask << 16;
  307. writel_relaxed(0, base + GIC_DIST_CTRL);
  308. /*
  309. * Set all global interrupts to be level triggered, active low.
  310. */
  311. for (i = 32; i < gic_irqs; i += 16)
  312. writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  313. /*
  314. * Set all global interrupts to this CPU only.
  315. */
  316. for (i = 32; i < gic_irqs; i += 4)
  317. writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  318. /*
  319. * Set priority on all global interrupts.
  320. */
  321. for (i = 32; i < gic_irqs; i += 4)
  322. writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  323. /*
  324. * Disable all interrupts. Leave the PPI and SGIs alone
  325. * as these enables are banked registers.
  326. */
  327. for (i = 32; i < gic_irqs; i += 32)
  328. writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  329. /*
  330. * Setup the Linux IRQ subsystem.
  331. */
  332. irq_domain_for_each_irq(domain, i, irq) {
  333. if (i < 32) {
  334. irq_set_percpu_devid(irq);
  335. irq_set_chip_and_handler(irq, &gic_chip,
  336. handle_percpu_devid_irq);
  337. set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
  338. } else {
  339. irq_set_chip_and_handler(irq, &gic_chip,
  340. handle_fasteoi_irq);
  341. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  342. }
  343. irq_set_chip_data(irq, gic);
  344. }
  345. writel_relaxed(1, base + GIC_DIST_CTRL);
  346. }
  347. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  348. {
  349. void __iomem *dist_base = gic_data_dist_base(gic);
  350. void __iomem *base = gic_data_cpu_base(gic);
  351. int i;
  352. /*
  353. * Deal with the banked PPI and SGI interrupts - disable all
  354. * PPI interrupts, ensure all SGI interrupts are enabled.
  355. */
  356. writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  357. writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  358. /*
  359. * Set priority on PPI and SGI interrupts
  360. */
  361. for (i = 0; i < 32; i += 4)
  362. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  363. writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
  364. writel_relaxed(1, base + GIC_CPU_CTRL);
  365. }
  366. #ifdef CONFIG_CPU_PM
  367. /*
  368. * Saves the GIC distributor registers during suspend or idle. Must be called
  369. * with interrupts disabled but before powering down the GIC. After calling
  370. * this function, no interrupts will be delivered by the GIC, and another
  371. * platform-specific wakeup source must be enabled.
  372. */
  373. static void gic_dist_save(unsigned int gic_nr)
  374. {
  375. unsigned int gic_irqs;
  376. void __iomem *dist_base;
  377. int i;
  378. if (gic_nr >= MAX_GIC_NR)
  379. BUG();
  380. gic_irqs = gic_data[gic_nr].gic_irqs;
  381. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  382. if (!dist_base)
  383. return;
  384. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  385. gic_data[gic_nr].saved_spi_conf[i] =
  386. readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  387. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  388. gic_data[gic_nr].saved_spi_target[i] =
  389. readl_relaxed(dist_base + GIC_DIST_TARGET + i * 4);
  390. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  391. gic_data[gic_nr].saved_spi_enable[i] =
  392. readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  393. }
  394. /*
  395. * Restores the GIC distributor registers during resume or when coming out of
  396. * idle. Must be called before enabling interrupts. If a level interrupt
  397. * that occured while the GIC was suspended is still present, it will be
  398. * handled normally, but any edge interrupts that occured will not be seen by
  399. * the GIC and need to be handled by the platform-specific wakeup source.
  400. */
  401. static void gic_dist_restore(unsigned int gic_nr)
  402. {
  403. unsigned int gic_irqs;
  404. unsigned int i;
  405. void __iomem *dist_base;
  406. if (gic_nr >= MAX_GIC_NR)
  407. BUG();
  408. gic_irqs = gic_data[gic_nr].gic_irqs;
  409. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  410. if (!dist_base)
  411. return;
  412. writel_relaxed(0, dist_base + GIC_DIST_CTRL);
  413. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 16); i++)
  414. writel_relaxed(gic_data[gic_nr].saved_spi_conf[i],
  415. dist_base + GIC_DIST_CONFIG + i * 4);
  416. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  417. writel_relaxed(0xa0a0a0a0,
  418. dist_base + GIC_DIST_PRI + i * 4);
  419. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 4); i++)
  420. writel_relaxed(gic_data[gic_nr].saved_spi_target[i],
  421. dist_base + GIC_DIST_TARGET + i * 4);
  422. for (i = 0; i < DIV_ROUND_UP(gic_irqs, 32); i++)
  423. writel_relaxed(gic_data[gic_nr].saved_spi_enable[i],
  424. dist_base + GIC_DIST_ENABLE_SET + i * 4);
  425. writel_relaxed(1, dist_base + GIC_DIST_CTRL);
  426. }
  427. static void gic_cpu_save(unsigned int gic_nr)
  428. {
  429. int i;
  430. u32 *ptr;
  431. void __iomem *dist_base;
  432. void __iomem *cpu_base;
  433. if (gic_nr >= MAX_GIC_NR)
  434. BUG();
  435. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  436. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  437. if (!dist_base || !cpu_base)
  438. return;
  439. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  440. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  441. ptr[i] = readl_relaxed(dist_base + GIC_DIST_ENABLE_SET + i * 4);
  442. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  443. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  444. ptr[i] = readl_relaxed(dist_base + GIC_DIST_CONFIG + i * 4);
  445. }
  446. static void gic_cpu_restore(unsigned int gic_nr)
  447. {
  448. int i;
  449. u32 *ptr;
  450. void __iomem *dist_base;
  451. void __iomem *cpu_base;
  452. if (gic_nr >= MAX_GIC_NR)
  453. BUG();
  454. dist_base = gic_data_dist_base(&gic_data[gic_nr]);
  455. cpu_base = gic_data_cpu_base(&gic_data[gic_nr]);
  456. if (!dist_base || !cpu_base)
  457. return;
  458. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_enable);
  459. for (i = 0; i < DIV_ROUND_UP(32, 32); i++)
  460. writel_relaxed(ptr[i], dist_base + GIC_DIST_ENABLE_SET + i * 4);
  461. ptr = __this_cpu_ptr(gic_data[gic_nr].saved_ppi_conf);
  462. for (i = 0; i < DIV_ROUND_UP(32, 16); i++)
  463. writel_relaxed(ptr[i], dist_base + GIC_DIST_CONFIG + i * 4);
  464. for (i = 0; i < DIV_ROUND_UP(32, 4); i++)
  465. writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4);
  466. writel_relaxed(0xf0, cpu_base + GIC_CPU_PRIMASK);
  467. writel_relaxed(1, cpu_base + GIC_CPU_CTRL);
  468. }
  469. static int gic_notifier(struct notifier_block *self, unsigned long cmd, void *v)
  470. {
  471. int i;
  472. for (i = 0; i < MAX_GIC_NR; i++) {
  473. #ifdef CONFIG_GIC_NON_BANKED
  474. /* Skip over unused GICs */
  475. if (!gic_data[i].get_base)
  476. continue;
  477. #endif
  478. switch (cmd) {
  479. case CPU_PM_ENTER:
  480. gic_cpu_save(i);
  481. break;
  482. case CPU_PM_ENTER_FAILED:
  483. case CPU_PM_EXIT:
  484. gic_cpu_restore(i);
  485. break;
  486. case CPU_CLUSTER_PM_ENTER:
  487. gic_dist_save(i);
  488. break;
  489. case CPU_CLUSTER_PM_ENTER_FAILED:
  490. case CPU_CLUSTER_PM_EXIT:
  491. gic_dist_restore(i);
  492. break;
  493. }
  494. }
  495. return NOTIFY_OK;
  496. }
  497. static struct notifier_block gic_notifier_block = {
  498. .notifier_call = gic_notifier,
  499. };
  500. static void __init gic_pm_init(struct gic_chip_data *gic)
  501. {
  502. gic->saved_ppi_enable = __alloc_percpu(DIV_ROUND_UP(32, 32) * 4,
  503. sizeof(u32));
  504. BUG_ON(!gic->saved_ppi_enable);
  505. gic->saved_ppi_conf = __alloc_percpu(DIV_ROUND_UP(32, 16) * 4,
  506. sizeof(u32));
  507. BUG_ON(!gic->saved_ppi_conf);
  508. if (gic == &gic_data[0])
  509. cpu_pm_register_notifier(&gic_notifier_block);
  510. }
  511. #else
  512. static void __init gic_pm_init(struct gic_chip_data *gic)
  513. {
  514. }
  515. #endif
  516. #ifdef CONFIG_OF
  517. static int gic_irq_domain_dt_translate(struct irq_domain *d,
  518. struct device_node *controller,
  519. const u32 *intspec, unsigned int intsize,
  520. unsigned long *out_hwirq, unsigned int *out_type)
  521. {
  522. if (d->of_node != controller)
  523. return -EINVAL;
  524. if (intsize < 3)
  525. return -EINVAL;
  526. /* Get the interrupt number and add 16 to skip over SGIs */
  527. *out_hwirq = intspec[1] + 16;
  528. /* For SPIs, we need to add 16 more to get the GIC irq ID number */
  529. if (!intspec[0])
  530. *out_hwirq += 16;
  531. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  532. return 0;
  533. }
  534. #endif
  535. const struct irq_domain_ops gic_irq_domain_ops = {
  536. #ifdef CONFIG_OF
  537. .dt_translate = gic_irq_domain_dt_translate,
  538. #endif
  539. };
  540. void __init gic_init_bases(unsigned int gic_nr, int irq_start,
  541. void __iomem *dist_base, void __iomem *cpu_base,
  542. u32 percpu_offset)
  543. {
  544. struct gic_chip_data *gic;
  545. struct irq_domain *domain;
  546. int gic_irqs;
  547. BUG_ON(gic_nr >= MAX_GIC_NR);
  548. gic = &gic_data[gic_nr];
  549. domain = &gic->domain;
  550. #ifdef CONFIG_GIC_NON_BANKED
  551. if (percpu_offset) { /* Frankein-GIC without banked registers... */
  552. unsigned int cpu;
  553. gic->dist_base.percpu_base = alloc_percpu(void __iomem *);
  554. gic->cpu_base.percpu_base = alloc_percpu(void __iomem *);
  555. if (WARN_ON(!gic->dist_base.percpu_base ||
  556. !gic->cpu_base.percpu_base)) {
  557. free_percpu(gic->dist_base.percpu_base);
  558. free_percpu(gic->cpu_base.percpu_base);
  559. return;
  560. }
  561. for_each_possible_cpu(cpu) {
  562. unsigned long offset = percpu_offset * cpu_logical_map(cpu);
  563. *per_cpu_ptr(gic->dist_base.percpu_base, cpu) = dist_base + offset;
  564. *per_cpu_ptr(gic->cpu_base.percpu_base, cpu) = cpu_base + offset;
  565. }
  566. gic_set_base_accessor(gic, gic_get_percpu_base);
  567. } else
  568. #endif
  569. { /* Normal, sane GIC... */
  570. WARN(percpu_offset,
  571. "GIC_NON_BANKED not enabled, ignoring %08x offset!",
  572. percpu_offset);
  573. gic->dist_base.common_base = dist_base;
  574. gic->cpu_base.common_base = cpu_base;
  575. gic_set_base_accessor(gic, gic_get_common_base);
  576. }
  577. /*
  578. * For primary GICs, skip over SGIs.
  579. * For secondary GICs, skip over PPIs, too.
  580. */
  581. domain->hwirq_base = 32;
  582. if (gic_nr == 0) {
  583. if ((irq_start & 31) > 0) {
  584. domain->hwirq_base = 16;
  585. if (irq_start != -1)
  586. irq_start = (irq_start & ~31) + 16;
  587. }
  588. }
  589. /*
  590. * Find out how many interrupts are supported.
  591. * The GIC only supports up to 1020 interrupt sources.
  592. */
  593. gic_irqs = readl_relaxed(gic_data_dist_base(gic) + GIC_DIST_CTR) & 0x1f;
  594. gic_irqs = (gic_irqs + 1) * 32;
  595. if (gic_irqs > 1020)
  596. gic_irqs = 1020;
  597. gic->gic_irqs = gic_irqs;
  598. domain->nr_irq = gic_irqs - domain->hwirq_base;
  599. domain->irq_base = irq_alloc_descs(irq_start, 16, domain->nr_irq,
  600. numa_node_id());
  601. if (IS_ERR_VALUE(domain->irq_base)) {
  602. WARN(1, "Cannot allocate irq_descs @ IRQ%d, assuming pre-allocated\n",
  603. irq_start);
  604. domain->irq_base = irq_start;
  605. }
  606. domain->priv = gic;
  607. domain->ops = &gic_irq_domain_ops;
  608. irq_domain_add(domain);
  609. gic_chip.flags |= gic_arch_extn.flags;
  610. gic_dist_init(gic);
  611. gic_cpu_init(gic);
  612. gic_pm_init(gic);
  613. }
  614. void __cpuinit gic_secondary_init(unsigned int gic_nr)
  615. {
  616. BUG_ON(gic_nr >= MAX_GIC_NR);
  617. gic_cpu_init(&gic_data[gic_nr]);
  618. }
  619. #ifdef CONFIG_SMP
  620. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  621. {
  622. int cpu;
  623. unsigned long map = 0;
  624. /* Convert our logical CPU mask into a physical one. */
  625. for_each_cpu(cpu, mask)
  626. map |= 1 << cpu_logical_map(cpu);
  627. /*
  628. * Ensure that stores to Normal memory are visible to the
  629. * other CPUs before issuing the IPI.
  630. */
  631. dsb();
  632. /* this always happens on GIC0 */
  633. writel_relaxed(map << 16 | irq, gic_data_dist_base(&gic_data[0]) + GIC_DIST_SOFTINT);
  634. }
  635. #endif
  636. #ifdef CONFIG_OF
  637. static int gic_cnt __initdata = 0;
  638. int __init gic_of_init(struct device_node *node, struct device_node *parent)
  639. {
  640. void __iomem *cpu_base;
  641. void __iomem *dist_base;
  642. u32 percpu_offset;
  643. int irq;
  644. struct irq_domain *domain = &gic_data[gic_cnt].domain;
  645. if (WARN_ON(!node))
  646. return -ENODEV;
  647. dist_base = of_iomap(node, 0);
  648. WARN(!dist_base, "unable to map gic dist registers\n");
  649. cpu_base = of_iomap(node, 1);
  650. WARN(!cpu_base, "unable to map gic cpu registers\n");
  651. if (of_property_read_u32(node, "cpu-offset", &percpu_offset))
  652. percpu_offset = 0;
  653. domain->of_node = of_node_get(node);
  654. gic_init_bases(gic_cnt, -1, dist_base, cpu_base, percpu_offset);
  655. if (parent) {
  656. irq = irq_of_parse_and_map(node, 0);
  657. gic_cascade_irq(gic_cnt, irq);
  658. }
  659. gic_cnt++;
  660. return 0;
  661. }
  662. #endif