pm34xx.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <trace/events/power.h>
  31. #include <asm/suspend.h>
  32. #include <asm/system_misc.h>
  33. #include <plat/sram.h>
  34. #include "clockdomain.h"
  35. #include "powerdomain.h"
  36. #include <plat/sdrc.h>
  37. #include <plat/prcm.h>
  38. #include <plat/gpmc.h>
  39. #include <plat/dma.h>
  40. #include "common.h"
  41. #include "cm2xxx_3xxx.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm2xxx_3xxx.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. #include "control.h"
  48. #ifdef CONFIG_SUSPEND
  49. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  50. #endif
  51. /* pm34xx errata defined in pm.h */
  52. u16 pm34xx_errata;
  53. struct power_state {
  54. struct powerdomain *pwrdm;
  55. u32 next_state;
  56. #ifdef CONFIG_SUSPEND
  57. u32 saved_state;
  58. #endif
  59. struct list_head node;
  60. };
  61. static LIST_HEAD(pwrst_list);
  62. static int (*_omap_save_secure_sram)(u32 *addr);
  63. void (*omap3_do_wfi_sram)(void);
  64. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  65. static struct powerdomain *core_pwrdm, *per_pwrdm;
  66. static struct powerdomain *cam_pwrdm;
  67. static inline void omap3_per_save_context(void)
  68. {
  69. omap_gpio_save_context();
  70. }
  71. static inline void omap3_per_restore_context(void)
  72. {
  73. omap_gpio_restore_context();
  74. }
  75. static void omap3_enable_io_chain(void)
  76. {
  77. int timeout = 0;
  78. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  79. PM_WKEN);
  80. /* Do a readback to assure write has been done */
  81. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  82. while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  83. OMAP3430_ST_IO_CHAIN_MASK)) {
  84. timeout++;
  85. if (timeout > 1000) {
  86. pr_err("Wake up daisy chain activation failed.\n");
  87. return;
  88. }
  89. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  90. WKUP_MOD, PM_WKEN);
  91. }
  92. }
  93. static void omap3_disable_io_chain(void)
  94. {
  95. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  96. PM_WKEN);
  97. }
  98. static void omap3_core_save_context(void)
  99. {
  100. omap3_ctrl_save_padconf();
  101. /*
  102. * Force write last pad into memory, as this can fail in some
  103. * cases according to errata 1.157, 1.185
  104. */
  105. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  106. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  107. /* Save the Interrupt controller context */
  108. omap_intc_save_context();
  109. /* Save the GPMC context */
  110. omap3_gpmc_save_context();
  111. /* Save the system control module context, padconf already save above*/
  112. omap3_control_save_context();
  113. omap_dma_global_context_save();
  114. }
  115. static void omap3_core_restore_context(void)
  116. {
  117. /* Restore the control module context, padconf restored by h/w */
  118. omap3_control_restore_context();
  119. /* Restore the GPMC context */
  120. omap3_gpmc_restore_context();
  121. /* Restore the interrupt controller context */
  122. omap_intc_restore_context();
  123. omap_dma_global_context_restore();
  124. }
  125. /*
  126. * FIXME: This function should be called before entering off-mode after
  127. * OMAP3 secure services have been accessed. Currently it is only called
  128. * once during boot sequence, but this works as we are not using secure
  129. * services.
  130. */
  131. static void omap3_save_secure_ram_context(void)
  132. {
  133. u32 ret;
  134. int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  135. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  136. /*
  137. * MPU next state must be set to POWER_ON temporarily,
  138. * otherwise the WFI executed inside the ROM code
  139. * will hang the system.
  140. */
  141. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  142. ret = _omap_save_secure_sram((u32 *)
  143. __pa(omap3_secure_ram_storage));
  144. pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
  145. /* Following is for error tracking, it should not happen */
  146. if (ret) {
  147. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  148. ret);
  149. while (1)
  150. ;
  151. }
  152. }
  153. }
  154. /*
  155. * PRCM Interrupt Handler Helper Function
  156. *
  157. * The purpose of this function is to clear any wake-up events latched
  158. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  159. * may occur whilst attempting to clear a PM_WKST_x register and thus
  160. * set another bit in this register. A while loop is used to ensure
  161. * that any peripheral wake-up events occurring while attempting to
  162. * clear the PM_WKST_x are detected and cleared.
  163. */
  164. static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
  165. {
  166. u32 wkst, fclk, iclk, clken;
  167. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  168. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  169. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  170. u16 grpsel_off = (regs == 3) ?
  171. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  172. int c = 0;
  173. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  174. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  175. wkst &= ~ignore_bits;
  176. if (wkst) {
  177. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  178. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  179. while (wkst) {
  180. clken = wkst;
  181. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  182. /*
  183. * For USBHOST, we don't know whether HOST1 or
  184. * HOST2 woke us up, so enable both f-clocks
  185. */
  186. if (module == OMAP3430ES2_USBHOST_MOD)
  187. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  188. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  189. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  190. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  191. wkst &= ~ignore_bits;
  192. c++;
  193. }
  194. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  195. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  196. }
  197. return c;
  198. }
  199. static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
  200. {
  201. int c;
  202. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  203. ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
  204. return c ? IRQ_HANDLED : IRQ_NONE;
  205. }
  206. static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
  207. {
  208. int c;
  209. /*
  210. * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
  211. * these are handled in a separate handler to avoid acking
  212. * IO events before parsing in mux code
  213. */
  214. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  215. OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
  216. c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
  217. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
  218. if (omap_rev() > OMAP3430_REV_ES1_0) {
  219. c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
  220. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
  221. }
  222. return c ? IRQ_HANDLED : IRQ_NONE;
  223. }
  224. static void omap34xx_save_context(u32 *save)
  225. {
  226. u32 val;
  227. /* Read Auxiliary Control Register */
  228. asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
  229. *save++ = 1;
  230. *save++ = val;
  231. /* Read L2 AUX ctrl register */
  232. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
  233. *save++ = 1;
  234. *save++ = val;
  235. }
  236. static int omap34xx_do_sram_idle(unsigned long save_state)
  237. {
  238. omap34xx_cpu_suspend(save_state);
  239. return 0;
  240. }
  241. void omap_sram_idle(void)
  242. {
  243. /* Variable to tell what needs to be saved and restored
  244. * in omap_sram_idle*/
  245. /* save_state = 0 => Nothing to save and restored */
  246. /* save_state = 1 => Only L1 and logic lost */
  247. /* save_state = 2 => Only L2 lost */
  248. /* save_state = 3 => L1, L2 and logic lost */
  249. int save_state = 0;
  250. int mpu_next_state = PWRDM_POWER_ON;
  251. int per_next_state = PWRDM_POWER_ON;
  252. int core_next_state = PWRDM_POWER_ON;
  253. int per_going_off;
  254. int core_prev_state, per_prev_state;
  255. u32 sdrc_pwr = 0;
  256. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  257. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  258. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  259. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  260. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  261. switch (mpu_next_state) {
  262. case PWRDM_POWER_ON:
  263. case PWRDM_POWER_RET:
  264. /* No need to save context */
  265. save_state = 0;
  266. break;
  267. case PWRDM_POWER_OFF:
  268. save_state = 3;
  269. break;
  270. default:
  271. /* Invalid state */
  272. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  273. return;
  274. }
  275. /* NEON control */
  276. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  277. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  278. /* Enable IO-PAD and IO-CHAIN wakeups */
  279. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  280. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  281. if (omap3_has_io_wakeup() &&
  282. (per_next_state < PWRDM_POWER_ON ||
  283. core_next_state < PWRDM_POWER_ON)) {
  284. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  285. if (omap3_has_io_chain_ctrl())
  286. omap3_enable_io_chain();
  287. }
  288. pwrdm_pre_transition();
  289. /* PER */
  290. if (per_next_state < PWRDM_POWER_ON) {
  291. per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
  292. omap2_gpio_prepare_for_idle(per_going_off);
  293. if (per_next_state == PWRDM_POWER_OFF)
  294. omap3_per_save_context();
  295. }
  296. /* CORE */
  297. if (core_next_state < PWRDM_POWER_ON) {
  298. if (core_next_state == PWRDM_POWER_OFF) {
  299. omap3_core_save_context();
  300. omap3_cm_save_context();
  301. }
  302. }
  303. omap3_intc_prepare_idle();
  304. /*
  305. * On EMU/HS devices ROM code restores a SRDC value
  306. * from scratchpad which has automatic self refresh on timeout
  307. * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
  308. * Hence store/restore the SDRC_POWER register here.
  309. */
  310. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  311. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  312. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  313. core_next_state == PWRDM_POWER_OFF)
  314. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  315. /*
  316. * omap3_arm_context is the location where some ARM context
  317. * get saved. The rest is placed on the stack, and restored
  318. * from there before resuming.
  319. */
  320. if (save_state)
  321. omap34xx_save_context(omap3_arm_context);
  322. if (save_state == 1 || save_state == 3)
  323. cpu_suspend(save_state, omap34xx_do_sram_idle);
  324. else
  325. omap34xx_do_sram_idle(save_state);
  326. /* Restore normal SDRC POWER settings */
  327. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  328. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  329. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  330. core_next_state == PWRDM_POWER_OFF)
  331. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  332. /* CORE */
  333. if (core_next_state < PWRDM_POWER_ON) {
  334. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  335. if (core_prev_state == PWRDM_POWER_OFF) {
  336. omap3_core_restore_context();
  337. omap3_cm_restore_context();
  338. omap3_sram_restore_context();
  339. omap2_sms_restore_context();
  340. }
  341. if (core_next_state == PWRDM_POWER_OFF)
  342. omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  343. OMAP3430_GR_MOD,
  344. OMAP3_PRM_VOLTCTRL_OFFSET);
  345. }
  346. omap3_intc_resume_idle();
  347. pwrdm_post_transition();
  348. /* PER */
  349. if (per_next_state < PWRDM_POWER_ON) {
  350. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  351. omap2_gpio_resume_after_idle();
  352. if (per_prev_state == PWRDM_POWER_OFF)
  353. omap3_per_restore_context();
  354. }
  355. /* Disable IO-PAD and IO-CHAIN wakeup */
  356. if (omap3_has_io_wakeup() &&
  357. (per_next_state < PWRDM_POWER_ON ||
  358. core_next_state < PWRDM_POWER_ON)) {
  359. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  360. PM_WKEN);
  361. if (omap3_has_io_chain_ctrl())
  362. omap3_disable_io_chain();
  363. }
  364. clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  365. }
  366. static void omap3_pm_idle(void)
  367. {
  368. local_irq_disable();
  369. local_fiq_disable();
  370. if (omap_irq_pending() || need_resched())
  371. goto out;
  372. trace_power_start(POWER_CSTATE, 1, smp_processor_id());
  373. trace_cpu_idle(1, smp_processor_id());
  374. omap_sram_idle();
  375. trace_power_end(smp_processor_id());
  376. trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
  377. out:
  378. local_fiq_enable();
  379. local_irq_enable();
  380. }
  381. #ifdef CONFIG_SUSPEND
  382. static int omap3_pm_suspend(void)
  383. {
  384. struct power_state *pwrst;
  385. int state, ret = 0;
  386. /* Read current next_pwrsts */
  387. list_for_each_entry(pwrst, &pwrst_list, node)
  388. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  389. /* Set ones wanted by suspend */
  390. list_for_each_entry(pwrst, &pwrst_list, node) {
  391. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  392. goto restore;
  393. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  394. goto restore;
  395. }
  396. omap3_intc_suspend();
  397. omap_sram_idle();
  398. restore:
  399. /* Restore next_pwrsts */
  400. list_for_each_entry(pwrst, &pwrst_list, node) {
  401. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  402. if (state > pwrst->next_state) {
  403. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  404. "target state %d\n",
  405. pwrst->pwrdm->name, pwrst->next_state);
  406. ret = -1;
  407. }
  408. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  409. }
  410. if (ret)
  411. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  412. else
  413. printk(KERN_INFO "Successfully put all powerdomains "
  414. "to target state\n");
  415. return ret;
  416. }
  417. static int omap3_pm_enter(suspend_state_t unused)
  418. {
  419. int ret = 0;
  420. switch (suspend_state) {
  421. case PM_SUSPEND_STANDBY:
  422. case PM_SUSPEND_MEM:
  423. ret = omap3_pm_suspend();
  424. break;
  425. default:
  426. ret = -EINVAL;
  427. }
  428. return ret;
  429. }
  430. /* Hooks to enable / disable UART interrupts during suspend */
  431. static int omap3_pm_begin(suspend_state_t state)
  432. {
  433. disable_hlt();
  434. suspend_state = state;
  435. omap_prcm_irq_prepare();
  436. return 0;
  437. }
  438. static void omap3_pm_end(void)
  439. {
  440. suspend_state = PM_SUSPEND_ON;
  441. enable_hlt();
  442. return;
  443. }
  444. static void omap3_pm_finish(void)
  445. {
  446. omap_prcm_irq_complete();
  447. }
  448. static const struct platform_suspend_ops omap_pm_ops = {
  449. .begin = omap3_pm_begin,
  450. .end = omap3_pm_end,
  451. .enter = omap3_pm_enter,
  452. .finish = omap3_pm_finish,
  453. .valid = suspend_valid_only_mem,
  454. };
  455. #endif /* CONFIG_SUSPEND */
  456. /**
  457. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  458. * retention
  459. *
  460. * In cases where IVA2 is activated by bootcode, it may prevent
  461. * full-chip retention or off-mode because it is not idle. This
  462. * function forces the IVA2 into idle state so it can go
  463. * into retention/off and thus allow full-chip retention/off.
  464. *
  465. **/
  466. static void __init omap3_iva_idle(void)
  467. {
  468. /* ensure IVA2 clock is disabled */
  469. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  470. /* if no clock activity, nothing else to do */
  471. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  472. OMAP3430_CLKACTIVITY_IVA2_MASK))
  473. return;
  474. /* Reset IVA2 */
  475. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  476. OMAP3430_RST2_IVA2_MASK |
  477. OMAP3430_RST3_IVA2_MASK,
  478. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  479. /* Enable IVA2 clock */
  480. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  481. OMAP3430_IVA2_MOD, CM_FCLKEN);
  482. /* Set IVA2 boot mode to 'idle' */
  483. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  484. OMAP343X_CONTROL_IVA2_BOOTMOD);
  485. /* Un-reset IVA2 */
  486. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  487. /* Disable IVA2 clock */
  488. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  489. /* Reset IVA2 */
  490. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  491. OMAP3430_RST2_IVA2_MASK |
  492. OMAP3430_RST3_IVA2_MASK,
  493. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  494. }
  495. static void __init omap3_d2d_idle(void)
  496. {
  497. u16 mask, padconf;
  498. /* In a stand alone OMAP3430 where there is not a stacked
  499. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  500. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  501. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  502. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  503. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  504. padconf |= mask;
  505. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  506. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  507. padconf |= mask;
  508. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  509. /* reset modem */
  510. omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  511. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  512. CORE_MOD, OMAP2_RM_RSTCTRL);
  513. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  514. }
  515. static void __init prcm_setup_regs(void)
  516. {
  517. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  518. OMAP3630_EN_UART4_MASK : 0;
  519. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  520. OMAP3630_GRPSEL_UART4_MASK : 0;
  521. /* XXX This should be handled by hwmod code or SCM init code */
  522. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  523. /*
  524. * Enable control of expternal oscillator through
  525. * sys_clkreq. In the long run clock framework should
  526. * take care of this.
  527. */
  528. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  529. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  530. OMAP3430_GR_MOD,
  531. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  532. /* setup wakup source */
  533. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  534. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  535. WKUP_MOD, PM_WKEN);
  536. /* No need to write EN_IO, that is always enabled */
  537. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  538. OMAP3430_GRPSEL_GPT1_MASK |
  539. OMAP3430_GRPSEL_GPT12_MASK,
  540. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  541. /* Enable PM_WKEN to support DSS LPR */
  542. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  543. OMAP3430_DSS_MOD, PM_WKEN);
  544. /* Enable wakeups in PER */
  545. omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
  546. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  547. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  548. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  549. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  550. OMAP3430_EN_MCBSP4_MASK,
  551. OMAP3430_PER_MOD, PM_WKEN);
  552. /* and allow them to wake up MPU */
  553. omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  554. OMAP3430_GRPSEL_GPIO2_MASK |
  555. OMAP3430_GRPSEL_GPIO3_MASK |
  556. OMAP3430_GRPSEL_GPIO4_MASK |
  557. OMAP3430_GRPSEL_GPIO5_MASK |
  558. OMAP3430_GRPSEL_GPIO6_MASK |
  559. OMAP3430_GRPSEL_UART3_MASK |
  560. OMAP3430_GRPSEL_MCBSP2_MASK |
  561. OMAP3430_GRPSEL_MCBSP3_MASK |
  562. OMAP3430_GRPSEL_MCBSP4_MASK,
  563. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  564. /* Don't attach IVA interrupts */
  565. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  566. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  567. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  568. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  569. /* Clear any pending 'reset' flags */
  570. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  571. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  572. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  573. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  574. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  575. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  576. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  577. /* Clear any pending PRCM interrupts */
  578. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  579. omap3_iva_idle();
  580. omap3_d2d_idle();
  581. }
  582. void omap3_pm_off_mode_enable(int enable)
  583. {
  584. struct power_state *pwrst;
  585. u32 state;
  586. if (enable)
  587. state = PWRDM_POWER_OFF;
  588. else
  589. state = PWRDM_POWER_RET;
  590. list_for_each_entry(pwrst, &pwrst_list, node) {
  591. if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
  592. pwrst->pwrdm == core_pwrdm &&
  593. state == PWRDM_POWER_OFF) {
  594. pwrst->next_state = PWRDM_POWER_RET;
  595. pr_warn("%s: Core OFF disabled due to errata i583\n",
  596. __func__);
  597. } else {
  598. pwrst->next_state = state;
  599. }
  600. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  601. }
  602. }
  603. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  604. {
  605. struct power_state *pwrst;
  606. list_for_each_entry(pwrst, &pwrst_list, node) {
  607. if (pwrst->pwrdm == pwrdm)
  608. return pwrst->next_state;
  609. }
  610. return -EINVAL;
  611. }
  612. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  613. {
  614. struct power_state *pwrst;
  615. list_for_each_entry(pwrst, &pwrst_list, node) {
  616. if (pwrst->pwrdm == pwrdm) {
  617. pwrst->next_state = state;
  618. return 0;
  619. }
  620. }
  621. return -EINVAL;
  622. }
  623. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  624. {
  625. struct power_state *pwrst;
  626. if (!pwrdm->pwrsts)
  627. return 0;
  628. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  629. if (!pwrst)
  630. return -ENOMEM;
  631. pwrst->pwrdm = pwrdm;
  632. pwrst->next_state = PWRDM_POWER_RET;
  633. list_add(&pwrst->node, &pwrst_list);
  634. if (pwrdm_has_hdwr_sar(pwrdm))
  635. pwrdm_enable_hdwr_sar(pwrdm);
  636. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  637. }
  638. /*
  639. * Enable hw supervised mode for all clockdomains if it's
  640. * supported. Initiate sleep transition for other clockdomains, if
  641. * they are not used
  642. */
  643. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  644. {
  645. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  646. clkdm_allow_idle(clkdm);
  647. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  648. atomic_read(&clkdm->usecount) == 0)
  649. clkdm_sleep(clkdm);
  650. return 0;
  651. }
  652. /*
  653. * Push functions to SRAM
  654. *
  655. * The minimum set of functions is pushed to SRAM for execution:
  656. * - omap3_do_wfi for erratum i581 WA,
  657. * - save_secure_ram_context for security extensions.
  658. */
  659. void omap_push_sram_idle(void)
  660. {
  661. omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
  662. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  663. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  664. save_secure_ram_context_sz);
  665. }
  666. static void __init pm_errata_configure(void)
  667. {
  668. if (cpu_is_omap3630()) {
  669. pm34xx_errata |= PM_RTA_ERRATUM_i608;
  670. /* Enable the l2 cache toggling in sleep logic */
  671. enable_omap3630_toggle_l2_on_restore();
  672. if (omap_rev() < OMAP3630_REV_ES1_2)
  673. pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
  674. }
  675. }
  676. static int __init omap3_pm_init(void)
  677. {
  678. struct power_state *pwrst, *tmp;
  679. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  680. int ret;
  681. if (!cpu_is_omap34xx())
  682. return -ENODEV;
  683. if (!omap3_has_io_chain_ctrl())
  684. pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
  685. pm_errata_configure();
  686. /* XXX prcm_setup_regs needs to be before enabling hw
  687. * supervised mode for powerdomains */
  688. prcm_setup_regs();
  689. ret = request_irq(omap_prcm_event_to_irq("wkup"),
  690. _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
  691. if (ret) {
  692. pr_err("pm: Failed to request pm_wkup irq\n");
  693. goto err1;
  694. }
  695. /* IO interrupt is shared with mux code */
  696. ret = request_irq(omap_prcm_event_to_irq("io"),
  697. _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
  698. omap3_pm_init);
  699. if (ret) {
  700. pr_err("pm: Failed to request pm_io irq\n");
  701. goto err1;
  702. }
  703. ret = pwrdm_for_each(pwrdms_setup, NULL);
  704. if (ret) {
  705. printk(KERN_ERR "Failed to setup powerdomains\n");
  706. goto err2;
  707. }
  708. (void) clkdm_for_each(clkdms_setup, NULL);
  709. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  710. if (mpu_pwrdm == NULL) {
  711. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  712. goto err2;
  713. }
  714. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  715. per_pwrdm = pwrdm_lookup("per_pwrdm");
  716. core_pwrdm = pwrdm_lookup("core_pwrdm");
  717. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  718. neon_clkdm = clkdm_lookup("neon_clkdm");
  719. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  720. per_clkdm = clkdm_lookup("per_clkdm");
  721. core_clkdm = clkdm_lookup("core_clkdm");
  722. #ifdef CONFIG_SUSPEND
  723. suspend_set_ops(&omap_pm_ops);
  724. #endif /* CONFIG_SUSPEND */
  725. pm_idle = omap3_pm_idle;
  726. omap3_idle_init();
  727. /*
  728. * RTA is disabled during initialization as per erratum i608
  729. * it is safer to disable RTA by the bootloader, but we would like
  730. * to be doubly sure here and prevent any mishaps.
  731. */
  732. if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
  733. omap3630_ctrl_disable_rta();
  734. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  735. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  736. omap3_secure_ram_storage =
  737. kmalloc(0x803F, GFP_KERNEL);
  738. if (!omap3_secure_ram_storage)
  739. printk(KERN_ERR "Memory allocation failed when"
  740. "allocating for secure sram context\n");
  741. local_irq_disable();
  742. local_fiq_disable();
  743. omap_dma_global_context_save();
  744. omap3_save_secure_ram_context();
  745. omap_dma_global_context_restore();
  746. local_irq_enable();
  747. local_fiq_enable();
  748. }
  749. omap3_save_scratchpad_contents();
  750. err1:
  751. return ret;
  752. err2:
  753. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  754. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  755. list_del(&pwrst->node);
  756. kfree(pwrst);
  757. }
  758. return ret;
  759. }
  760. late_initcall(omap3_pm_init);