mv643xx_eth.c 90 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136
  1. /*
  2. * drivers/net/mv643xx_eth.c - Driver for MV643XX ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * Copyright (C) 2003 PMC-Sierra, Inc.,
  9. * written by Manish Lachwani
  10. *
  11. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  12. *
  13. * Copyright (C) 2004-2005 MontaVista Software, Inc.
  14. * Dale Farnsworth <dale@farnsworth.org>
  15. *
  16. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  17. * <sjhill@realitydiluted.com>
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version 2
  22. * of the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/tcp.h>
  36. #include <linux/udp.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/in.h>
  39. #include <linux/ip.h>
  40. #include <linux/bitops.h>
  41. #include <linux/delay.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/platform_device.h>
  44. #include <asm/io.h>
  45. #include <asm/types.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/system.h>
  48. #include <asm/delay.h>
  49. #include "mv643xx_eth.h"
  50. /*
  51. * The first part is the high level driver of the gigE ethernet ports.
  52. */
  53. /* Constants */
  54. #define VLAN_HLEN 4
  55. #define FCS_LEN 4
  56. #define DMA_ALIGN 8 /* hw requires 8-byte alignment */
  57. #define HW_IP_ALIGN 2 /* hw aligns IP header */
  58. #define WRAP HW_IP_ALIGN + ETH_HLEN + VLAN_HLEN + FCS_LEN
  59. #define RX_SKB_SIZE ((dev->mtu + WRAP + 7) & ~0x7)
  60. #define INT_UNMASK_ALL 0x0007ffff
  61. #define INT_UNMASK_ALL_EXT 0x0011ffff
  62. #define INT_MASK_ALL 0x00000000
  63. #define INT_MASK_ALL_EXT 0x00000000
  64. #define INT_CAUSE_CHECK_BITS INT_CAUSE_UNMASK_ALL
  65. #define INT_CAUSE_CHECK_BITS_EXT INT_CAUSE_UNMASK_ALL_EXT
  66. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  67. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  68. #else
  69. #define MAX_DESCS_PER_SKB 1
  70. #endif
  71. #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */
  72. #define PHY_WAIT_MICRO_SECONDS 10
  73. /* Static function declarations */
  74. static int eth_port_link_is_up(unsigned int eth_port_num);
  75. static void eth_port_uc_addr_get(struct net_device *dev,
  76. unsigned char *MacAddr);
  77. static void eth_port_set_multicast_list(struct net_device *);
  78. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  79. unsigned int channels);
  80. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  81. unsigned int channels);
  82. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num);
  83. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num);
  84. static int mv643xx_eth_open(struct net_device *);
  85. static int mv643xx_eth_stop(struct net_device *);
  86. static int mv643xx_eth_change_mtu(struct net_device *, int);
  87. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *);
  88. static void eth_port_init_mac_tables(unsigned int eth_port_num);
  89. #ifdef MV643XX_NAPI
  90. static int mv643xx_poll(struct net_device *dev, int *budget);
  91. #endif
  92. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  93. static int ethernet_phy_detect(unsigned int eth_port_num);
  94. static struct ethtool_ops mv643xx_ethtool_ops;
  95. static char mv643xx_driver_name[] = "mv643xx_eth";
  96. static char mv643xx_driver_version[] = "1.0";
  97. static void __iomem *mv643xx_eth_shared_base;
  98. /* used to protect MV643XX_ETH_SMI_REG, which is shared across ports */
  99. static DEFINE_SPINLOCK(mv643xx_eth_phy_lock);
  100. static inline u32 mv_read(int offset)
  101. {
  102. void __iomem *reg_base;
  103. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  104. return readl(reg_base + offset);
  105. }
  106. static inline void mv_write(int offset, u32 data)
  107. {
  108. void __iomem *reg_base;
  109. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  110. writel(data, reg_base + offset);
  111. }
  112. /*
  113. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  114. *
  115. * Input : pointer to ethernet interface network device structure
  116. * new mtu size
  117. * Output : 0 upon success, -EINVAL upon failure
  118. */
  119. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  120. {
  121. if ((new_mtu > 9500) || (new_mtu < 64))
  122. return -EINVAL;
  123. dev->mtu = new_mtu;
  124. /*
  125. * Stop then re-open the interface. This will allocate RX skb's with
  126. * the new MTU.
  127. * There is a possible danger that the open will not successed, due
  128. * to memory is full, which might fail the open function.
  129. */
  130. if (netif_running(dev)) {
  131. mv643xx_eth_stop(dev);
  132. if (mv643xx_eth_open(dev))
  133. printk(KERN_ERR
  134. "%s: Fatal error on opening device\n",
  135. dev->name);
  136. }
  137. return 0;
  138. }
  139. /*
  140. * mv643xx_eth_rx_task
  141. *
  142. * Fills / refills RX queue on a certain gigabit ethernet port
  143. *
  144. * Input : pointer to ethernet interface network device structure
  145. * Output : N/A
  146. */
  147. static void mv643xx_eth_rx_task(void *data)
  148. {
  149. struct net_device *dev = (struct net_device *)data;
  150. struct mv643xx_private *mp = netdev_priv(dev);
  151. struct pkt_info pkt_info;
  152. struct sk_buff *skb;
  153. int unaligned;
  154. if (test_and_set_bit(0, &mp->rx_task_busy))
  155. panic("%s: Error in test_set_bit / clear_bit", dev->name);
  156. while (mp->rx_desc_count < (mp->rx_ring_size - 5)) {
  157. skb = dev_alloc_skb(RX_SKB_SIZE + DMA_ALIGN);
  158. if (!skb)
  159. break;
  160. mp->rx_desc_count++;
  161. unaligned = (u32)skb->data & (DMA_ALIGN - 1);
  162. if (unaligned)
  163. skb_reserve(skb, DMA_ALIGN - unaligned);
  164. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  165. pkt_info.byte_cnt = RX_SKB_SIZE;
  166. pkt_info.buf_ptr = dma_map_single(NULL, skb->data, RX_SKB_SIZE,
  167. DMA_FROM_DEVICE);
  168. pkt_info.return_info = skb;
  169. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  170. printk(KERN_ERR
  171. "%s: Error allocating RX Ring\n", dev->name);
  172. break;
  173. }
  174. skb_reserve(skb, HW_IP_ALIGN);
  175. }
  176. clear_bit(0, &mp->rx_task_busy);
  177. /*
  178. * If RX ring is empty of SKB, set a timer to try allocating
  179. * again in a later time .
  180. */
  181. if ((mp->rx_desc_count == 0) && (mp->rx_timer_flag == 0)) {
  182. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  183. /* After 100mSec */
  184. mp->timeout.expires = jiffies + (HZ / 10);
  185. add_timer(&mp->timeout);
  186. mp->rx_timer_flag = 1;
  187. }
  188. #ifdef MV643XX_RX_QUEUE_FILL_ON_TASK
  189. else {
  190. /* Return interrupts */
  191. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(mp->port_num),
  192. INT_UNMASK_ALL);
  193. }
  194. #endif
  195. }
  196. /*
  197. * mv643xx_eth_rx_task_timer_wrapper
  198. *
  199. * Timer routine to wake up RX queue filling task. This function is
  200. * used only in case the RX queue is empty, and all alloc_skb has
  201. * failed (due to out of memory event).
  202. *
  203. * Input : pointer to ethernet interface network device structure
  204. * Output : N/A
  205. */
  206. static void mv643xx_eth_rx_task_timer_wrapper(unsigned long data)
  207. {
  208. struct net_device *dev = (struct net_device *)data;
  209. struct mv643xx_private *mp = netdev_priv(dev);
  210. mp->rx_timer_flag = 0;
  211. mv643xx_eth_rx_task((void *)data);
  212. }
  213. /*
  214. * mv643xx_eth_update_mac_address
  215. *
  216. * Update the MAC address of the port in the address table
  217. *
  218. * Input : pointer to ethernet interface network device structure
  219. * Output : N/A
  220. */
  221. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  222. {
  223. struct mv643xx_private *mp = netdev_priv(dev);
  224. unsigned int port_num = mp->port_num;
  225. eth_port_init_mac_tables(port_num);
  226. eth_port_uc_addr_set(port_num, dev->dev_addr);
  227. }
  228. /*
  229. * mv643xx_eth_set_rx_mode
  230. *
  231. * Change from promiscuos to regular rx mode
  232. *
  233. * Input : pointer to ethernet interface network device structure
  234. * Output : N/A
  235. */
  236. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  237. {
  238. struct mv643xx_private *mp = netdev_priv(dev);
  239. if (dev->flags & IFF_PROMISC)
  240. mp->port_config |= (u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  241. else
  242. mp->port_config &= ~(u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  243. mv_write(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num), mp->port_config);
  244. eth_port_set_multicast_list(dev);
  245. }
  246. /*
  247. * mv643xx_eth_set_mac_address
  248. *
  249. * Change the interface's mac address.
  250. * No special hardware thing should be done because interface is always
  251. * put in promiscuous mode.
  252. *
  253. * Input : pointer to ethernet interface network device structure and
  254. * a pointer to the designated entry to be added to the cache.
  255. * Output : zero upon success, negative upon failure
  256. */
  257. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  258. {
  259. int i;
  260. for (i = 0; i < 6; i++)
  261. /* +2 is for the offset of the HW addr type */
  262. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  263. mv643xx_eth_update_mac_address(dev);
  264. return 0;
  265. }
  266. /*
  267. * mv643xx_eth_tx_timeout
  268. *
  269. * Called upon a timeout on transmitting a packet
  270. *
  271. * Input : pointer to ethernet interface network device structure.
  272. * Output : N/A
  273. */
  274. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  275. {
  276. struct mv643xx_private *mp = netdev_priv(dev);
  277. printk(KERN_INFO "%s: TX timeout ", dev->name);
  278. /* Do the reset outside of interrupt context */
  279. schedule_work(&mp->tx_timeout_task);
  280. }
  281. /*
  282. * mv643xx_eth_tx_timeout_task
  283. *
  284. * Actual routine to reset the adapter when a timeout on Tx has occurred
  285. */
  286. static void mv643xx_eth_tx_timeout_task(struct net_device *dev)
  287. {
  288. struct mv643xx_private *mp = netdev_priv(dev);
  289. netif_device_detach(dev);
  290. eth_port_reset(mp->port_num);
  291. eth_port_start(dev);
  292. netif_device_attach(dev);
  293. }
  294. /*
  295. * mv643xx_eth_free_tx_queue
  296. *
  297. * Input : dev - a pointer to the required interface
  298. *
  299. * Output : 0 if was able to release skb , nonzero otherwise
  300. */
  301. static int mv643xx_eth_free_tx_queue(struct net_device *dev,
  302. unsigned int eth_int_cause_ext)
  303. {
  304. struct mv643xx_private *mp = netdev_priv(dev);
  305. struct net_device_stats *stats = &mp->stats;
  306. struct pkt_info pkt_info;
  307. int released = 1;
  308. if (!(eth_int_cause_ext & (BIT0 | BIT8)))
  309. return released;
  310. /* Check only queue 0 */
  311. while (eth_tx_return_desc(mp, &pkt_info) == ETH_OK) {
  312. if (pkt_info.cmd_sts & BIT0) {
  313. printk("%s: Error in TX\n", dev->name);
  314. stats->tx_errors++;
  315. }
  316. if (pkt_info.cmd_sts & ETH_TX_FIRST_DESC)
  317. dma_unmap_single(NULL, pkt_info.buf_ptr,
  318. pkt_info.byte_cnt,
  319. DMA_TO_DEVICE);
  320. else
  321. dma_unmap_page(NULL, pkt_info.buf_ptr,
  322. pkt_info.byte_cnt,
  323. DMA_TO_DEVICE);
  324. if (pkt_info.return_info) {
  325. dev_kfree_skb_irq(pkt_info.return_info);
  326. released = 0;
  327. }
  328. }
  329. return released;
  330. }
  331. /*
  332. * mv643xx_eth_receive
  333. *
  334. * This function is forward packets that are received from the port's
  335. * queues toward kernel core or FastRoute them to another interface.
  336. *
  337. * Input : dev - a pointer to the required interface
  338. * max - maximum number to receive (0 means unlimted)
  339. *
  340. * Output : number of served packets
  341. */
  342. #ifdef MV643XX_NAPI
  343. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  344. #else
  345. static int mv643xx_eth_receive_queue(struct net_device *dev)
  346. #endif
  347. {
  348. struct mv643xx_private *mp = netdev_priv(dev);
  349. struct net_device_stats *stats = &mp->stats;
  350. unsigned int received_packets = 0;
  351. struct sk_buff *skb;
  352. struct pkt_info pkt_info;
  353. #ifdef MV643XX_NAPI
  354. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  355. #else
  356. while (eth_port_receive(mp, &pkt_info) == ETH_OK) {
  357. #endif
  358. mp->rx_desc_count--;
  359. received_packets++;
  360. /* Update statistics. Note byte count includes 4 byte CRC count */
  361. stats->rx_packets++;
  362. stats->rx_bytes += pkt_info.byte_cnt;
  363. skb = pkt_info.return_info;
  364. /*
  365. * In case received a packet without first / last bits on OR
  366. * the error summary bit is on, the packets needs to be dropeed.
  367. */
  368. if (((pkt_info.cmd_sts
  369. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  370. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  371. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  372. stats->rx_dropped++;
  373. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  374. ETH_RX_LAST_DESC)) !=
  375. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  376. if (net_ratelimit())
  377. printk(KERN_ERR
  378. "%s: Received packet spread "
  379. "on multiple descriptors\n",
  380. dev->name);
  381. }
  382. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  383. stats->rx_errors++;
  384. dev_kfree_skb_irq(skb);
  385. } else {
  386. /*
  387. * The -4 is for the CRC in the trailer of the
  388. * received packet
  389. */
  390. skb_put(skb, pkt_info.byte_cnt - 4);
  391. skb->dev = dev;
  392. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  393. skb->ip_summed = CHECKSUM_UNNECESSARY;
  394. skb->csum = htons(
  395. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  396. }
  397. skb->protocol = eth_type_trans(skb, dev);
  398. #ifdef MV643XX_NAPI
  399. netif_receive_skb(skb);
  400. #else
  401. netif_rx(skb);
  402. #endif
  403. }
  404. dev->last_rx = jiffies;
  405. }
  406. return received_packets;
  407. }
  408. /*
  409. * mv643xx_eth_int_handler
  410. *
  411. * Main interrupt handler for the gigbit ethernet ports
  412. *
  413. * Input : irq - irq number (not used)
  414. * dev_id - a pointer to the required interface's data structure
  415. * regs - not used
  416. * Output : N/A
  417. */
  418. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id,
  419. struct pt_regs *regs)
  420. {
  421. struct net_device *dev = (struct net_device *)dev_id;
  422. struct mv643xx_private *mp = netdev_priv(dev);
  423. u32 eth_int_cause, eth_int_cause_ext = 0;
  424. unsigned int port_num = mp->port_num;
  425. /* Read interrupt cause registers */
  426. eth_int_cause = mv_read(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num)) &
  427. INT_UNMASK_ALL;
  428. if (eth_int_cause & BIT1)
  429. eth_int_cause_ext = mv_read(
  430. MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  431. INT_UNMASK_ALL_EXT;
  432. #ifdef MV643XX_NAPI
  433. if (!(eth_int_cause & 0x0007fffd)) {
  434. /* Dont ack the Rx interrupt */
  435. #endif
  436. /*
  437. * Clear specific ethernet port intrerrupt registers by
  438. * acknowleding relevant bits.
  439. */
  440. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num),
  441. ~eth_int_cause);
  442. if (eth_int_cause_ext != 0x0)
  443. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG
  444. (port_num), ~eth_int_cause_ext);
  445. /* UDP change : We may need this */
  446. if ((eth_int_cause_ext & 0x0000ffff) &&
  447. (mv643xx_eth_free_tx_queue(dev, eth_int_cause_ext) == 0) &&
  448. (mp->tx_ring_size > mp->tx_desc_count + MAX_DESCS_PER_SKB))
  449. netif_wake_queue(dev);
  450. #ifdef MV643XX_NAPI
  451. } else {
  452. if (netif_rx_schedule_prep(dev)) {
  453. /* Mask all the interrupts */
  454. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  455. INT_MASK_ALL);
  456. /* wait for previous write to complete */
  457. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  458. __netif_rx_schedule(dev);
  459. }
  460. #else
  461. if (eth_int_cause & (BIT2 | BIT11))
  462. mv643xx_eth_receive_queue(dev, 0);
  463. /*
  464. * After forwarded received packets to upper layer, add a task
  465. * in an interrupts enabled context that refills the RX ring
  466. * with skb's.
  467. */
  468. #ifdef MV643XX_RX_QUEUE_FILL_ON_TASK
  469. /* Mask all interrupts on ethernet port */
  470. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  471. INT_MASK_ALL);
  472. /* wait for previous write to take effect */
  473. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  474. queue_task(&mp->rx_task, &tq_immediate);
  475. mark_bh(IMMEDIATE_BH);
  476. #else
  477. mp->rx_task.func(dev);
  478. #endif
  479. #endif
  480. }
  481. /* PHY status changed */
  482. if (eth_int_cause_ext & (BIT16 | BIT20)) {
  483. if (eth_port_link_is_up(port_num)) {
  484. netif_carrier_on(dev);
  485. netif_wake_queue(dev);
  486. /* Start TX queue */
  487. mv643xx_eth_port_enable_tx(port_num, mp->port_tx_queue_command);
  488. } else {
  489. netif_carrier_off(dev);
  490. netif_stop_queue(dev);
  491. }
  492. }
  493. /*
  494. * If no real interrupt occured, exit.
  495. * This can happen when using gigE interrupt coalescing mechanism.
  496. */
  497. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  498. return IRQ_NONE;
  499. return IRQ_HANDLED;
  500. }
  501. #ifdef MV643XX_COAL
  502. /*
  503. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  504. *
  505. * DESCRIPTION:
  506. * This routine sets the RX coalescing interrupt mechanism parameter.
  507. * This parameter is a timeout counter, that counts in 64 t_clk
  508. * chunks ; that when timeout event occurs a maskable interrupt
  509. * occurs.
  510. * The parameter is calculated using the tClk of the MV-643xx chip
  511. * , and the required delay of the interrupt in usec.
  512. *
  513. * INPUT:
  514. * unsigned int eth_port_num Ethernet port number
  515. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  516. * unsigned int delay Delay in usec
  517. *
  518. * OUTPUT:
  519. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  520. *
  521. * RETURN:
  522. * The interrupt coalescing value set in the gigE port.
  523. *
  524. */
  525. static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num,
  526. unsigned int t_clk, unsigned int delay)
  527. {
  528. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  529. /* Set RX Coalescing mechanism */
  530. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num),
  531. ((coal & 0x3fff) << 8) |
  532. (mv_read(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num))
  533. & 0xffc000ff));
  534. return coal;
  535. }
  536. #endif
  537. /*
  538. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  539. *
  540. * DESCRIPTION:
  541. * This routine sets the TX coalescing interrupt mechanism parameter.
  542. * This parameter is a timeout counter, that counts in 64 t_clk
  543. * chunks ; that when timeout event occurs a maskable interrupt
  544. * occurs.
  545. * The parameter is calculated using the t_cLK frequency of the
  546. * MV-643xx chip and the required delay in the interrupt in uSec
  547. *
  548. * INPUT:
  549. * unsigned int eth_port_num Ethernet port number
  550. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  551. * unsigned int delay Delay in uSeconds
  552. *
  553. * OUTPUT:
  554. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  555. *
  556. * RETURN:
  557. * The interrupt coalescing value set in the gigE port.
  558. *
  559. */
  560. static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num,
  561. unsigned int t_clk, unsigned int delay)
  562. {
  563. unsigned int coal;
  564. coal = ((t_clk / 1000000) * delay) / 64;
  565. /* Set TX Coalescing mechanism */
  566. mv_write(MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num),
  567. coal << 4);
  568. return coal;
  569. }
  570. /*
  571. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  572. *
  573. * DESCRIPTION:
  574. * This function prepares a Rx chained list of descriptors and packet
  575. * buffers in a form of a ring. The routine must be called after port
  576. * initialization routine and before port start routine.
  577. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  578. * devices in the system (i.e. DRAM). This function uses the ethernet
  579. * struct 'virtual to physical' routine (set by the user) to set the ring
  580. * with physical addresses.
  581. *
  582. * INPUT:
  583. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  584. *
  585. * OUTPUT:
  586. * The routine updates the Ethernet port control struct with information
  587. * regarding the Rx descriptors and buffers.
  588. *
  589. * RETURN:
  590. * None.
  591. */
  592. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  593. {
  594. volatile struct eth_rx_desc *p_rx_desc;
  595. int rx_desc_num = mp->rx_ring_size;
  596. int i;
  597. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  598. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  599. for (i = 0; i < rx_desc_num; i++) {
  600. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  601. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  602. }
  603. /* Save Rx desc pointer to driver struct. */
  604. mp->rx_curr_desc_q = 0;
  605. mp->rx_used_desc_q = 0;
  606. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  607. /* Enable queue 0 for this port */
  608. mp->port_rx_queue_command = 1;
  609. }
  610. /*
  611. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  612. *
  613. * DESCRIPTION:
  614. * This function prepares a Tx chained list of descriptors and packet
  615. * buffers in a form of a ring. The routine must be called after port
  616. * initialization routine and before port start routine.
  617. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  618. * devices in the system (i.e. DRAM). This function uses the ethernet
  619. * struct 'virtual to physical' routine (set by the user) to set the ring
  620. * with physical addresses.
  621. *
  622. * INPUT:
  623. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  624. *
  625. * OUTPUT:
  626. * The routine updates the Ethernet port control struct with information
  627. * regarding the Tx descriptors and buffers.
  628. *
  629. * RETURN:
  630. * None.
  631. */
  632. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  633. {
  634. int tx_desc_num = mp->tx_ring_size;
  635. struct eth_tx_desc *p_tx_desc;
  636. int i;
  637. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  638. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  639. for (i = 0; i < tx_desc_num; i++) {
  640. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  641. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  642. }
  643. mp->tx_curr_desc_q = 0;
  644. mp->tx_used_desc_q = 0;
  645. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  646. mp->tx_first_desc_q = 0;
  647. #endif
  648. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  649. /* Enable queue 0 for this port */
  650. mp->port_tx_queue_command = 1;
  651. }
  652. /*
  653. * mv643xx_eth_open
  654. *
  655. * This function is called when openning the network device. The function
  656. * should initialize all the hardware, initialize cyclic Rx/Tx
  657. * descriptors chain and buffers and allocate an IRQ to the network
  658. * device.
  659. *
  660. * Input : a pointer to the network device structure
  661. *
  662. * Output : zero of success , nonzero if fails.
  663. */
  664. static int mv643xx_eth_open(struct net_device *dev)
  665. {
  666. struct mv643xx_private *mp = netdev_priv(dev);
  667. unsigned int port_num = mp->port_num;
  668. unsigned int size;
  669. int err;
  670. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  671. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  672. if (err) {
  673. printk(KERN_ERR "Can not assign IRQ number to MV643XX_eth%d\n",
  674. port_num);
  675. return -EAGAIN;
  676. }
  677. eth_port_init(mp);
  678. INIT_WORK(&mp->rx_task, (void (*)(void *))mv643xx_eth_rx_task, dev);
  679. memset(&mp->timeout, 0, sizeof(struct timer_list));
  680. mp->timeout.function = mv643xx_eth_rx_task_timer_wrapper;
  681. mp->timeout.data = (unsigned long)dev;
  682. mp->rx_task_busy = 0;
  683. mp->rx_timer_flag = 0;
  684. /* Allocate RX and TX skb rings */
  685. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  686. GFP_KERNEL);
  687. if (!mp->rx_skb) {
  688. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  689. err = -ENOMEM;
  690. goto out_free_irq;
  691. }
  692. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  693. GFP_KERNEL);
  694. if (!mp->tx_skb) {
  695. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  696. err = -ENOMEM;
  697. goto out_free_rx_skb;
  698. }
  699. /* Allocate TX ring */
  700. mp->tx_desc_count = 0;
  701. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  702. mp->tx_desc_area_size = size;
  703. if (mp->tx_sram_size) {
  704. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  705. mp->tx_sram_size);
  706. mp->tx_desc_dma = mp->tx_sram_addr;
  707. } else
  708. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  709. &mp->tx_desc_dma,
  710. GFP_KERNEL);
  711. if (!mp->p_tx_desc_area) {
  712. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  713. dev->name, size);
  714. err = -ENOMEM;
  715. goto out_free_tx_skb;
  716. }
  717. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  718. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  719. ether_init_tx_desc_ring(mp);
  720. /* Allocate RX ring */
  721. mp->rx_desc_count = 0;
  722. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  723. mp->rx_desc_area_size = size;
  724. if (mp->rx_sram_size) {
  725. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  726. mp->rx_sram_size);
  727. mp->rx_desc_dma = mp->rx_sram_addr;
  728. } else
  729. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  730. &mp->rx_desc_dma,
  731. GFP_KERNEL);
  732. if (!mp->p_rx_desc_area) {
  733. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  734. dev->name, size);
  735. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  736. dev->name);
  737. if (mp->rx_sram_size)
  738. iounmap(mp->p_tx_desc_area);
  739. else
  740. dma_free_coherent(NULL, mp->tx_desc_area_size,
  741. mp->p_tx_desc_area, mp->tx_desc_dma);
  742. err = -ENOMEM;
  743. goto out_free_tx_skb;
  744. }
  745. memset((void *)mp->p_rx_desc_area, 0, size);
  746. ether_init_rx_desc_ring(mp);
  747. mv643xx_eth_rx_task(dev); /* Fill RX ring with skb's */
  748. eth_port_start(dev);
  749. /* Interrupt Coalescing */
  750. #ifdef MV643XX_COAL
  751. mp->rx_int_coal =
  752. eth_port_set_rx_coal(port_num, 133000000, MV643XX_RX_COAL);
  753. #endif
  754. mp->tx_int_coal =
  755. eth_port_set_tx_coal(port_num, 133000000, MV643XX_TX_COAL);
  756. /* Clear any pending ethernet port interrupts */
  757. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  758. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  759. /* Unmask phy and link status changes interrupts */
  760. mv_write(MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port_num),
  761. INT_UNMASK_ALL_EXT);
  762. /* Unmask RX buffer and TX end interrupt */
  763. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), INT_UNMASK_ALL);
  764. return 0;
  765. out_free_tx_skb:
  766. kfree(mp->tx_skb);
  767. out_free_rx_skb:
  768. kfree(mp->rx_skb);
  769. out_free_irq:
  770. free_irq(dev->irq, dev);
  771. return err;
  772. }
  773. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  774. {
  775. struct mv643xx_private *mp = netdev_priv(dev);
  776. unsigned int port_num = mp->port_num;
  777. unsigned int curr;
  778. struct sk_buff *skb;
  779. /* Stop Tx Queues */
  780. mv643xx_eth_port_disable_tx(port_num);
  781. /* Free outstanding skb's on TX rings */
  782. for (curr = 0; mp->tx_desc_count && curr < mp->tx_ring_size; curr++) {
  783. skb = mp->tx_skb[curr];
  784. if (skb) {
  785. mp->tx_desc_count -= skb_shinfo(skb)->nr_frags;
  786. dev_kfree_skb(skb);
  787. mp->tx_desc_count--;
  788. }
  789. }
  790. if (mp->tx_desc_count)
  791. printk("%s: Error on Tx descriptor free - could not free %d"
  792. " descriptors\n", dev->name, mp->tx_desc_count);
  793. /* Free TX ring */
  794. if (mp->tx_sram_size)
  795. iounmap(mp->p_tx_desc_area);
  796. else
  797. dma_free_coherent(NULL, mp->tx_desc_area_size,
  798. mp->p_tx_desc_area, mp->tx_desc_dma);
  799. }
  800. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  801. {
  802. struct mv643xx_private *mp = netdev_priv(dev);
  803. unsigned int port_num = mp->port_num;
  804. int curr;
  805. /* Stop RX Queues */
  806. mv643xx_eth_port_disable_rx(port_num);
  807. /* Free preallocated skb's on RX rings */
  808. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  809. if (mp->rx_skb[curr]) {
  810. dev_kfree_skb(mp->rx_skb[curr]);
  811. mp->rx_desc_count--;
  812. }
  813. }
  814. if (mp->rx_desc_count)
  815. printk(KERN_ERR
  816. "%s: Error in freeing Rx Ring. %d skb's still"
  817. " stuck in RX Ring - ignoring them\n", dev->name,
  818. mp->rx_desc_count);
  819. /* Free RX ring */
  820. if (mp->rx_sram_size)
  821. iounmap(mp->p_rx_desc_area);
  822. else
  823. dma_free_coherent(NULL, mp->rx_desc_area_size,
  824. mp->p_rx_desc_area, mp->rx_desc_dma);
  825. }
  826. /*
  827. * mv643xx_eth_stop
  828. *
  829. * This function is used when closing the network device.
  830. * It updates the hardware,
  831. * release all memory that holds buffers and descriptors and release the IRQ.
  832. * Input : a pointer to the device structure
  833. * Output : zero if success , nonzero if fails
  834. */
  835. static int mv643xx_eth_stop(struct net_device *dev)
  836. {
  837. struct mv643xx_private *mp = netdev_priv(dev);
  838. unsigned int port_num = mp->port_num;
  839. /* Mask all interrupts on ethernet port */
  840. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), INT_MASK_ALL);
  841. /* wait for previous write to complete */
  842. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  843. #ifdef MV643XX_NAPI
  844. netif_poll_disable(dev);
  845. #endif
  846. netif_carrier_off(dev);
  847. netif_stop_queue(dev);
  848. eth_port_reset(mp->port_num);
  849. mv643xx_eth_free_tx_rings(dev);
  850. mv643xx_eth_free_rx_rings(dev);
  851. #ifdef MV643XX_NAPI
  852. netif_poll_enable(dev);
  853. #endif
  854. free_irq(dev->irq, dev);
  855. return 0;
  856. }
  857. #ifdef MV643XX_NAPI
  858. static void mv643xx_tx(struct net_device *dev)
  859. {
  860. struct mv643xx_private *mp = netdev_priv(dev);
  861. struct pkt_info pkt_info;
  862. while (eth_tx_return_desc(mp, &pkt_info) == ETH_OK) {
  863. if (pkt_info.cmd_sts & ETH_TX_FIRST_DESC)
  864. dma_unmap_single(NULL, pkt_info.buf_ptr,
  865. pkt_info.byte_cnt,
  866. DMA_TO_DEVICE);
  867. else
  868. dma_unmap_page(NULL, pkt_info.buf_ptr,
  869. pkt_info.byte_cnt,
  870. DMA_TO_DEVICE);
  871. if (pkt_info.return_info)
  872. dev_kfree_skb_irq(pkt_info.return_info);
  873. }
  874. if (netif_queue_stopped(dev) &&
  875. mp->tx_ring_size >
  876. mp->tx_desc_count + MAX_DESCS_PER_SKB)
  877. netif_wake_queue(dev);
  878. }
  879. /*
  880. * mv643xx_poll
  881. *
  882. * This function is used in case of NAPI
  883. */
  884. static int mv643xx_poll(struct net_device *dev, int *budget)
  885. {
  886. struct mv643xx_private *mp = netdev_priv(dev);
  887. int done = 1, orig_budget, work_done;
  888. unsigned int port_num = mp->port_num;
  889. #ifdef MV643XX_TX_FAST_REFILL
  890. if (++mp->tx_clean_threshold > 5) {
  891. mv643xx_tx(dev);
  892. mp->tx_clean_threshold = 0;
  893. }
  894. #endif
  895. if ((mv_read(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  896. != (u32) mp->rx_used_desc_q) {
  897. orig_budget = *budget;
  898. if (orig_budget > dev->quota)
  899. orig_budget = dev->quota;
  900. work_done = mv643xx_eth_receive_queue(dev, orig_budget);
  901. mp->rx_task.func(dev);
  902. *budget -= work_done;
  903. dev->quota -= work_done;
  904. if (work_done >= orig_budget)
  905. done = 0;
  906. }
  907. if (done) {
  908. netif_rx_complete(dev);
  909. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  910. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  911. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  912. INT_UNMASK_ALL);
  913. }
  914. return done ? 0 : 1;
  915. }
  916. #endif
  917. /* Hardware can't handle unaligned fragments smaller than 9 bytes.
  918. * This helper function detects that case.
  919. */
  920. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  921. {
  922. unsigned int frag;
  923. skb_frag_t *fragp;
  924. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  925. fragp = &skb_shinfo(skb)->frags[frag];
  926. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  927. return 1;
  928. }
  929. return 0;
  930. }
  931. /*
  932. * mv643xx_eth_start_xmit
  933. *
  934. * This function is queues a packet in the Tx descriptor for
  935. * required port.
  936. *
  937. * Input : skb - a pointer to socket buffer
  938. * dev - a pointer to the required port
  939. *
  940. * Output : zero upon success
  941. */
  942. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  943. {
  944. struct mv643xx_private *mp = netdev_priv(dev);
  945. struct net_device_stats *stats = &mp->stats;
  946. ETH_FUNC_RET_STATUS status;
  947. unsigned long flags;
  948. struct pkt_info pkt_info;
  949. if (netif_queue_stopped(dev)) {
  950. printk(KERN_ERR
  951. "%s: Tried sending packet when interface is stopped\n",
  952. dev->name);
  953. return 1;
  954. }
  955. /* This is a hard error, log it. */
  956. if ((mp->tx_ring_size - mp->tx_desc_count) <=
  957. (skb_shinfo(skb)->nr_frags + 1)) {
  958. netif_stop_queue(dev);
  959. printk(KERN_ERR
  960. "%s: Bug in mv643xx_eth - Trying to transmit when"
  961. " queue full !\n", dev->name);
  962. return 1;
  963. }
  964. /* Paranoid check - this shouldn't happen */
  965. if (skb == NULL) {
  966. stats->tx_dropped++;
  967. printk(KERN_ERR "mv64320_eth paranoid check failed\n");
  968. return 1;
  969. }
  970. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  971. if (has_tiny_unaligned_frags(skb)) {
  972. if ((skb_linearize(skb, GFP_ATOMIC) != 0)) {
  973. stats->tx_dropped++;
  974. printk(KERN_DEBUG "%s: failed to linearize tiny "
  975. "unaligned fragment\n", dev->name);
  976. return 1;
  977. }
  978. }
  979. spin_lock_irqsave(&mp->lock, flags);
  980. if (!skb_shinfo(skb)->nr_frags) {
  981. if (skb->ip_summed != CHECKSUM_HW) {
  982. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  983. pkt_info.cmd_sts = ETH_TX_ENABLE_INTERRUPT |
  984. ETH_TX_FIRST_DESC |
  985. ETH_TX_LAST_DESC |
  986. 5 << ETH_TX_IHL_SHIFT;
  987. pkt_info.l4i_chk = 0;
  988. } else {
  989. pkt_info.cmd_sts = ETH_TX_ENABLE_INTERRUPT |
  990. ETH_TX_FIRST_DESC |
  991. ETH_TX_LAST_DESC |
  992. ETH_GEN_TCP_UDP_CHECKSUM |
  993. ETH_GEN_IP_V_4_CHECKSUM |
  994. skb->nh.iph->ihl << ETH_TX_IHL_SHIFT;
  995. /* CPU already calculated pseudo header checksum. */
  996. if ((skb->protocol == ETH_P_IP) &&
  997. (skb->nh.iph->protocol == IPPROTO_UDP) ) {
  998. pkt_info.cmd_sts |= ETH_UDP_FRAME;
  999. pkt_info.l4i_chk = skb->h.uh->check;
  1000. } else if ((skb->protocol == ETH_P_IP) &&
  1001. (skb->nh.iph->protocol == IPPROTO_TCP))
  1002. pkt_info.l4i_chk = skb->h.th->check;
  1003. else {
  1004. printk(KERN_ERR
  1005. "%s: chksum proto != IPv4 TCP or UDP\n",
  1006. dev->name);
  1007. spin_unlock_irqrestore(&mp->lock, flags);
  1008. return 1;
  1009. }
  1010. }
  1011. pkt_info.byte_cnt = skb->len;
  1012. pkt_info.buf_ptr = dma_map_single(NULL, skb->data, skb->len,
  1013. DMA_TO_DEVICE);
  1014. pkt_info.return_info = skb;
  1015. status = eth_port_send(mp, &pkt_info);
  1016. if ((status == ETH_ERROR) || (status == ETH_QUEUE_FULL))
  1017. printk(KERN_ERR "%s: Error on transmitting packet\n",
  1018. dev->name);
  1019. stats->tx_bytes += pkt_info.byte_cnt;
  1020. } else {
  1021. unsigned int frag;
  1022. /* first frag which is skb header */
  1023. pkt_info.byte_cnt = skb_headlen(skb);
  1024. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  1025. skb_headlen(skb),
  1026. DMA_TO_DEVICE);
  1027. pkt_info.l4i_chk = 0;
  1028. pkt_info.return_info = 0;
  1029. if (skb->ip_summed != CHECKSUM_HW)
  1030. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1031. pkt_info.cmd_sts = ETH_TX_FIRST_DESC |
  1032. 5 << ETH_TX_IHL_SHIFT;
  1033. else {
  1034. pkt_info.cmd_sts = ETH_TX_FIRST_DESC |
  1035. ETH_GEN_TCP_UDP_CHECKSUM |
  1036. ETH_GEN_IP_V_4_CHECKSUM |
  1037. skb->nh.iph->ihl << ETH_TX_IHL_SHIFT;
  1038. /* CPU already calculated pseudo header checksum. */
  1039. if ((skb->protocol == ETH_P_IP) &&
  1040. (skb->nh.iph->protocol == IPPROTO_UDP)) {
  1041. pkt_info.cmd_sts |= ETH_UDP_FRAME;
  1042. pkt_info.l4i_chk = skb->h.uh->check;
  1043. } else if ((skb->protocol == ETH_P_IP) &&
  1044. (skb->nh.iph->protocol == IPPROTO_TCP))
  1045. pkt_info.l4i_chk = skb->h.th->check;
  1046. else {
  1047. printk(KERN_ERR
  1048. "%s: chksum proto != IPv4 TCP or UDP\n",
  1049. dev->name);
  1050. spin_unlock_irqrestore(&mp->lock, flags);
  1051. return 1;
  1052. }
  1053. }
  1054. status = eth_port_send(mp, &pkt_info);
  1055. if (status != ETH_OK) {
  1056. if ((status == ETH_ERROR))
  1057. printk(KERN_ERR
  1058. "%s: Error on transmitting packet\n",
  1059. dev->name);
  1060. if (status == ETH_QUEUE_FULL)
  1061. printk("Error on Queue Full \n");
  1062. if (status == ETH_QUEUE_LAST_RESOURCE)
  1063. printk("Tx resource error \n");
  1064. }
  1065. stats->tx_bytes += pkt_info.byte_cnt;
  1066. /* Check for the remaining frags */
  1067. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  1068. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  1069. pkt_info.l4i_chk = 0x0000;
  1070. pkt_info.cmd_sts = 0x00000000;
  1071. /* Last Frag enables interrupt and frees the skb */
  1072. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  1073. pkt_info.cmd_sts |= ETH_TX_ENABLE_INTERRUPT |
  1074. ETH_TX_LAST_DESC;
  1075. pkt_info.return_info = skb;
  1076. } else {
  1077. pkt_info.return_info = 0;
  1078. }
  1079. pkt_info.l4i_chk = 0;
  1080. pkt_info.byte_cnt = this_frag->size;
  1081. pkt_info.buf_ptr = dma_map_page(NULL, this_frag->page,
  1082. this_frag->page_offset,
  1083. this_frag->size,
  1084. DMA_TO_DEVICE);
  1085. status = eth_port_send(mp, &pkt_info);
  1086. if (status != ETH_OK) {
  1087. if ((status == ETH_ERROR))
  1088. printk(KERN_ERR "%s: Error on "
  1089. "transmitting packet\n",
  1090. dev->name);
  1091. if (status == ETH_QUEUE_LAST_RESOURCE)
  1092. printk("Tx resource error \n");
  1093. if (status == ETH_QUEUE_FULL)
  1094. printk("Queue is full \n");
  1095. }
  1096. stats->tx_bytes += pkt_info.byte_cnt;
  1097. }
  1098. }
  1099. #else
  1100. spin_lock_irqsave(&mp->lock, flags);
  1101. pkt_info.cmd_sts = ETH_TX_ENABLE_INTERRUPT | ETH_TX_FIRST_DESC |
  1102. ETH_TX_LAST_DESC;
  1103. pkt_info.l4i_chk = 0;
  1104. pkt_info.byte_cnt = skb->len;
  1105. pkt_info.buf_ptr = dma_map_single(NULL, skb->data, skb->len,
  1106. DMA_TO_DEVICE);
  1107. pkt_info.return_info = skb;
  1108. status = eth_port_send(mp, &pkt_info);
  1109. if ((status == ETH_ERROR) || (status == ETH_QUEUE_FULL))
  1110. printk(KERN_ERR "%s: Error on transmitting packet\n",
  1111. dev->name);
  1112. stats->tx_bytes += pkt_info.byte_cnt;
  1113. #endif
  1114. /* Check if TX queue can handle another skb. If not, then
  1115. * signal higher layers to stop requesting TX
  1116. */
  1117. if (mp->tx_ring_size <= (mp->tx_desc_count + MAX_DESCS_PER_SKB))
  1118. /*
  1119. * Stop getting skb's from upper layers.
  1120. * Getting skb's from upper layers will be enabled again after
  1121. * packets are released.
  1122. */
  1123. netif_stop_queue(dev);
  1124. /* Update statistics and start of transmittion time */
  1125. stats->tx_packets++;
  1126. dev->trans_start = jiffies;
  1127. spin_unlock_irqrestore(&mp->lock, flags);
  1128. return 0; /* success */
  1129. }
  1130. /*
  1131. * mv643xx_eth_get_stats
  1132. *
  1133. * Returns a pointer to the interface statistics.
  1134. *
  1135. * Input : dev - a pointer to the required interface
  1136. *
  1137. * Output : a pointer to the interface's statistics
  1138. */
  1139. static struct net_device_stats *mv643xx_eth_get_stats(struct net_device *dev)
  1140. {
  1141. struct mv643xx_private *mp = netdev_priv(dev);
  1142. return &mp->stats;
  1143. }
  1144. #ifdef CONFIG_NET_POLL_CONTROLLER
  1145. static void mv643xx_netpoll(struct net_device *netdev)
  1146. {
  1147. struct mv643xx_private *mp = netdev_priv(netdev);
  1148. int port_num = mp->port_num;
  1149. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), INT_MASK_ALL);
  1150. /* wait for previous write to complete */
  1151. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  1152. mv643xx_eth_int_handler(netdev->irq, netdev, NULL);
  1153. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), INT_UNMASK_ALL);
  1154. }
  1155. #endif
  1156. /*/
  1157. * mv643xx_eth_probe
  1158. *
  1159. * First function called after registering the network device.
  1160. * It's purpose is to initialize the device as an ethernet device,
  1161. * fill the ethernet device structure with pointers * to functions,
  1162. * and set the MAC address of the interface
  1163. *
  1164. * Input : struct device *
  1165. * Output : -ENOMEM if failed , 0 if success
  1166. */
  1167. static int mv643xx_eth_probe(struct platform_device *pdev)
  1168. {
  1169. struct mv643xx_eth_platform_data *pd;
  1170. int port_num = pdev->id;
  1171. struct mv643xx_private *mp;
  1172. struct net_device *dev;
  1173. u8 *p;
  1174. struct resource *res;
  1175. int err;
  1176. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1177. if (!dev)
  1178. return -ENOMEM;
  1179. platform_set_drvdata(pdev, dev);
  1180. mp = netdev_priv(dev);
  1181. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1182. BUG_ON(!res);
  1183. dev->irq = res->start;
  1184. mp->port_num = port_num;
  1185. dev->open = mv643xx_eth_open;
  1186. dev->stop = mv643xx_eth_stop;
  1187. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1188. dev->get_stats = mv643xx_eth_get_stats;
  1189. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1190. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1191. /* No need to Tx Timeout */
  1192. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1193. #ifdef MV643XX_NAPI
  1194. dev->poll = mv643xx_poll;
  1195. dev->weight = 64;
  1196. #endif
  1197. #ifdef CONFIG_NET_POLL_CONTROLLER
  1198. dev->poll_controller = mv643xx_netpoll;
  1199. #endif
  1200. dev->watchdog_timeo = 2 * HZ;
  1201. dev->tx_queue_len = mp->tx_ring_size;
  1202. dev->base_addr = 0;
  1203. dev->change_mtu = mv643xx_eth_change_mtu;
  1204. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1205. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1206. #ifdef MAX_SKB_FRAGS
  1207. /*
  1208. * Zero copy can only work if we use Discovery II memory. Else, we will
  1209. * have to map the buffers to ISA memory which is only 16 MB
  1210. */
  1211. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1212. #endif
  1213. #endif
  1214. /* Configure the timeout task */
  1215. INIT_WORK(&mp->tx_timeout_task,
  1216. (void (*)(void *))mv643xx_eth_tx_timeout_task, dev);
  1217. spin_lock_init(&mp->lock);
  1218. /* set default config values */
  1219. eth_port_uc_addr_get(dev, dev->dev_addr);
  1220. mp->port_config = MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE;
  1221. mp->port_config_extend = MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE;
  1222. mp->port_sdma_config = MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE;
  1223. mp->port_serial_control = MV643XX_ETH_PORT_SERIAL_CONTROL_DEFAULT_VALUE;
  1224. mp->rx_ring_size = MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1225. mp->tx_ring_size = MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1226. pd = pdev->dev.platform_data;
  1227. if (pd) {
  1228. if (pd->mac_addr != NULL)
  1229. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1230. if (pd->phy_addr || pd->force_phy_addr)
  1231. ethernet_phy_set(port_num, pd->phy_addr);
  1232. if (pd->port_config || pd->force_port_config)
  1233. mp->port_config = pd->port_config;
  1234. if (pd->port_config_extend || pd->force_port_config_extend)
  1235. mp->port_config_extend = pd->port_config_extend;
  1236. if (pd->port_sdma_config || pd->force_port_sdma_config)
  1237. mp->port_sdma_config = pd->port_sdma_config;
  1238. if (pd->port_serial_control || pd->force_port_serial_control)
  1239. mp->port_serial_control = pd->port_serial_control;
  1240. if (pd->rx_queue_size)
  1241. mp->rx_ring_size = pd->rx_queue_size;
  1242. if (pd->tx_queue_size)
  1243. mp->tx_ring_size = pd->tx_queue_size;
  1244. if (pd->tx_sram_size) {
  1245. mp->tx_sram_size = pd->tx_sram_size;
  1246. mp->tx_sram_addr = pd->tx_sram_addr;
  1247. }
  1248. if (pd->rx_sram_size) {
  1249. mp->rx_sram_size = pd->rx_sram_size;
  1250. mp->rx_sram_addr = pd->rx_sram_addr;
  1251. }
  1252. }
  1253. err = ethernet_phy_detect(port_num);
  1254. if (err) {
  1255. pr_debug("MV643xx ethernet port %d: "
  1256. "No PHY detected at addr %d\n",
  1257. port_num, ethernet_phy_get(port_num));
  1258. return err;
  1259. }
  1260. err = register_netdev(dev);
  1261. if (err)
  1262. goto out;
  1263. p = dev->dev_addr;
  1264. printk(KERN_NOTICE
  1265. "%s: port %d with MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
  1266. dev->name, port_num, p[0], p[1], p[2], p[3], p[4], p[5]);
  1267. if (dev->features & NETIF_F_SG)
  1268. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1269. if (dev->features & NETIF_F_IP_CSUM)
  1270. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1271. dev->name);
  1272. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1273. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1274. #endif
  1275. #ifdef MV643XX_COAL
  1276. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1277. dev->name);
  1278. #endif
  1279. #ifdef MV643XX_NAPI
  1280. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1281. #endif
  1282. if (mp->tx_sram_size > 0)
  1283. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1284. return 0;
  1285. out:
  1286. free_netdev(dev);
  1287. return err;
  1288. }
  1289. static int mv643xx_eth_remove(struct platform_device *pdev)
  1290. {
  1291. struct net_device *dev = platform_get_drvdata(pdev);
  1292. unregister_netdev(dev);
  1293. flush_scheduled_work();
  1294. free_netdev(dev);
  1295. platform_set_drvdata(pdev, NULL);
  1296. return 0;
  1297. }
  1298. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1299. {
  1300. struct resource *res;
  1301. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1302. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1303. if (res == NULL)
  1304. return -ENODEV;
  1305. mv643xx_eth_shared_base = ioremap(res->start,
  1306. MV643XX_ETH_SHARED_REGS_SIZE);
  1307. if (mv643xx_eth_shared_base == NULL)
  1308. return -ENOMEM;
  1309. return 0;
  1310. }
  1311. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1312. {
  1313. iounmap(mv643xx_eth_shared_base);
  1314. mv643xx_eth_shared_base = NULL;
  1315. return 0;
  1316. }
  1317. static struct platform_driver mv643xx_eth_driver = {
  1318. .probe = mv643xx_eth_probe,
  1319. .remove = mv643xx_eth_remove,
  1320. .driver = {
  1321. .name = MV643XX_ETH_NAME,
  1322. },
  1323. };
  1324. static struct platform_driver mv643xx_eth_shared_driver = {
  1325. .probe = mv643xx_eth_shared_probe,
  1326. .remove = mv643xx_eth_shared_remove,
  1327. .driver = {
  1328. .name = MV643XX_ETH_SHARED_NAME,
  1329. },
  1330. };
  1331. /*
  1332. * mv643xx_init_module
  1333. *
  1334. * Registers the network drivers into the Linux kernel
  1335. *
  1336. * Input : N/A
  1337. *
  1338. * Output : N/A
  1339. */
  1340. static int __init mv643xx_init_module(void)
  1341. {
  1342. int rc;
  1343. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1344. if (!rc) {
  1345. rc = platform_driver_register(&mv643xx_eth_driver);
  1346. if (rc)
  1347. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1348. }
  1349. return rc;
  1350. }
  1351. /*
  1352. * mv643xx_cleanup_module
  1353. *
  1354. * Registers the network drivers into the Linux kernel
  1355. *
  1356. * Input : N/A
  1357. *
  1358. * Output : N/A
  1359. */
  1360. static void __exit mv643xx_cleanup_module(void)
  1361. {
  1362. platform_driver_unregister(&mv643xx_eth_driver);
  1363. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1364. }
  1365. module_init(mv643xx_init_module);
  1366. module_exit(mv643xx_cleanup_module);
  1367. MODULE_LICENSE("GPL");
  1368. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1369. " and Dale Farnsworth");
  1370. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1371. /*
  1372. * The second part is the low level driver of the gigE ethernet ports.
  1373. */
  1374. /*
  1375. * Marvell's Gigabit Ethernet controller low level driver
  1376. *
  1377. * DESCRIPTION:
  1378. * This file introduce low level API to Marvell's Gigabit Ethernet
  1379. * controller. This Gigabit Ethernet Controller driver API controls
  1380. * 1) Operations (i.e. port init, start, reset etc').
  1381. * 2) Data flow (i.e. port send, receive etc').
  1382. * Each Gigabit Ethernet port is controlled via
  1383. * struct mv643xx_private.
  1384. * This struct includes user configuration information as well as
  1385. * driver internal data needed for its operations.
  1386. *
  1387. * Supported Features:
  1388. * - This low level driver is OS independent. Allocating memory for
  1389. * the descriptor rings and buffers are not within the scope of
  1390. * this driver.
  1391. * - The user is free from Rx/Tx queue managing.
  1392. * - This low level driver introduce functionality API that enable
  1393. * the to operate Marvell's Gigabit Ethernet Controller in a
  1394. * convenient way.
  1395. * - Simple Gigabit Ethernet port operation API.
  1396. * - Simple Gigabit Ethernet port data flow API.
  1397. * - Data flow and operation API support per queue functionality.
  1398. * - Support cached descriptors for better performance.
  1399. * - Enable access to all four DRAM banks and internal SRAM memory
  1400. * spaces.
  1401. * - PHY access and control API.
  1402. * - Port control register configuration API.
  1403. * - Full control over Unicast and Multicast MAC configurations.
  1404. *
  1405. * Operation flow:
  1406. *
  1407. * Initialization phase
  1408. * This phase complete the initialization of the the
  1409. * mv643xx_private struct.
  1410. * User information regarding port configuration has to be set
  1411. * prior to calling the port initialization routine.
  1412. *
  1413. * In this phase any port Tx/Rx activity is halted, MIB counters
  1414. * are cleared, PHY address is set according to user parameter and
  1415. * access to DRAM and internal SRAM memory spaces.
  1416. *
  1417. * Driver ring initialization
  1418. * Allocating memory for the descriptor rings and buffers is not
  1419. * within the scope of this driver. Thus, the user is required to
  1420. * allocate memory for the descriptors ring and buffers. Those
  1421. * memory parameters are used by the Rx and Tx ring initialization
  1422. * routines in order to curve the descriptor linked list in a form
  1423. * of a ring.
  1424. * Note: Pay special attention to alignment issues when using
  1425. * cached descriptors/buffers. In this phase the driver store
  1426. * information in the mv643xx_private struct regarding each queue
  1427. * ring.
  1428. *
  1429. * Driver start
  1430. * This phase prepares the Ethernet port for Rx and Tx activity.
  1431. * It uses the information stored in the mv643xx_private struct to
  1432. * initialize the various port registers.
  1433. *
  1434. * Data flow:
  1435. * All packet references to/from the driver are done using
  1436. * struct pkt_info.
  1437. * This struct is a unified struct used with Rx and Tx operations.
  1438. * This way the user is not required to be familiar with neither
  1439. * Tx nor Rx descriptors structures.
  1440. * The driver's descriptors rings are management by indexes.
  1441. * Those indexes controls the ring resources and used to indicate
  1442. * a SW resource error:
  1443. * 'current'
  1444. * This index points to the current available resource for use. For
  1445. * example in Rx process this index will point to the descriptor
  1446. * that will be passed to the user upon calling the receive
  1447. * routine. In Tx process, this index will point to the descriptor
  1448. * that will be assigned with the user packet info and transmitted.
  1449. * 'used'
  1450. * This index points to the descriptor that need to restore its
  1451. * resources. For example in Rx process, using the Rx buffer return
  1452. * API will attach the buffer returned in packet info to the
  1453. * descriptor pointed by 'used'. In Tx process, using the Tx
  1454. * descriptor return will merely return the user packet info with
  1455. * the command status of the transmitted buffer pointed by the
  1456. * 'used' index. Nevertheless, it is essential to use this routine
  1457. * to update the 'used' index.
  1458. * 'first'
  1459. * This index supports Tx Scatter-Gather. It points to the first
  1460. * descriptor of a packet assembled of multiple buffers. For
  1461. * example when in middle of Such packet we have a Tx resource
  1462. * error the 'curr' index get the value of 'first' to indicate
  1463. * that the ring returned to its state before trying to transmit
  1464. * this packet.
  1465. *
  1466. * Receive operation:
  1467. * The eth_port_receive API set the packet information struct,
  1468. * passed by the caller, with received information from the
  1469. * 'current' SDMA descriptor.
  1470. * It is the user responsibility to return this resource back
  1471. * to the Rx descriptor ring to enable the reuse of this source.
  1472. * Return Rx resource is done using the eth_rx_return_buff API.
  1473. *
  1474. * Transmit operation:
  1475. * The eth_port_send API supports Scatter-Gather which enables to
  1476. * send a packet spanned over multiple buffers. This means that
  1477. * for each packet info structure given by the user and put into
  1478. * the Tx descriptors ring, will be transmitted only if the 'LAST'
  1479. * bit will be set in the packet info command status field. This
  1480. * API also consider restriction regarding buffer alignments and
  1481. * sizes.
  1482. * The user must return a Tx resource after ensuring the buffer
  1483. * has been transmitted to enable the Tx ring indexes to update.
  1484. *
  1485. * BOARD LAYOUT
  1486. * This device is on-board. No jumper diagram is necessary.
  1487. *
  1488. * EXTERNAL INTERFACE
  1489. *
  1490. * Prior to calling the initialization routine eth_port_init() the user
  1491. * must set the following fields under mv643xx_private struct:
  1492. * port_num User Ethernet port number.
  1493. * port_config User port configuration value.
  1494. * port_config_extend User port config extend value.
  1495. * port_sdma_config User port SDMA config value.
  1496. * port_serial_control User port serial control value.
  1497. *
  1498. * This driver data flow is done using the struct pkt_info which
  1499. * is a unified struct for Rx and Tx operations:
  1500. *
  1501. * byte_cnt Tx/Rx descriptor buffer byte count.
  1502. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1503. * only.
  1504. * cmd_sts Tx/Rx descriptor command status.
  1505. * buf_ptr Tx/Rx descriptor buffer pointer.
  1506. * return_info Tx/Rx user resource return information.
  1507. */
  1508. /* PHY routines */
  1509. static int ethernet_phy_get(unsigned int eth_port_num);
  1510. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  1511. /* Ethernet Port routines */
  1512. static void eth_port_set_filter_table_entry(int table, unsigned char entry);
  1513. /*
  1514. * eth_port_init - Initialize the Ethernet port driver
  1515. *
  1516. * DESCRIPTION:
  1517. * This function prepares the ethernet port to start its activity:
  1518. * 1) Completes the ethernet port driver struct initialization toward port
  1519. * start routine.
  1520. * 2) Resets the device to a quiescent state in case of warm reboot.
  1521. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1522. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1523. * 5) Set PHY address.
  1524. * Note: Call this routine prior to eth_port_start routine and after
  1525. * setting user values in the user fields of Ethernet port control
  1526. * struct.
  1527. *
  1528. * INPUT:
  1529. * struct mv643xx_private *mp Ethernet port control struct
  1530. *
  1531. * OUTPUT:
  1532. * See description.
  1533. *
  1534. * RETURN:
  1535. * None.
  1536. */
  1537. static void eth_port_init(struct mv643xx_private *mp)
  1538. {
  1539. mp->rx_resource_err = 0;
  1540. mp->tx_resource_err = 0;
  1541. eth_port_reset(mp->port_num);
  1542. eth_port_init_mac_tables(mp->port_num);
  1543. ethernet_phy_reset(mp->port_num);
  1544. }
  1545. /*
  1546. * eth_port_start - Start the Ethernet port activity.
  1547. *
  1548. * DESCRIPTION:
  1549. * This routine prepares the Ethernet port for Rx and Tx activity:
  1550. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1551. * has been initialized a descriptor's ring (using
  1552. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1553. * 2. Initialize and enable the Ethernet configuration port by writing to
  1554. * the port's configuration and command registers.
  1555. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1556. * configuration and command registers. After completing these steps,
  1557. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1558. *
  1559. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1560. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1561. * and ether_init_rx_desc_ring for Rx queues).
  1562. *
  1563. * INPUT:
  1564. * dev - a pointer to the required interface
  1565. *
  1566. * OUTPUT:
  1567. * Ethernet port is ready to receive and transmit.
  1568. *
  1569. * RETURN:
  1570. * None.
  1571. */
  1572. static void eth_port_start(struct net_device *dev)
  1573. {
  1574. struct mv643xx_private *mp = netdev_priv(dev);
  1575. unsigned int port_num = mp->port_num;
  1576. int tx_curr_desc, rx_curr_desc;
  1577. /* Assignment of Tx CTRP of given queue */
  1578. tx_curr_desc = mp->tx_curr_desc_q;
  1579. mv_write(MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1580. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1581. /* Assignment of Rx CRDP of given queue */
  1582. rx_curr_desc = mp->rx_curr_desc_q;
  1583. mv_write(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1584. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1585. /* Add the assigned Ethernet address to the port's address table */
  1586. eth_port_uc_addr_set(port_num, dev->dev_addr);
  1587. /* Assign port configuration and command. */
  1588. mv_write(MV643XX_ETH_PORT_CONFIG_REG(port_num), mp->port_config);
  1589. mv_write(MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port_num),
  1590. mp->port_config_extend);
  1591. /* Increase the Rx side buffer size if supporting GigE */
  1592. if (mp->port_serial_control & MV643XX_ETH_SET_GMII_SPEED_TO_1000)
  1593. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  1594. (mp->port_serial_control & 0xfff1ffff) | (0x5 << 17));
  1595. else
  1596. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  1597. mp->port_serial_control);
  1598. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  1599. mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num)) |
  1600. MV643XX_ETH_SERIAL_PORT_ENABLE);
  1601. /* Assign port SDMA configuration */
  1602. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(port_num),
  1603. mp->port_sdma_config);
  1604. /* Enable port Rx. */
  1605. mv643xx_eth_port_enable_rx(port_num, mp->port_rx_queue_command);
  1606. /* Disable port bandwidth limits by clearing MTU register */
  1607. mv_write(MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  1608. }
  1609. /*
  1610. * eth_port_uc_addr_set - This function Set the port Unicast address.
  1611. *
  1612. * DESCRIPTION:
  1613. * This function Set the port Ethernet MAC address.
  1614. *
  1615. * INPUT:
  1616. * unsigned int eth_port_num Port number.
  1617. * char * p_addr Address to be set
  1618. *
  1619. * OUTPUT:
  1620. * Set MAC address low and high registers. also calls
  1621. * eth_port_set_filter_table_entry() to set the unicast
  1622. * table with the proper information.
  1623. *
  1624. * RETURN:
  1625. * N/A.
  1626. *
  1627. */
  1628. static void eth_port_uc_addr_set(unsigned int eth_port_num,
  1629. unsigned char *p_addr)
  1630. {
  1631. unsigned int mac_h;
  1632. unsigned int mac_l;
  1633. int table;
  1634. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  1635. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  1636. (p_addr[3] << 0);
  1637. mv_write(MV643XX_ETH_MAC_ADDR_LOW(eth_port_num), mac_l);
  1638. mv_write(MV643XX_ETH_MAC_ADDR_HIGH(eth_port_num), mac_h);
  1639. /* Accept frames of this address */
  1640. table = MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(eth_port_num);
  1641. eth_port_set_filter_table_entry(table, p_addr[5] & 0x0f);
  1642. }
  1643. /*
  1644. * eth_port_uc_addr_get - This function retrieves the port Unicast address
  1645. * (MAC address) from the ethernet hw registers.
  1646. *
  1647. * DESCRIPTION:
  1648. * This function retrieves the port Ethernet MAC address.
  1649. *
  1650. * INPUT:
  1651. * unsigned int eth_port_num Port number.
  1652. * char *MacAddr pointer where the MAC address is stored
  1653. *
  1654. * OUTPUT:
  1655. * Copy the MAC address to the location pointed to by MacAddr
  1656. *
  1657. * RETURN:
  1658. * N/A.
  1659. *
  1660. */
  1661. static void eth_port_uc_addr_get(struct net_device *dev, unsigned char *p_addr)
  1662. {
  1663. struct mv643xx_private *mp = netdev_priv(dev);
  1664. unsigned int mac_h;
  1665. unsigned int mac_l;
  1666. mac_h = mv_read(MV643XX_ETH_MAC_ADDR_HIGH(mp->port_num));
  1667. mac_l = mv_read(MV643XX_ETH_MAC_ADDR_LOW(mp->port_num));
  1668. p_addr[0] = (mac_h >> 24) & 0xff;
  1669. p_addr[1] = (mac_h >> 16) & 0xff;
  1670. p_addr[2] = (mac_h >> 8) & 0xff;
  1671. p_addr[3] = mac_h & 0xff;
  1672. p_addr[4] = (mac_l >> 8) & 0xff;
  1673. p_addr[5] = mac_l & 0xff;
  1674. }
  1675. /*
  1676. * The entries in each table are indexed by a hash of a packet's MAC
  1677. * address. One bit in each entry determines whether the packet is
  1678. * accepted. There are 4 entries (each 8 bits wide) in each register
  1679. * of the table. The bits in each entry are defined as follows:
  1680. * 0 Accept=1, Drop=0
  1681. * 3-1 Queue (ETH_Q0=0)
  1682. * 7-4 Reserved = 0;
  1683. */
  1684. static void eth_port_set_filter_table_entry(int table, unsigned char entry)
  1685. {
  1686. unsigned int table_reg;
  1687. unsigned int tbl_offset;
  1688. unsigned int reg_offset;
  1689. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  1690. reg_offset = entry % 4; /* Entry offset within the register */
  1691. /* Set "accepts frame bit" at specified table entry */
  1692. table_reg = mv_read(table + tbl_offset);
  1693. table_reg |= 0x01 << (8 * reg_offset);
  1694. mv_write(table + tbl_offset, table_reg);
  1695. }
  1696. /*
  1697. * eth_port_mc_addr - Multicast address settings.
  1698. *
  1699. * The MV device supports multicast using two tables:
  1700. * 1) Special Multicast Table for MAC addresses of the form
  1701. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  1702. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1703. * Table entries in the DA-Filter table.
  1704. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  1705. * is used as an index to the Other Multicast Table entries in the
  1706. * DA-Filter table. This function calculates the CRC-8bit value.
  1707. * In either case, eth_port_set_filter_table_entry() is then called
  1708. * to set to set the actual table entry.
  1709. */
  1710. static void eth_port_mc_addr(unsigned int eth_port_num, unsigned char *p_addr)
  1711. {
  1712. unsigned int mac_h;
  1713. unsigned int mac_l;
  1714. unsigned char crc_result = 0;
  1715. int table;
  1716. int mac_array[48];
  1717. int crc[8];
  1718. int i;
  1719. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  1720. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  1721. table = MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1722. (eth_port_num);
  1723. eth_port_set_filter_table_entry(table, p_addr[5]);
  1724. return;
  1725. }
  1726. /* Calculate CRC-8 out of the given address */
  1727. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  1728. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  1729. (p_addr[4] << 8) | (p_addr[5] << 0);
  1730. for (i = 0; i < 32; i++)
  1731. mac_array[i] = (mac_l >> i) & 0x1;
  1732. for (i = 32; i < 48; i++)
  1733. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1734. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1735. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1736. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1737. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1738. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1739. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1740. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1741. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1742. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1743. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1744. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1745. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1746. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1747. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1748. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1749. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1750. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1751. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1752. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1753. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1754. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1755. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1756. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1757. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1758. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1759. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1760. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1761. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1762. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1763. mac_array[3] ^ mac_array[2];
  1764. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1765. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1766. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1767. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1768. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1769. mac_array[4] ^ mac_array[3];
  1770. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1771. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1772. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1773. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1774. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1775. mac_array[4];
  1776. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1777. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1778. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1779. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1780. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1781. for (i = 0; i < 8; i++)
  1782. crc_result = crc_result | (crc[i] << i);
  1783. table = MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num);
  1784. eth_port_set_filter_table_entry(table, crc_result);
  1785. }
  1786. /*
  1787. * Set the entire multicast list based on dev->mc_list.
  1788. */
  1789. static void eth_port_set_multicast_list(struct net_device *dev)
  1790. {
  1791. struct dev_mc_list *mc_list;
  1792. int i;
  1793. int table_index;
  1794. struct mv643xx_private *mp = netdev_priv(dev);
  1795. unsigned int eth_port_num = mp->port_num;
  1796. /* If the device is in promiscuous mode or in all multicast mode,
  1797. * we will fully populate both multicast tables with accept.
  1798. * This is guaranteed to yield a match on all multicast addresses...
  1799. */
  1800. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1801. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1802. /* Set all entries in DA filter special multicast
  1803. * table (Ex_dFSMT)
  1804. * Set for ETH_Q0 for now
  1805. * Bits
  1806. * 0 Accept=1, Drop=0
  1807. * 3-1 Queue ETH_Q0=0
  1808. * 7-4 Reserved = 0;
  1809. */
  1810. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1811. /* Set all entries in DA filter other multicast
  1812. * table (Ex_dFOMT)
  1813. * Set for ETH_Q0 for now
  1814. * Bits
  1815. * 0 Accept=1, Drop=0
  1816. * 3-1 Queue ETH_Q0=0
  1817. * 7-4 Reserved = 0;
  1818. */
  1819. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1820. }
  1821. return;
  1822. }
  1823. /* We will clear out multicast tables every time we get the list.
  1824. * Then add the entire new list...
  1825. */
  1826. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1827. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1828. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1829. (eth_port_num) + table_index, 0);
  1830. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1831. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1832. (eth_port_num) + table_index, 0);
  1833. }
  1834. /* Get pointer to net_device multicast list and add each one... */
  1835. for (i = 0, mc_list = dev->mc_list;
  1836. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1837. i++, mc_list = mc_list->next)
  1838. if (mc_list->dmi_addrlen == 6)
  1839. eth_port_mc_addr(eth_port_num, mc_list->dmi_addr);
  1840. }
  1841. /*
  1842. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  1843. *
  1844. * DESCRIPTION:
  1845. * Go through all the DA filter tables (Unicast, Special Multicast &
  1846. * Other Multicast) and set each entry to 0.
  1847. *
  1848. * INPUT:
  1849. * unsigned int eth_port_num Ethernet Port number.
  1850. *
  1851. * OUTPUT:
  1852. * Multicast and Unicast packets are rejected.
  1853. *
  1854. * RETURN:
  1855. * None.
  1856. */
  1857. static void eth_port_init_mac_tables(unsigned int eth_port_num)
  1858. {
  1859. int table_index;
  1860. /* Clear DA filter unicast table (Ex_dFUT) */
  1861. for (table_index = 0; table_index <= 0xC; table_index += 4)
  1862. mv_write(MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE
  1863. (eth_port_num) + table_index, 0);
  1864. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1865. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1866. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1867. (eth_port_num) + table_index, 0);
  1868. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1869. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1870. (eth_port_num) + table_index, 0);
  1871. }
  1872. }
  1873. /*
  1874. * eth_clear_mib_counters - Clear all MIB counters
  1875. *
  1876. * DESCRIPTION:
  1877. * This function clears all MIB counters of a specific ethernet port.
  1878. * A read from the MIB counter will reset the counter.
  1879. *
  1880. * INPUT:
  1881. * unsigned int eth_port_num Ethernet Port number.
  1882. *
  1883. * OUTPUT:
  1884. * After reading all MIB counters, the counters resets.
  1885. *
  1886. * RETURN:
  1887. * MIB counter value.
  1888. *
  1889. */
  1890. static void eth_clear_mib_counters(unsigned int eth_port_num)
  1891. {
  1892. int i;
  1893. /* Perform dummy reads from MIB counters */
  1894. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  1895. i += 4)
  1896. mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(eth_port_num) + i);
  1897. }
  1898. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  1899. {
  1900. return mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(mp->port_num) + offset);
  1901. }
  1902. static void eth_update_mib_counters(struct mv643xx_private *mp)
  1903. {
  1904. struct mv643xx_mib_counters *p = &mp->mib_counters;
  1905. int offset;
  1906. p->good_octets_received +=
  1907. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  1908. p->good_octets_received +=
  1909. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  1910. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  1911. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  1912. offset += 4)
  1913. *(u32 *)((char *)p + offset) = read_mib(mp, offset);
  1914. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  1915. p->good_octets_sent +=
  1916. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  1917. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  1918. offset <= ETH_MIB_LATE_COLLISION;
  1919. offset += 4)
  1920. *(u32 *)((char *)p + offset) = read_mib(mp, offset);
  1921. }
  1922. /*
  1923. * ethernet_phy_detect - Detect whether a phy is present
  1924. *
  1925. * DESCRIPTION:
  1926. * This function tests whether there is a PHY present on
  1927. * the specified port.
  1928. *
  1929. * INPUT:
  1930. * unsigned int eth_port_num Ethernet Port number.
  1931. *
  1932. * OUTPUT:
  1933. * None
  1934. *
  1935. * RETURN:
  1936. * 0 on success
  1937. * -ENODEV on failure
  1938. *
  1939. */
  1940. static int ethernet_phy_detect(unsigned int port_num)
  1941. {
  1942. unsigned int phy_reg_data0;
  1943. int auto_neg;
  1944. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1945. auto_neg = phy_reg_data0 & 0x1000;
  1946. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1947. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1948. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1949. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1950. return -ENODEV; /* change didn't take */
  1951. phy_reg_data0 ^= 0x1000;
  1952. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1953. return 0;
  1954. }
  1955. /*
  1956. * ethernet_phy_get - Get the ethernet port PHY address.
  1957. *
  1958. * DESCRIPTION:
  1959. * This routine returns the given ethernet port PHY address.
  1960. *
  1961. * INPUT:
  1962. * unsigned int eth_port_num Ethernet Port number.
  1963. *
  1964. * OUTPUT:
  1965. * None.
  1966. *
  1967. * RETURN:
  1968. * PHY address.
  1969. *
  1970. */
  1971. static int ethernet_phy_get(unsigned int eth_port_num)
  1972. {
  1973. unsigned int reg_data;
  1974. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1975. return ((reg_data >> (5 * eth_port_num)) & 0x1f);
  1976. }
  1977. /*
  1978. * ethernet_phy_set - Set the ethernet port PHY address.
  1979. *
  1980. * DESCRIPTION:
  1981. * This routine sets the given ethernet port PHY address.
  1982. *
  1983. * INPUT:
  1984. * unsigned int eth_port_num Ethernet Port number.
  1985. * int phy_addr PHY address.
  1986. *
  1987. * OUTPUT:
  1988. * None.
  1989. *
  1990. * RETURN:
  1991. * None.
  1992. *
  1993. */
  1994. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr)
  1995. {
  1996. u32 reg_data;
  1997. int addr_shift = 5 * eth_port_num;
  1998. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1999. reg_data &= ~(0x1f << addr_shift);
  2000. reg_data |= (phy_addr & 0x1f) << addr_shift;
  2001. mv_write(MV643XX_ETH_PHY_ADDR_REG, reg_data);
  2002. }
  2003. /*
  2004. * ethernet_phy_reset - Reset Ethernet port PHY.
  2005. *
  2006. * DESCRIPTION:
  2007. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  2008. *
  2009. * INPUT:
  2010. * unsigned int eth_port_num Ethernet Port number.
  2011. *
  2012. * OUTPUT:
  2013. * The PHY is reset.
  2014. *
  2015. * RETURN:
  2016. * None.
  2017. *
  2018. */
  2019. static void ethernet_phy_reset(unsigned int eth_port_num)
  2020. {
  2021. unsigned int phy_reg_data;
  2022. /* Reset the PHY */
  2023. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  2024. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  2025. eth_port_write_smi_reg(eth_port_num, 0, phy_reg_data);
  2026. }
  2027. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  2028. unsigned int channels)
  2029. {
  2030. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num), channels);
  2031. }
  2032. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  2033. unsigned int channels)
  2034. {
  2035. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num), channels);
  2036. }
  2037. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num)
  2038. {
  2039. u32 channels;
  2040. /* Stop Tx port activity. Check port Tx activity. */
  2041. channels = mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  2042. & 0xFF;
  2043. if (channels) {
  2044. /* Issue stop command for active channels only */
  2045. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num),
  2046. (channels << 8));
  2047. /* Wait for all Tx activity to terminate. */
  2048. /* Check port cause register that all Tx queues are stopped */
  2049. while (mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  2050. & 0xFF)
  2051. udelay(PHY_WAIT_MICRO_SECONDS);
  2052. /* Wait for Tx FIFO to empty */
  2053. while (mv_read(MV643XX_ETH_PORT_STATUS_REG(port_num)) &
  2054. ETH_PORT_TX_FIFO_EMPTY)
  2055. udelay(PHY_WAIT_MICRO_SECONDS);
  2056. }
  2057. return channels;
  2058. }
  2059. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num)
  2060. {
  2061. u32 channels;
  2062. /* Stop Rx port activity. Check port Rx activity. */
  2063. channels = mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num)
  2064. & 0xFF);
  2065. if (channels) {
  2066. /* Issue stop command for active channels only */
  2067. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num),
  2068. (channels << 8));
  2069. /* Wait for all Rx activity to terminate. */
  2070. /* Check port cause register that all Rx queues are stopped */
  2071. while (mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  2072. & 0xFF)
  2073. udelay(PHY_WAIT_MICRO_SECONDS);
  2074. }
  2075. return channels;
  2076. }
  2077. /*
  2078. * eth_port_reset - Reset Ethernet port
  2079. *
  2080. * DESCRIPTION:
  2081. * This routine resets the chip by aborting any SDMA engine activity and
  2082. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2083. * idle state after this command is performed and the port is disabled.
  2084. *
  2085. * INPUT:
  2086. * unsigned int eth_port_num Ethernet Port number.
  2087. *
  2088. * OUTPUT:
  2089. * Channel activity is halted.
  2090. *
  2091. * RETURN:
  2092. * None.
  2093. *
  2094. */
  2095. static void eth_port_reset(unsigned int port_num)
  2096. {
  2097. unsigned int reg_data;
  2098. mv643xx_eth_port_disable_tx(port_num);
  2099. mv643xx_eth_port_disable_rx(port_num);
  2100. /* Clear all MIB counters */
  2101. eth_clear_mib_counters(port_num);
  2102. /* Reset the Enable bit in the Configuration Register */
  2103. reg_data = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  2104. reg_data &= ~MV643XX_ETH_SERIAL_PORT_ENABLE;
  2105. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2106. }
  2107. static int eth_port_autoneg_supported(unsigned int eth_port_num)
  2108. {
  2109. unsigned int phy_reg_data0;
  2110. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data0);
  2111. return phy_reg_data0 & 0x1000;
  2112. }
  2113. static int eth_port_link_is_up(unsigned int eth_port_num)
  2114. {
  2115. unsigned int phy_reg_data1;
  2116. eth_port_read_smi_reg(eth_port_num, 1, &phy_reg_data1);
  2117. if (eth_port_autoneg_supported(eth_port_num)) {
  2118. if (phy_reg_data1 & 0x20) /* auto-neg complete */
  2119. return 1;
  2120. } else if (phy_reg_data1 & 0x4) /* link up */
  2121. return 1;
  2122. return 0;
  2123. }
  2124. /*
  2125. * eth_port_read_smi_reg - Read PHY registers
  2126. *
  2127. * DESCRIPTION:
  2128. * This routine utilize the SMI interface to interact with the PHY in
  2129. * order to perform PHY register read.
  2130. *
  2131. * INPUT:
  2132. * unsigned int port_num Ethernet Port number.
  2133. * unsigned int phy_reg PHY register address offset.
  2134. * unsigned int *value Register value buffer.
  2135. *
  2136. * OUTPUT:
  2137. * Write the value of a specified PHY register into given buffer.
  2138. *
  2139. * RETURN:
  2140. * false if the PHY is busy or read data is not in valid state.
  2141. * true otherwise.
  2142. *
  2143. */
  2144. static void eth_port_read_smi_reg(unsigned int port_num,
  2145. unsigned int phy_reg, unsigned int *value)
  2146. {
  2147. int phy_addr = ethernet_phy_get(port_num);
  2148. unsigned long flags;
  2149. int i;
  2150. /* the SMI register is a shared resource */
  2151. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2152. /* wait for the SMI register to become available */
  2153. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2154. if (i == PHY_WAIT_ITERATIONS) {
  2155. printk("mv643xx PHY busy timeout, port %d\n", port_num);
  2156. goto out;
  2157. }
  2158. udelay(PHY_WAIT_MICRO_SECONDS);
  2159. }
  2160. mv_write(MV643XX_ETH_SMI_REG,
  2161. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2162. /* now wait for the data to be valid */
  2163. for (i = 0; !(mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2164. if (i == PHY_WAIT_ITERATIONS) {
  2165. printk("mv643xx PHY read timeout, port %d\n", port_num);
  2166. goto out;
  2167. }
  2168. udelay(PHY_WAIT_MICRO_SECONDS);
  2169. }
  2170. *value = mv_read(MV643XX_ETH_SMI_REG) & 0xffff;
  2171. out:
  2172. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2173. }
  2174. /*
  2175. * eth_port_write_smi_reg - Write to PHY registers
  2176. *
  2177. * DESCRIPTION:
  2178. * This routine utilize the SMI interface to interact with the PHY in
  2179. * order to perform writes to PHY registers.
  2180. *
  2181. * INPUT:
  2182. * unsigned int eth_port_num Ethernet Port number.
  2183. * unsigned int phy_reg PHY register address offset.
  2184. * unsigned int value Register value.
  2185. *
  2186. * OUTPUT:
  2187. * Write the given value to the specified PHY register.
  2188. *
  2189. * RETURN:
  2190. * false if the PHY is busy.
  2191. * true otherwise.
  2192. *
  2193. */
  2194. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  2195. unsigned int phy_reg, unsigned int value)
  2196. {
  2197. int phy_addr;
  2198. int i;
  2199. unsigned long flags;
  2200. phy_addr = ethernet_phy_get(eth_port_num);
  2201. /* the SMI register is a shared resource */
  2202. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2203. /* wait for the SMI register to become available */
  2204. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2205. if (i == PHY_WAIT_ITERATIONS) {
  2206. printk("mv643xx PHY busy timeout, port %d\n",
  2207. eth_port_num);
  2208. goto out;
  2209. }
  2210. udelay(PHY_WAIT_MICRO_SECONDS);
  2211. }
  2212. mv_write(MV643XX_ETH_SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2213. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2214. out:
  2215. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2216. }
  2217. /*
  2218. * eth_port_send - Send an Ethernet packet
  2219. *
  2220. * DESCRIPTION:
  2221. * This routine send a given packet described by p_pktinfo parameter. It
  2222. * supports transmitting of a packet spaned over multiple buffers. The
  2223. * routine updates 'curr' and 'first' indexes according to the packet
  2224. * segment passed to the routine. In case the packet segment is first,
  2225. * the 'first' index is update. In any case, the 'curr' index is updated.
  2226. * If the routine get into Tx resource error it assigns 'curr' index as
  2227. * 'first'. This way the function can abort Tx process of multiple
  2228. * descriptors per packet.
  2229. *
  2230. * INPUT:
  2231. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2232. * struct pkt_info *p_pkt_info User packet buffer.
  2233. *
  2234. * OUTPUT:
  2235. * Tx ring 'curr' and 'first' indexes are updated.
  2236. *
  2237. * RETURN:
  2238. * ETH_QUEUE_FULL in case of Tx resource error.
  2239. * ETH_ERROR in case the routine can not access Tx desc ring.
  2240. * ETH_QUEUE_LAST_RESOURCE if the routine uses the last Tx resource.
  2241. * ETH_OK otherwise.
  2242. *
  2243. */
  2244. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  2245. /*
  2246. * Modified to include the first descriptor pointer in case of SG
  2247. */
  2248. static ETH_FUNC_RET_STATUS eth_port_send(struct mv643xx_private *mp,
  2249. struct pkt_info *p_pkt_info)
  2250. {
  2251. int tx_desc_curr, tx_desc_used, tx_first_desc, tx_next_desc;
  2252. struct eth_tx_desc *current_descriptor;
  2253. struct eth_tx_desc *first_descriptor;
  2254. u32 command;
  2255. /* Do not process Tx ring in case of Tx ring resource error */
  2256. if (mp->tx_resource_err)
  2257. return ETH_QUEUE_FULL;
  2258. /*
  2259. * The hardware requires that each buffer that is <= 8 bytes
  2260. * in length must be aligned on an 8 byte boundary.
  2261. */
  2262. if (p_pkt_info->byte_cnt <= 8 && p_pkt_info->buf_ptr & 0x7) {
  2263. printk(KERN_ERR
  2264. "mv643xx_eth port %d: packet size <= 8 problem\n",
  2265. mp->port_num);
  2266. return ETH_ERROR;
  2267. }
  2268. mp->tx_desc_count++;
  2269. BUG_ON(mp->tx_desc_count > mp->tx_ring_size);
  2270. /* Get the Tx Desc ring indexes */
  2271. tx_desc_curr = mp->tx_curr_desc_q;
  2272. tx_desc_used = mp->tx_used_desc_q;
  2273. current_descriptor = &mp->p_tx_desc_area[tx_desc_curr];
  2274. tx_next_desc = (tx_desc_curr + 1) % mp->tx_ring_size;
  2275. current_descriptor->buf_ptr = p_pkt_info->buf_ptr;
  2276. current_descriptor->byte_cnt = p_pkt_info->byte_cnt;
  2277. current_descriptor->l4i_chk = p_pkt_info->l4i_chk;
  2278. mp->tx_skb[tx_desc_curr] = p_pkt_info->return_info;
  2279. command = p_pkt_info->cmd_sts | ETH_ZERO_PADDING | ETH_GEN_CRC |
  2280. ETH_BUFFER_OWNED_BY_DMA;
  2281. if (command & ETH_TX_FIRST_DESC) {
  2282. tx_first_desc = tx_desc_curr;
  2283. mp->tx_first_desc_q = tx_first_desc;
  2284. first_descriptor = current_descriptor;
  2285. mp->tx_first_command = command;
  2286. } else {
  2287. tx_first_desc = mp->tx_first_desc_q;
  2288. first_descriptor = &mp->p_tx_desc_area[tx_first_desc];
  2289. BUG_ON(first_descriptor == NULL);
  2290. current_descriptor->cmd_sts = command;
  2291. }
  2292. if (command & ETH_TX_LAST_DESC) {
  2293. wmb();
  2294. first_descriptor->cmd_sts = mp->tx_first_command;
  2295. wmb();
  2296. mv643xx_eth_port_enable_tx(mp->port_num, mp->port_tx_queue_command);
  2297. /*
  2298. * Finish Tx packet. Update first desc in case of Tx resource
  2299. * error */
  2300. tx_first_desc = tx_next_desc;
  2301. mp->tx_first_desc_q = tx_first_desc;
  2302. }
  2303. /* Check for ring index overlap in the Tx desc ring */
  2304. if (tx_next_desc == tx_desc_used) {
  2305. mp->tx_resource_err = 1;
  2306. mp->tx_curr_desc_q = tx_first_desc;
  2307. return ETH_QUEUE_LAST_RESOURCE;
  2308. }
  2309. mp->tx_curr_desc_q = tx_next_desc;
  2310. return ETH_OK;
  2311. }
  2312. #else
  2313. static ETH_FUNC_RET_STATUS eth_port_send(struct mv643xx_private *mp,
  2314. struct pkt_info *p_pkt_info)
  2315. {
  2316. int tx_desc_curr;
  2317. int tx_desc_used;
  2318. struct eth_tx_desc *current_descriptor;
  2319. unsigned int command_status;
  2320. /* Do not process Tx ring in case of Tx ring resource error */
  2321. if (mp->tx_resource_err)
  2322. return ETH_QUEUE_FULL;
  2323. mp->tx_desc_count++;
  2324. BUG_ON(mp->tx_desc_count > mp->tx_ring_size);
  2325. /* Get the Tx Desc ring indexes */
  2326. tx_desc_curr = mp->tx_curr_desc_q;
  2327. tx_desc_used = mp->tx_used_desc_q;
  2328. current_descriptor = &mp->p_tx_desc_area[tx_desc_curr];
  2329. command_status = p_pkt_info->cmd_sts | ETH_ZERO_PADDING | ETH_GEN_CRC;
  2330. current_descriptor->buf_ptr = p_pkt_info->buf_ptr;
  2331. current_descriptor->byte_cnt = p_pkt_info->byte_cnt;
  2332. mp->tx_skb[tx_desc_curr] = p_pkt_info->return_info;
  2333. /* Set last desc with DMA ownership and interrupt enable. */
  2334. wmb();
  2335. current_descriptor->cmd_sts = command_status |
  2336. ETH_BUFFER_OWNED_BY_DMA | ETH_TX_ENABLE_INTERRUPT;
  2337. wmb();
  2338. mv643xx_eth_port_enable_tx(mp->port_num, mp->port_tx_queue_command);
  2339. /* Finish Tx packet. Update first desc in case of Tx resource error */
  2340. tx_desc_curr = (tx_desc_curr + 1) % mp->tx_ring_size;
  2341. /* Update the current descriptor */
  2342. mp->tx_curr_desc_q = tx_desc_curr;
  2343. /* Check for ring index overlap in the Tx desc ring */
  2344. if (tx_desc_curr == tx_desc_used) {
  2345. mp->tx_resource_err = 1;
  2346. return ETH_QUEUE_LAST_RESOURCE;
  2347. }
  2348. return ETH_OK;
  2349. }
  2350. #endif
  2351. /*
  2352. * eth_tx_return_desc - Free all used Tx descriptors
  2353. *
  2354. * DESCRIPTION:
  2355. * This routine returns the transmitted packet information to the caller.
  2356. * It uses the 'first' index to support Tx desc return in case a transmit
  2357. * of a packet spanned over multiple buffer still in process.
  2358. * In case the Tx queue was in "resource error" condition, where there are
  2359. * no available Tx resources, the function resets the resource error flag.
  2360. *
  2361. * INPUT:
  2362. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2363. * struct pkt_info *p_pkt_info User packet buffer.
  2364. *
  2365. * OUTPUT:
  2366. * Tx ring 'first' and 'used' indexes are updated.
  2367. *
  2368. * RETURN:
  2369. * ETH_OK on success
  2370. * ETH_ERROR otherwise.
  2371. *
  2372. */
  2373. static ETH_FUNC_RET_STATUS eth_tx_return_desc(struct mv643xx_private *mp,
  2374. struct pkt_info *p_pkt_info)
  2375. {
  2376. int tx_desc_used;
  2377. int tx_busy_desc;
  2378. struct eth_tx_desc *p_tx_desc_used;
  2379. unsigned int command_status;
  2380. unsigned long flags;
  2381. int err = ETH_OK;
  2382. spin_lock_irqsave(&mp->lock, flags);
  2383. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  2384. tx_busy_desc = mp->tx_first_desc_q;
  2385. #else
  2386. tx_busy_desc = mp->tx_curr_desc_q;
  2387. #endif
  2388. /* Get the Tx Desc ring indexes */
  2389. tx_desc_used = mp->tx_used_desc_q;
  2390. p_tx_desc_used = &mp->p_tx_desc_area[tx_desc_used];
  2391. /* Sanity check */
  2392. if (p_tx_desc_used == NULL) {
  2393. err = ETH_ERROR;
  2394. goto out;
  2395. }
  2396. /* Stop release. About to overlap the current available Tx descriptor */
  2397. if (tx_desc_used == tx_busy_desc && !mp->tx_resource_err) {
  2398. err = ETH_ERROR;
  2399. goto out;
  2400. }
  2401. command_status = p_tx_desc_used->cmd_sts;
  2402. /* Still transmitting... */
  2403. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2404. err = ETH_ERROR;
  2405. goto out;
  2406. }
  2407. /* Pass the packet information to the caller */
  2408. p_pkt_info->cmd_sts = command_status;
  2409. p_pkt_info->return_info = mp->tx_skb[tx_desc_used];
  2410. p_pkt_info->buf_ptr = p_tx_desc_used->buf_ptr;
  2411. p_pkt_info->byte_cnt = p_tx_desc_used->byte_cnt;
  2412. mp->tx_skb[tx_desc_used] = NULL;
  2413. /* Update the next descriptor to release. */
  2414. mp->tx_used_desc_q = (tx_desc_used + 1) % mp->tx_ring_size;
  2415. /* Any Tx return cancels the Tx resource error status */
  2416. mp->tx_resource_err = 0;
  2417. BUG_ON(mp->tx_desc_count == 0);
  2418. mp->tx_desc_count--;
  2419. out:
  2420. spin_unlock_irqrestore(&mp->lock, flags);
  2421. return err;
  2422. }
  2423. /*
  2424. * eth_port_receive - Get received information from Rx ring.
  2425. *
  2426. * DESCRIPTION:
  2427. * This routine returns the received data to the caller. There is no
  2428. * data copying during routine operation. All information is returned
  2429. * using pointer to packet information struct passed from the caller.
  2430. * If the routine exhausts Rx ring resources then the resource error flag
  2431. * is set.
  2432. *
  2433. * INPUT:
  2434. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2435. * struct pkt_info *p_pkt_info User packet buffer.
  2436. *
  2437. * OUTPUT:
  2438. * Rx ring current and used indexes are updated.
  2439. *
  2440. * RETURN:
  2441. * ETH_ERROR in case the routine can not access Rx desc ring.
  2442. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2443. * ETH_END_OF_JOB if there is no received data.
  2444. * ETH_OK otherwise.
  2445. */
  2446. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2447. struct pkt_info *p_pkt_info)
  2448. {
  2449. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2450. volatile struct eth_rx_desc *p_rx_desc;
  2451. unsigned int command_status;
  2452. unsigned long flags;
  2453. /* Do not process Rx ring in case of Rx ring resource error */
  2454. if (mp->rx_resource_err)
  2455. return ETH_QUEUE_FULL;
  2456. spin_lock_irqsave(&mp->lock, flags);
  2457. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2458. rx_curr_desc = mp->rx_curr_desc_q;
  2459. rx_used_desc = mp->rx_used_desc_q;
  2460. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2461. /* The following parameters are used to save readings from memory */
  2462. command_status = p_rx_desc->cmd_sts;
  2463. rmb();
  2464. /* Nothing to receive... */
  2465. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2466. spin_unlock_irqrestore(&mp->lock, flags);
  2467. return ETH_END_OF_JOB;
  2468. }
  2469. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2470. p_pkt_info->cmd_sts = command_status;
  2471. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2472. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2473. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2474. /*
  2475. * Clean the return info field to indicate that the
  2476. * packet has been moved to the upper layers
  2477. */
  2478. mp->rx_skb[rx_curr_desc] = NULL;
  2479. /* Update current index in data structure */
  2480. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2481. mp->rx_curr_desc_q = rx_next_curr_desc;
  2482. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2483. if (rx_next_curr_desc == rx_used_desc)
  2484. mp->rx_resource_err = 1;
  2485. spin_unlock_irqrestore(&mp->lock, flags);
  2486. return ETH_OK;
  2487. }
  2488. /*
  2489. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2490. *
  2491. * DESCRIPTION:
  2492. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2493. * next 'used' descriptor and attached the returned buffer to it.
  2494. * In case the Rx ring was in "resource error" condition, where there are
  2495. * no available Rx resources, the function resets the resource error flag.
  2496. *
  2497. * INPUT:
  2498. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2499. * struct pkt_info *p_pkt_info Information on returned buffer.
  2500. *
  2501. * OUTPUT:
  2502. * New available Rx resource in Rx descriptor ring.
  2503. *
  2504. * RETURN:
  2505. * ETH_ERROR in case the routine can not access Rx desc ring.
  2506. * ETH_OK otherwise.
  2507. */
  2508. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2509. struct pkt_info *p_pkt_info)
  2510. {
  2511. int used_rx_desc; /* Where to return Rx resource */
  2512. volatile struct eth_rx_desc *p_used_rx_desc;
  2513. unsigned long flags;
  2514. spin_lock_irqsave(&mp->lock, flags);
  2515. /* Get 'used' Rx descriptor */
  2516. used_rx_desc = mp->rx_used_desc_q;
  2517. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2518. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2519. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2520. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2521. /* Flush the write pipe */
  2522. /* Return the descriptor to DMA ownership */
  2523. wmb();
  2524. p_used_rx_desc->cmd_sts =
  2525. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2526. wmb();
  2527. /* Move the used descriptor pointer to the next descriptor */
  2528. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2529. /* Any Rx return cancels the Rx resource error status */
  2530. mp->rx_resource_err = 0;
  2531. spin_unlock_irqrestore(&mp->lock, flags);
  2532. return ETH_OK;
  2533. }
  2534. /************* Begin ethtool support *************************/
  2535. struct mv643xx_stats {
  2536. char stat_string[ETH_GSTRING_LEN];
  2537. int sizeof_stat;
  2538. int stat_offset;
  2539. };
  2540. #define MV643XX_STAT(m) sizeof(((struct mv643xx_private *)0)->m), \
  2541. offsetof(struct mv643xx_private, m)
  2542. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2543. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2544. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2545. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2546. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2547. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2548. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2549. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2550. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2551. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2552. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2553. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2554. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2555. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2556. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2557. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2558. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2559. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2560. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2561. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2562. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2563. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2564. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2565. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2566. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2567. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2568. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2569. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2570. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2571. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2572. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2573. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2574. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2575. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2576. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2577. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2578. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2579. { "collision", MV643XX_STAT(mib_counters.collision) },
  2580. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2581. };
  2582. #define MV643XX_STATS_LEN \
  2583. sizeof(mv643xx_gstrings_stats) / sizeof(struct mv643xx_stats)
  2584. static int
  2585. mv643xx_get_settings(struct net_device *netdev, struct ethtool_cmd *ecmd)
  2586. {
  2587. struct mv643xx_private *mp = netdev->priv;
  2588. int port_num = mp->port_num;
  2589. int autoneg = eth_port_autoneg_supported(port_num);
  2590. int mode_10_bit;
  2591. int auto_duplex;
  2592. int half_duplex = 0;
  2593. int full_duplex = 0;
  2594. int auto_speed;
  2595. int speed_10 = 0;
  2596. int speed_100 = 0;
  2597. int speed_1000 = 0;
  2598. u32 pcs = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  2599. u32 psr = mv_read(MV643XX_ETH_PORT_STATUS_REG(port_num));
  2600. mode_10_bit = psr & MV643XX_ETH_PORT_STATUS_MODE_10_BIT;
  2601. if (mode_10_bit) {
  2602. ecmd->supported = SUPPORTED_10baseT_Half;
  2603. } else {
  2604. ecmd->supported = (SUPPORTED_10baseT_Half |
  2605. SUPPORTED_10baseT_Full |
  2606. SUPPORTED_100baseT_Half |
  2607. SUPPORTED_100baseT_Full |
  2608. SUPPORTED_1000baseT_Full |
  2609. (autoneg ? SUPPORTED_Autoneg : 0) |
  2610. SUPPORTED_TP);
  2611. auto_duplex = !(pcs & MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX);
  2612. auto_speed = !(pcs & MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII);
  2613. ecmd->advertising = ADVERTISED_TP;
  2614. if (autoneg) {
  2615. ecmd->advertising |= ADVERTISED_Autoneg;
  2616. if (auto_duplex) {
  2617. half_duplex = 1;
  2618. full_duplex = 1;
  2619. } else {
  2620. if (pcs & MV643XX_ETH_SET_FULL_DUPLEX_MODE)
  2621. full_duplex = 1;
  2622. else
  2623. half_duplex = 1;
  2624. }
  2625. if (auto_speed) {
  2626. speed_10 = 1;
  2627. speed_100 = 1;
  2628. speed_1000 = 1;
  2629. } else {
  2630. if (pcs & MV643XX_ETH_SET_GMII_SPEED_TO_1000)
  2631. speed_1000 = 1;
  2632. else if (pcs & MV643XX_ETH_SET_MII_SPEED_TO_100)
  2633. speed_100 = 1;
  2634. else
  2635. speed_10 = 1;
  2636. }
  2637. if (speed_10 & half_duplex)
  2638. ecmd->advertising |= ADVERTISED_10baseT_Half;
  2639. if (speed_10 & full_duplex)
  2640. ecmd->advertising |= ADVERTISED_10baseT_Full;
  2641. if (speed_100 & half_duplex)
  2642. ecmd->advertising |= ADVERTISED_100baseT_Half;
  2643. if (speed_100 & full_duplex)
  2644. ecmd->advertising |= ADVERTISED_100baseT_Full;
  2645. if (speed_1000)
  2646. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  2647. }
  2648. }
  2649. ecmd->port = PORT_TP;
  2650. ecmd->phy_address = ethernet_phy_get(port_num);
  2651. ecmd->transceiver = XCVR_EXTERNAL;
  2652. if (netif_carrier_ok(netdev)) {
  2653. if (mode_10_bit)
  2654. ecmd->speed = SPEED_10;
  2655. else {
  2656. if (psr & MV643XX_ETH_PORT_STATUS_GMII_1000)
  2657. ecmd->speed = SPEED_1000;
  2658. else if (psr & MV643XX_ETH_PORT_STATUS_MII_100)
  2659. ecmd->speed = SPEED_100;
  2660. else
  2661. ecmd->speed = SPEED_10;
  2662. }
  2663. if (psr & MV643XX_ETH_PORT_STATUS_FULL_DUPLEX)
  2664. ecmd->duplex = DUPLEX_FULL;
  2665. else
  2666. ecmd->duplex = DUPLEX_HALF;
  2667. } else {
  2668. ecmd->speed = -1;
  2669. ecmd->duplex = -1;
  2670. }
  2671. ecmd->autoneg = autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2672. return 0;
  2673. }
  2674. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2675. struct ethtool_drvinfo *drvinfo)
  2676. {
  2677. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2678. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2679. strncpy(drvinfo->fw_version, "N/A", 32);
  2680. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2681. drvinfo->n_stats = MV643XX_STATS_LEN;
  2682. }
  2683. static int mv643xx_get_stats_count(struct net_device *netdev)
  2684. {
  2685. return MV643XX_STATS_LEN;
  2686. }
  2687. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2688. struct ethtool_stats *stats, uint64_t *data)
  2689. {
  2690. struct mv643xx_private *mp = netdev->priv;
  2691. int i;
  2692. eth_update_mib_counters(mp);
  2693. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2694. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2695. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2696. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2697. }
  2698. }
  2699. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2700. uint8_t *data)
  2701. {
  2702. int i;
  2703. switch(stringset) {
  2704. case ETH_SS_STATS:
  2705. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2706. memcpy(data + i * ETH_GSTRING_LEN,
  2707. mv643xx_gstrings_stats[i].stat_string,
  2708. ETH_GSTRING_LEN);
  2709. }
  2710. break;
  2711. }
  2712. }
  2713. static struct ethtool_ops mv643xx_ethtool_ops = {
  2714. .get_settings = mv643xx_get_settings,
  2715. .get_drvinfo = mv643xx_get_drvinfo,
  2716. .get_link = ethtool_op_get_link,
  2717. .get_sg = ethtool_op_get_sg,
  2718. .set_sg = ethtool_op_set_sg,
  2719. .get_strings = mv643xx_get_strings,
  2720. .get_stats_count = mv643xx_get_stats_count,
  2721. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2722. };
  2723. /************* End ethtool support *************************/