mx3fb.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555
  1. /*
  2. * Copyright (C) 2008
  3. * Guennadi Liakhovetski, DENX Software Engineering, <lg@denx.de>
  4. *
  5. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/sched.h>
  15. #include <linux/errno.h>
  16. #include <linux/string.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/slab.h>
  19. #include <linux/fb.h>
  20. #include <linux/delay.h>
  21. #include <linux/init.h>
  22. #include <linux/ioport.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/dmaengine.h>
  25. #include <linux/console.h>
  26. #include <linux/clk.h>
  27. #include <linux/mutex.h>
  28. #include <mach/hardware.h>
  29. #include <mach/ipu.h>
  30. #include <mach/mx3fb.h>
  31. #include <asm/io.h>
  32. #include <asm/uaccess.h>
  33. #define MX3FB_NAME "mx3_sdc_fb"
  34. #define MX3FB_REG_OFFSET 0xB4
  35. /* SDC Registers */
  36. #define SDC_COM_CONF (0xB4 - MX3FB_REG_OFFSET)
  37. #define SDC_GW_CTRL (0xB8 - MX3FB_REG_OFFSET)
  38. #define SDC_FG_POS (0xBC - MX3FB_REG_OFFSET)
  39. #define SDC_BG_POS (0xC0 - MX3FB_REG_OFFSET)
  40. #define SDC_CUR_POS (0xC4 - MX3FB_REG_OFFSET)
  41. #define SDC_PWM_CTRL (0xC8 - MX3FB_REG_OFFSET)
  42. #define SDC_CUR_MAP (0xCC - MX3FB_REG_OFFSET)
  43. #define SDC_HOR_CONF (0xD0 - MX3FB_REG_OFFSET)
  44. #define SDC_VER_CONF (0xD4 - MX3FB_REG_OFFSET)
  45. #define SDC_SHARP_CONF_1 (0xD8 - MX3FB_REG_OFFSET)
  46. #define SDC_SHARP_CONF_2 (0xDC - MX3FB_REG_OFFSET)
  47. /* Register bits */
  48. #define SDC_COM_TFT_COLOR 0x00000001UL
  49. #define SDC_COM_FG_EN 0x00000010UL
  50. #define SDC_COM_GWSEL 0x00000020UL
  51. #define SDC_COM_GLB_A 0x00000040UL
  52. #define SDC_COM_KEY_COLOR_G 0x00000080UL
  53. #define SDC_COM_BG_EN 0x00000200UL
  54. #define SDC_COM_SHARP 0x00001000UL
  55. #define SDC_V_SYNC_WIDTH_L 0x00000001UL
  56. /* Display Interface registers */
  57. #define DI_DISP_IF_CONF (0x0124 - MX3FB_REG_OFFSET)
  58. #define DI_DISP_SIG_POL (0x0128 - MX3FB_REG_OFFSET)
  59. #define DI_SER_DISP1_CONF (0x012C - MX3FB_REG_OFFSET)
  60. #define DI_SER_DISP2_CONF (0x0130 - MX3FB_REG_OFFSET)
  61. #define DI_HSP_CLK_PER (0x0134 - MX3FB_REG_OFFSET)
  62. #define DI_DISP0_TIME_CONF_1 (0x0138 - MX3FB_REG_OFFSET)
  63. #define DI_DISP0_TIME_CONF_2 (0x013C - MX3FB_REG_OFFSET)
  64. #define DI_DISP0_TIME_CONF_3 (0x0140 - MX3FB_REG_OFFSET)
  65. #define DI_DISP1_TIME_CONF_1 (0x0144 - MX3FB_REG_OFFSET)
  66. #define DI_DISP1_TIME_CONF_2 (0x0148 - MX3FB_REG_OFFSET)
  67. #define DI_DISP1_TIME_CONF_3 (0x014C - MX3FB_REG_OFFSET)
  68. #define DI_DISP2_TIME_CONF_1 (0x0150 - MX3FB_REG_OFFSET)
  69. #define DI_DISP2_TIME_CONF_2 (0x0154 - MX3FB_REG_OFFSET)
  70. #define DI_DISP2_TIME_CONF_3 (0x0158 - MX3FB_REG_OFFSET)
  71. #define DI_DISP3_TIME_CONF (0x015C - MX3FB_REG_OFFSET)
  72. #define DI_DISP0_DB0_MAP (0x0160 - MX3FB_REG_OFFSET)
  73. #define DI_DISP0_DB1_MAP (0x0164 - MX3FB_REG_OFFSET)
  74. #define DI_DISP0_DB2_MAP (0x0168 - MX3FB_REG_OFFSET)
  75. #define DI_DISP0_CB0_MAP (0x016C - MX3FB_REG_OFFSET)
  76. #define DI_DISP0_CB1_MAP (0x0170 - MX3FB_REG_OFFSET)
  77. #define DI_DISP0_CB2_MAP (0x0174 - MX3FB_REG_OFFSET)
  78. #define DI_DISP1_DB0_MAP (0x0178 - MX3FB_REG_OFFSET)
  79. #define DI_DISP1_DB1_MAP (0x017C - MX3FB_REG_OFFSET)
  80. #define DI_DISP1_DB2_MAP (0x0180 - MX3FB_REG_OFFSET)
  81. #define DI_DISP1_CB0_MAP (0x0184 - MX3FB_REG_OFFSET)
  82. #define DI_DISP1_CB1_MAP (0x0188 - MX3FB_REG_OFFSET)
  83. #define DI_DISP1_CB2_MAP (0x018C - MX3FB_REG_OFFSET)
  84. #define DI_DISP2_DB0_MAP (0x0190 - MX3FB_REG_OFFSET)
  85. #define DI_DISP2_DB1_MAP (0x0194 - MX3FB_REG_OFFSET)
  86. #define DI_DISP2_DB2_MAP (0x0198 - MX3FB_REG_OFFSET)
  87. #define DI_DISP2_CB0_MAP (0x019C - MX3FB_REG_OFFSET)
  88. #define DI_DISP2_CB1_MAP (0x01A0 - MX3FB_REG_OFFSET)
  89. #define DI_DISP2_CB2_MAP (0x01A4 - MX3FB_REG_OFFSET)
  90. #define DI_DISP3_B0_MAP (0x01A8 - MX3FB_REG_OFFSET)
  91. #define DI_DISP3_B1_MAP (0x01AC - MX3FB_REG_OFFSET)
  92. #define DI_DISP3_B2_MAP (0x01B0 - MX3FB_REG_OFFSET)
  93. #define DI_DISP_ACC_CC (0x01B4 - MX3FB_REG_OFFSET)
  94. #define DI_DISP_LLA_CONF (0x01B8 - MX3FB_REG_OFFSET)
  95. #define DI_DISP_LLA_DATA (0x01BC - MX3FB_REG_OFFSET)
  96. /* DI_DISP_SIG_POL bits */
  97. #define DI_D3_VSYNC_POL_SHIFT 28
  98. #define DI_D3_HSYNC_POL_SHIFT 27
  99. #define DI_D3_DRDY_SHARP_POL_SHIFT 26
  100. #define DI_D3_CLK_POL_SHIFT 25
  101. #define DI_D3_DATA_POL_SHIFT 24
  102. /* DI_DISP_IF_CONF bits */
  103. #define DI_D3_CLK_IDLE_SHIFT 26
  104. #define DI_D3_CLK_SEL_SHIFT 25
  105. #define DI_D3_DATAMSK_SHIFT 24
  106. enum ipu_panel {
  107. IPU_PANEL_SHARP_TFT,
  108. IPU_PANEL_TFT,
  109. };
  110. struct ipu_di_signal_cfg {
  111. unsigned datamask_en:1;
  112. unsigned clksel_en:1;
  113. unsigned clkidle_en:1;
  114. unsigned data_pol:1; /* true = inverted */
  115. unsigned clk_pol:1; /* true = rising edge */
  116. unsigned enable_pol:1;
  117. unsigned Hsync_pol:1; /* true = active high */
  118. unsigned Vsync_pol:1;
  119. };
  120. static const struct fb_videomode mx3fb_modedb[] = {
  121. {
  122. /* 240x320 @ 60 Hz */
  123. .name = "Sharp-QVGA",
  124. .refresh = 60,
  125. .xres = 240,
  126. .yres = 320,
  127. .pixclock = 185925,
  128. .left_margin = 9,
  129. .right_margin = 16,
  130. .upper_margin = 7,
  131. .lower_margin = 9,
  132. .hsync_len = 1,
  133. .vsync_len = 1,
  134. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  135. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  136. FB_SYNC_CLK_IDLE_EN,
  137. .vmode = FB_VMODE_NONINTERLACED,
  138. .flag = 0,
  139. }, {
  140. /* 240x33 @ 60 Hz */
  141. .name = "Sharp-CLI",
  142. .refresh = 60,
  143. .xres = 240,
  144. .yres = 33,
  145. .pixclock = 185925,
  146. .left_margin = 9,
  147. .right_margin = 16,
  148. .upper_margin = 7,
  149. .lower_margin = 9 + 287,
  150. .hsync_len = 1,
  151. .vsync_len = 1,
  152. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_SHARP_MODE |
  153. FB_SYNC_CLK_INVERT | FB_SYNC_DATA_INVERT |
  154. FB_SYNC_CLK_IDLE_EN,
  155. .vmode = FB_VMODE_NONINTERLACED,
  156. .flag = 0,
  157. }, {
  158. /* 640x480 @ 60 Hz */
  159. .name = "NEC-VGA",
  160. .refresh = 60,
  161. .xres = 640,
  162. .yres = 480,
  163. .pixclock = 38255,
  164. .left_margin = 144,
  165. .right_margin = 0,
  166. .upper_margin = 34,
  167. .lower_margin = 40,
  168. .hsync_len = 1,
  169. .vsync_len = 1,
  170. .sync = FB_SYNC_VERT_HIGH_ACT | FB_SYNC_OE_ACT_HIGH,
  171. .vmode = FB_VMODE_NONINTERLACED,
  172. .flag = 0,
  173. }, {
  174. /* NTSC TV output */
  175. .name = "TV-NTSC",
  176. .refresh = 60,
  177. .xres = 640,
  178. .yres = 480,
  179. .pixclock = 37538,
  180. .left_margin = 38,
  181. .right_margin = 858 - 640 - 38 - 3,
  182. .upper_margin = 36,
  183. .lower_margin = 518 - 480 - 36 - 1,
  184. .hsync_len = 3,
  185. .vsync_len = 1,
  186. .sync = 0,
  187. .vmode = FB_VMODE_NONINTERLACED,
  188. .flag = 0,
  189. }, {
  190. /* PAL TV output */
  191. .name = "TV-PAL",
  192. .refresh = 50,
  193. .xres = 640,
  194. .yres = 480,
  195. .pixclock = 37538,
  196. .left_margin = 38,
  197. .right_margin = 960 - 640 - 38 - 32,
  198. .upper_margin = 32,
  199. .lower_margin = 555 - 480 - 32 - 3,
  200. .hsync_len = 32,
  201. .vsync_len = 3,
  202. .sync = 0,
  203. .vmode = FB_VMODE_NONINTERLACED,
  204. .flag = 0,
  205. }, {
  206. /* TV output VGA mode, 640x480 @ 65 Hz */
  207. .name = "TV-VGA",
  208. .refresh = 60,
  209. .xres = 640,
  210. .yres = 480,
  211. .pixclock = 40574,
  212. .left_margin = 35,
  213. .right_margin = 45,
  214. .upper_margin = 9,
  215. .lower_margin = 1,
  216. .hsync_len = 46,
  217. .vsync_len = 5,
  218. .sync = 0,
  219. .vmode = FB_VMODE_NONINTERLACED,
  220. .flag = 0,
  221. },
  222. };
  223. struct mx3fb_data {
  224. struct fb_info *fbi;
  225. int backlight_level;
  226. void __iomem *reg_base;
  227. spinlock_t lock;
  228. struct device *dev;
  229. uint32_t h_start_width;
  230. uint32_t v_start_width;
  231. };
  232. struct dma_chan_request {
  233. struct mx3fb_data *mx3fb;
  234. enum ipu_channel id;
  235. };
  236. /* MX3 specific framebuffer information. */
  237. struct mx3fb_info {
  238. int blank;
  239. enum ipu_channel ipu_ch;
  240. uint32_t cur_ipu_buf;
  241. u32 pseudo_palette[16];
  242. struct completion flip_cmpl;
  243. struct mutex mutex; /* Protects fb-ops */
  244. struct mx3fb_data *mx3fb;
  245. struct idmac_channel *idmac_channel;
  246. struct dma_async_tx_descriptor *txd;
  247. dma_cookie_t cookie;
  248. struct scatterlist sg[2];
  249. u32 sync; /* preserve var->sync flags */
  250. };
  251. static void mx3fb_dma_done(void *);
  252. /* Used fb-mode and bpp. Can be set on kernel command line, therefore file-static. */
  253. static const char *fb_mode;
  254. static unsigned long default_bpp = 16;
  255. static u32 mx3fb_read_reg(struct mx3fb_data *mx3fb, unsigned long reg)
  256. {
  257. return __raw_readl(mx3fb->reg_base + reg);
  258. }
  259. static void mx3fb_write_reg(struct mx3fb_data *mx3fb, u32 value, unsigned long reg)
  260. {
  261. __raw_writel(value, mx3fb->reg_base + reg);
  262. }
  263. static const uint32_t di_mappings[] = {
  264. 0x1600AAAA, 0x00E05555, 0x00070000, 3, /* RGB888 */
  265. 0x0005000F, 0x000B000F, 0x0011000F, 1, /* RGB666 */
  266. 0x0011000F, 0x000B000F, 0x0005000F, 1, /* BGR666 */
  267. 0x0004003F, 0x000A000F, 0x000F003F, 1 /* RGB565 */
  268. };
  269. static void sdc_fb_init(struct mx3fb_info *fbi)
  270. {
  271. struct mx3fb_data *mx3fb = fbi->mx3fb;
  272. uint32_t reg;
  273. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  274. mx3fb_write_reg(mx3fb, reg | SDC_COM_BG_EN, SDC_COM_CONF);
  275. }
  276. /* Returns enabled flag before uninit */
  277. static uint32_t sdc_fb_uninit(struct mx3fb_info *fbi)
  278. {
  279. struct mx3fb_data *mx3fb = fbi->mx3fb;
  280. uint32_t reg;
  281. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  282. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_BG_EN, SDC_COM_CONF);
  283. return reg & SDC_COM_BG_EN;
  284. }
  285. static void sdc_enable_channel(struct mx3fb_info *mx3_fbi)
  286. {
  287. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  288. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  289. struct dma_chan *dma_chan = &ichan->dma_chan;
  290. unsigned long flags;
  291. dma_cookie_t cookie;
  292. dev_dbg(mx3fb->dev, "mx3fbi %p, desc %p, sg %p\n", mx3_fbi,
  293. to_tx_desc(mx3_fbi->txd), to_tx_desc(mx3_fbi->txd)->sg);
  294. /* This enables the channel */
  295. if (mx3_fbi->cookie < 0) {
  296. mx3_fbi->txd = dma_chan->device->device_prep_slave_sg(dma_chan,
  297. &mx3_fbi->sg[0], 1, DMA_TO_DEVICE, DMA_PREP_INTERRUPT);
  298. if (!mx3_fbi->txd) {
  299. dev_err(mx3fb->dev, "Cannot allocate descriptor on %d\n",
  300. dma_chan->chan_id);
  301. return;
  302. }
  303. mx3_fbi->txd->callback_param = mx3_fbi->txd;
  304. mx3_fbi->txd->callback = mx3fb_dma_done;
  305. cookie = mx3_fbi->txd->tx_submit(mx3_fbi->txd);
  306. dev_dbg(mx3fb->dev, "%d: Submit %p #%d [%c]\n", __LINE__,
  307. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  308. } else {
  309. if (!mx3_fbi->txd || !mx3_fbi->txd->tx_submit) {
  310. dev_err(mx3fb->dev, "Cannot enable channel %d\n",
  311. dma_chan->chan_id);
  312. return;
  313. }
  314. /* Just re-activate the same buffer */
  315. dma_async_issue_pending(dma_chan);
  316. cookie = mx3_fbi->cookie;
  317. dev_dbg(mx3fb->dev, "%d: Re-submit %p #%d [%c]\n", __LINE__,
  318. mx3_fbi->txd, cookie, list_empty(&ichan->queue) ? '-' : '+');
  319. }
  320. if (cookie >= 0) {
  321. spin_lock_irqsave(&mx3fb->lock, flags);
  322. sdc_fb_init(mx3_fbi);
  323. mx3_fbi->cookie = cookie;
  324. spin_unlock_irqrestore(&mx3fb->lock, flags);
  325. }
  326. /*
  327. * Attention! Without this msleep the channel keeps generating
  328. * interrupts. Next sdc_set_brightness() is going to be called
  329. * from mx3fb_blank().
  330. */
  331. msleep(2);
  332. }
  333. static void sdc_disable_channel(struct mx3fb_info *mx3_fbi)
  334. {
  335. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  336. uint32_t enabled;
  337. unsigned long flags;
  338. spin_lock_irqsave(&mx3fb->lock, flags);
  339. enabled = sdc_fb_uninit(mx3_fbi);
  340. spin_unlock_irqrestore(&mx3fb->lock, flags);
  341. mx3_fbi->txd->chan->device->device_terminate_all(mx3_fbi->txd->chan);
  342. mx3_fbi->txd = NULL;
  343. mx3_fbi->cookie = -EINVAL;
  344. }
  345. /**
  346. * sdc_set_window_pos() - set window position of the respective plane.
  347. * @mx3fb: mx3fb context.
  348. * @channel: IPU DMAC channel ID.
  349. * @x_pos: X coordinate relative to the top left corner to place window at.
  350. * @y_pos: Y coordinate relative to the top left corner to place window at.
  351. * @return: 0 on success or negative error code on failure.
  352. */
  353. static int sdc_set_window_pos(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  354. int16_t x_pos, int16_t y_pos)
  355. {
  356. x_pos += mx3fb->h_start_width;
  357. y_pos += mx3fb->v_start_width;
  358. if (channel != IDMAC_SDC_0)
  359. return -EINVAL;
  360. mx3fb_write_reg(mx3fb, (x_pos << 16) | y_pos, SDC_BG_POS);
  361. return 0;
  362. }
  363. /**
  364. * sdc_init_panel() - initialize a synchronous LCD panel.
  365. * @mx3fb: mx3fb context.
  366. * @panel: panel type.
  367. * @pixel_clk: desired pixel clock frequency in Hz.
  368. * @width: width of panel in pixels.
  369. * @height: height of panel in pixels.
  370. * @pixel_fmt: pixel format of buffer as FOURCC ASCII code.
  371. * @h_start_width: number of pixel clocks between the HSYNC signal pulse
  372. * and the start of valid data.
  373. * @h_sync_width: width of the HSYNC signal in units of pixel clocks.
  374. * @h_end_width: number of pixel clocks between the end of valid data
  375. * and the HSYNC signal for next line.
  376. * @v_start_width: number of lines between the VSYNC signal pulse and the
  377. * start of valid data.
  378. * @v_sync_width: width of the VSYNC signal in units of lines
  379. * @v_end_width: number of lines between the end of valid data and the
  380. * VSYNC signal for next frame.
  381. * @sig: bitfield of signal polarities for LCD interface.
  382. * @return: 0 on success or negative error code on failure.
  383. */
  384. static int sdc_init_panel(struct mx3fb_data *mx3fb, enum ipu_panel panel,
  385. uint32_t pixel_clk,
  386. uint16_t width, uint16_t height,
  387. enum pixel_fmt pixel_fmt,
  388. uint16_t h_start_width, uint16_t h_sync_width,
  389. uint16_t h_end_width, uint16_t v_start_width,
  390. uint16_t v_sync_width, uint16_t v_end_width,
  391. struct ipu_di_signal_cfg sig)
  392. {
  393. unsigned long lock_flags;
  394. uint32_t reg;
  395. uint32_t old_conf;
  396. uint32_t div;
  397. struct clk *ipu_clk;
  398. dev_dbg(mx3fb->dev, "panel size = %d x %d", width, height);
  399. if (v_sync_width == 0 || h_sync_width == 0)
  400. return -EINVAL;
  401. /* Init panel size and blanking periods */
  402. reg = ((uint32_t) (h_sync_width - 1) << 26) |
  403. ((uint32_t) (width + h_start_width + h_end_width - 1) << 16);
  404. mx3fb_write_reg(mx3fb, reg, SDC_HOR_CONF);
  405. #ifdef DEBUG
  406. printk(KERN_CONT " hor_conf %x,", reg);
  407. #endif
  408. reg = ((uint32_t) (v_sync_width - 1) << 26) | SDC_V_SYNC_WIDTH_L |
  409. ((uint32_t) (height + v_start_width + v_end_width - 1) << 16);
  410. mx3fb_write_reg(mx3fb, reg, SDC_VER_CONF);
  411. #ifdef DEBUG
  412. printk(KERN_CONT " ver_conf %x\n", reg);
  413. #endif
  414. mx3fb->h_start_width = h_start_width;
  415. mx3fb->v_start_width = v_start_width;
  416. switch (panel) {
  417. case IPU_PANEL_SHARP_TFT:
  418. mx3fb_write_reg(mx3fb, 0x00FD0102L, SDC_SHARP_CONF_1);
  419. mx3fb_write_reg(mx3fb, 0x00F500F4L, SDC_SHARP_CONF_2);
  420. mx3fb_write_reg(mx3fb, SDC_COM_SHARP | SDC_COM_TFT_COLOR, SDC_COM_CONF);
  421. break;
  422. case IPU_PANEL_TFT:
  423. mx3fb_write_reg(mx3fb, SDC_COM_TFT_COLOR, SDC_COM_CONF);
  424. break;
  425. default:
  426. return -EINVAL;
  427. }
  428. /* Init clocking */
  429. /*
  430. * Calculate divider: fractional part is 4 bits so simply multiple by
  431. * 24 to get fractional part, as long as we stay under ~250MHz and on
  432. * i.MX31 it (HSP_CLK) is <= 178MHz. Currently 128.267MHz
  433. */
  434. dev_dbg(mx3fb->dev, "pixel clk = %d\n", pixel_clk);
  435. ipu_clk = clk_get(mx3fb->dev, "ipu_clk");
  436. div = clk_get_rate(ipu_clk) * 16 / pixel_clk;
  437. clk_put(ipu_clk);
  438. if (div < 0x40) { /* Divider less than 4 */
  439. dev_dbg(mx3fb->dev,
  440. "InitPanel() - Pixel clock divider less than 4\n");
  441. div = 0x40;
  442. }
  443. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  444. /*
  445. * DISP3_IF_CLK_DOWN_WR is half the divider value and 2 fraction bits
  446. * fewer. Subtract 1 extra from DISP3_IF_CLK_DOWN_WR based on timing
  447. * debug. DISP3_IF_CLK_UP_WR is 0
  448. */
  449. mx3fb_write_reg(mx3fb, (((div / 8) - 1) << 22) | div, DI_DISP3_TIME_CONF);
  450. /* DI settings */
  451. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF) & 0x78FFFFFF;
  452. old_conf |= sig.datamask_en << DI_D3_DATAMSK_SHIFT |
  453. sig.clksel_en << DI_D3_CLK_SEL_SHIFT |
  454. sig.clkidle_en << DI_D3_CLK_IDLE_SHIFT;
  455. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_IF_CONF);
  456. old_conf = mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL) & 0xE0FFFFFF;
  457. old_conf |= sig.data_pol << DI_D3_DATA_POL_SHIFT |
  458. sig.clk_pol << DI_D3_CLK_POL_SHIFT |
  459. sig.enable_pol << DI_D3_DRDY_SHARP_POL_SHIFT |
  460. sig.Hsync_pol << DI_D3_HSYNC_POL_SHIFT |
  461. sig.Vsync_pol << DI_D3_VSYNC_POL_SHIFT;
  462. mx3fb_write_reg(mx3fb, old_conf, DI_DISP_SIG_POL);
  463. switch (pixel_fmt) {
  464. case IPU_PIX_FMT_RGB24:
  465. mx3fb_write_reg(mx3fb, di_mappings[0], DI_DISP3_B0_MAP);
  466. mx3fb_write_reg(mx3fb, di_mappings[1], DI_DISP3_B1_MAP);
  467. mx3fb_write_reg(mx3fb, di_mappings[2], DI_DISP3_B2_MAP);
  468. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  469. ((di_mappings[3] - 1) << 12), DI_DISP_ACC_CC);
  470. break;
  471. case IPU_PIX_FMT_RGB666:
  472. mx3fb_write_reg(mx3fb, di_mappings[4], DI_DISP3_B0_MAP);
  473. mx3fb_write_reg(mx3fb, di_mappings[5], DI_DISP3_B1_MAP);
  474. mx3fb_write_reg(mx3fb, di_mappings[6], DI_DISP3_B2_MAP);
  475. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  476. ((di_mappings[7] - 1) << 12), DI_DISP_ACC_CC);
  477. break;
  478. case IPU_PIX_FMT_BGR666:
  479. mx3fb_write_reg(mx3fb, di_mappings[8], DI_DISP3_B0_MAP);
  480. mx3fb_write_reg(mx3fb, di_mappings[9], DI_DISP3_B1_MAP);
  481. mx3fb_write_reg(mx3fb, di_mappings[10], DI_DISP3_B2_MAP);
  482. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  483. ((di_mappings[11] - 1) << 12), DI_DISP_ACC_CC);
  484. break;
  485. default:
  486. mx3fb_write_reg(mx3fb, di_mappings[12], DI_DISP3_B0_MAP);
  487. mx3fb_write_reg(mx3fb, di_mappings[13], DI_DISP3_B1_MAP);
  488. mx3fb_write_reg(mx3fb, di_mappings[14], DI_DISP3_B2_MAP);
  489. mx3fb_write_reg(mx3fb, mx3fb_read_reg(mx3fb, DI_DISP_ACC_CC) |
  490. ((di_mappings[15] - 1) << 12), DI_DISP_ACC_CC);
  491. break;
  492. }
  493. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  494. dev_dbg(mx3fb->dev, "DI_DISP_IF_CONF = 0x%08X\n",
  495. mx3fb_read_reg(mx3fb, DI_DISP_IF_CONF));
  496. dev_dbg(mx3fb->dev, "DI_DISP_SIG_POL = 0x%08X\n",
  497. mx3fb_read_reg(mx3fb, DI_DISP_SIG_POL));
  498. dev_dbg(mx3fb->dev, "DI_DISP3_TIME_CONF = 0x%08X\n",
  499. mx3fb_read_reg(mx3fb, DI_DISP3_TIME_CONF));
  500. return 0;
  501. }
  502. /**
  503. * sdc_set_color_key() - set the transparent color key for SDC graphic plane.
  504. * @mx3fb: mx3fb context.
  505. * @channel: IPU DMAC channel ID.
  506. * @enable: boolean to enable or disable color keyl.
  507. * @color_key: 24-bit RGB color to use as transparent color key.
  508. * @return: 0 on success or negative error code on failure.
  509. */
  510. static int sdc_set_color_key(struct mx3fb_data *mx3fb, enum ipu_channel channel,
  511. bool enable, uint32_t color_key)
  512. {
  513. uint32_t reg, sdc_conf;
  514. unsigned long lock_flags;
  515. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  516. sdc_conf = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  517. if (channel == IDMAC_SDC_0)
  518. sdc_conf &= ~SDC_COM_GWSEL;
  519. else
  520. sdc_conf |= SDC_COM_GWSEL;
  521. if (enable) {
  522. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0xFF000000L;
  523. mx3fb_write_reg(mx3fb, reg | (color_key & 0x00FFFFFFL),
  524. SDC_GW_CTRL);
  525. sdc_conf |= SDC_COM_KEY_COLOR_G;
  526. } else {
  527. sdc_conf &= ~SDC_COM_KEY_COLOR_G;
  528. }
  529. mx3fb_write_reg(mx3fb, sdc_conf, SDC_COM_CONF);
  530. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  531. return 0;
  532. }
  533. /**
  534. * sdc_set_global_alpha() - set global alpha blending modes.
  535. * @mx3fb: mx3fb context.
  536. * @enable: boolean to enable or disable global alpha blending. If disabled,
  537. * per pixel blending is used.
  538. * @alpha: global alpha value.
  539. * @return: 0 on success or negative error code on failure.
  540. */
  541. static int sdc_set_global_alpha(struct mx3fb_data *mx3fb, bool enable, uint8_t alpha)
  542. {
  543. uint32_t reg;
  544. unsigned long lock_flags;
  545. spin_lock_irqsave(&mx3fb->lock, lock_flags);
  546. if (enable) {
  547. reg = mx3fb_read_reg(mx3fb, SDC_GW_CTRL) & 0x00FFFFFFL;
  548. mx3fb_write_reg(mx3fb, reg | ((uint32_t) alpha << 24), SDC_GW_CTRL);
  549. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  550. mx3fb_write_reg(mx3fb, reg | SDC_COM_GLB_A, SDC_COM_CONF);
  551. } else {
  552. reg = mx3fb_read_reg(mx3fb, SDC_COM_CONF);
  553. mx3fb_write_reg(mx3fb, reg & ~SDC_COM_GLB_A, SDC_COM_CONF);
  554. }
  555. spin_unlock_irqrestore(&mx3fb->lock, lock_flags);
  556. return 0;
  557. }
  558. static void sdc_set_brightness(struct mx3fb_data *mx3fb, uint8_t value)
  559. {
  560. /* This might be board-specific */
  561. mx3fb_write_reg(mx3fb, 0x03000000UL | value << 16, SDC_PWM_CTRL);
  562. return;
  563. }
  564. static uint32_t bpp_to_pixfmt(int bpp)
  565. {
  566. uint32_t pixfmt = 0;
  567. switch (bpp) {
  568. case 24:
  569. pixfmt = IPU_PIX_FMT_BGR24;
  570. break;
  571. case 32:
  572. pixfmt = IPU_PIX_FMT_BGR32;
  573. break;
  574. case 16:
  575. pixfmt = IPU_PIX_FMT_RGB565;
  576. break;
  577. }
  578. return pixfmt;
  579. }
  580. static int mx3fb_blank(int blank, struct fb_info *fbi);
  581. static int mx3fb_map_video_memory(struct fb_info *fbi);
  582. static int mx3fb_unmap_video_memory(struct fb_info *fbi);
  583. /**
  584. * mx3fb_set_fix() - set fixed framebuffer parameters from variable settings.
  585. * @info: framebuffer information pointer
  586. * @return: 0 on success or negative error code on failure.
  587. */
  588. static int mx3fb_set_fix(struct fb_info *fbi)
  589. {
  590. struct fb_fix_screeninfo *fix = &fbi->fix;
  591. struct fb_var_screeninfo *var = &fbi->var;
  592. strncpy(fix->id, "DISP3 BG", 8);
  593. fix->line_length = var->xres_virtual * var->bits_per_pixel / 8;
  594. fix->type = FB_TYPE_PACKED_PIXELS;
  595. fix->accel = FB_ACCEL_NONE;
  596. fix->visual = FB_VISUAL_TRUECOLOR;
  597. fix->xpanstep = 1;
  598. fix->ypanstep = 1;
  599. return 0;
  600. }
  601. static void mx3fb_dma_done(void *arg)
  602. {
  603. struct idmac_tx_desc *tx_desc = to_tx_desc(arg);
  604. struct dma_chan *chan = tx_desc->txd.chan;
  605. struct idmac_channel *ichannel = to_idmac_chan(chan);
  606. struct mx3fb_data *mx3fb = ichannel->client;
  607. struct mx3fb_info *mx3_fbi = mx3fb->fbi->par;
  608. dev_dbg(mx3fb->dev, "irq %d callback\n", ichannel->eof_irq);
  609. /* We only need one interrupt, it will be re-enabled as needed */
  610. disable_irq(ichannel->eof_irq);
  611. complete(&mx3_fbi->flip_cmpl);
  612. }
  613. /**
  614. * mx3fb_set_par() - set framebuffer parameters and change the operating mode.
  615. * @fbi: framebuffer information pointer.
  616. * @return: 0 on success or negative error code on failure.
  617. */
  618. static int mx3fb_set_par(struct fb_info *fbi)
  619. {
  620. u32 mem_len;
  621. struct ipu_di_signal_cfg sig_cfg;
  622. enum ipu_panel mode = IPU_PANEL_TFT;
  623. struct mx3fb_info *mx3_fbi = fbi->par;
  624. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  625. struct idmac_channel *ichan = mx3_fbi->idmac_channel;
  626. struct idmac_video_param *video = &ichan->params.video;
  627. struct scatterlist *sg = mx3_fbi->sg;
  628. size_t screen_size;
  629. dev_dbg(mx3fb->dev, "%s [%c]\n", __func__, list_empty(&ichan->queue) ? '-' : '+');
  630. mutex_lock(&mx3_fbi->mutex);
  631. /* Total cleanup */
  632. if (mx3_fbi->txd)
  633. sdc_disable_channel(mx3_fbi);
  634. mx3fb_set_fix(fbi);
  635. mem_len = fbi->var.yres_virtual * fbi->fix.line_length;
  636. if (mem_len > fbi->fix.smem_len) {
  637. if (fbi->fix.smem_start)
  638. mx3fb_unmap_video_memory(fbi);
  639. fbi->fix.smem_len = mem_len;
  640. if (mx3fb_map_video_memory(fbi) < 0) {
  641. mutex_unlock(&mx3_fbi->mutex);
  642. return -ENOMEM;
  643. }
  644. }
  645. screen_size = fbi->fix.line_length * fbi->var.yres;
  646. sg_init_table(&sg[0], 1);
  647. sg_init_table(&sg[1], 1);
  648. sg_dma_address(&sg[0]) = fbi->fix.smem_start;
  649. sg_set_page(&sg[0], virt_to_page(fbi->screen_base),
  650. fbi->fix.smem_len,
  651. offset_in_page(fbi->screen_base));
  652. if (mx3_fbi->ipu_ch == IDMAC_SDC_0) {
  653. memset(&sig_cfg, 0, sizeof(sig_cfg));
  654. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  655. sig_cfg.Hsync_pol = true;
  656. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  657. sig_cfg.Vsync_pol = true;
  658. if (fbi->var.sync & FB_SYNC_CLK_INVERT)
  659. sig_cfg.clk_pol = true;
  660. if (fbi->var.sync & FB_SYNC_DATA_INVERT)
  661. sig_cfg.data_pol = true;
  662. if (fbi->var.sync & FB_SYNC_OE_ACT_HIGH)
  663. sig_cfg.enable_pol = true;
  664. if (fbi->var.sync & FB_SYNC_CLK_IDLE_EN)
  665. sig_cfg.clkidle_en = true;
  666. if (fbi->var.sync & FB_SYNC_CLK_SEL_EN)
  667. sig_cfg.clksel_en = true;
  668. if (fbi->var.sync & FB_SYNC_SHARP_MODE)
  669. mode = IPU_PANEL_SHARP_TFT;
  670. dev_dbg(fbi->device, "pixclock = %ul Hz\n",
  671. (u32) (PICOS2KHZ(fbi->var.pixclock) * 1000UL));
  672. if (sdc_init_panel(mx3fb, mode,
  673. (PICOS2KHZ(fbi->var.pixclock)) * 1000UL,
  674. fbi->var.xres, fbi->var.yres,
  675. (fbi->var.sync & FB_SYNC_SWAP_RGB) ?
  676. IPU_PIX_FMT_BGR666 : IPU_PIX_FMT_RGB666,
  677. fbi->var.left_margin,
  678. fbi->var.hsync_len,
  679. fbi->var.right_margin +
  680. fbi->var.hsync_len,
  681. fbi->var.upper_margin,
  682. fbi->var.vsync_len,
  683. fbi->var.lower_margin +
  684. fbi->var.vsync_len, sig_cfg) != 0) {
  685. mutex_unlock(&mx3_fbi->mutex);
  686. dev_err(fbi->device,
  687. "mx3fb: Error initializing panel.\n");
  688. return -EINVAL;
  689. }
  690. }
  691. sdc_set_window_pos(mx3fb, mx3_fbi->ipu_ch, 0, 0);
  692. mx3_fbi->cur_ipu_buf = 0;
  693. video->out_pixel_fmt = bpp_to_pixfmt(fbi->var.bits_per_pixel);
  694. video->out_width = fbi->var.xres;
  695. video->out_height = fbi->var.yres;
  696. video->out_stride = fbi->var.xres_virtual;
  697. if (mx3_fbi->blank == FB_BLANK_UNBLANK)
  698. sdc_enable_channel(mx3_fbi);
  699. mutex_unlock(&mx3_fbi->mutex);
  700. return 0;
  701. }
  702. /**
  703. * mx3fb_check_var() - check and adjust framebuffer variable parameters.
  704. * @var: framebuffer variable parameters
  705. * @fbi: framebuffer information pointer
  706. */
  707. static int mx3fb_check_var(struct fb_var_screeninfo *var, struct fb_info *fbi)
  708. {
  709. struct mx3fb_info *mx3_fbi = fbi->par;
  710. u32 vtotal;
  711. u32 htotal;
  712. dev_dbg(fbi->device, "%s\n", __func__);
  713. if (var->xres_virtual < var->xres)
  714. var->xres_virtual = var->xres;
  715. if (var->yres_virtual < var->yres)
  716. var->yres_virtual = var->yres;
  717. if ((var->bits_per_pixel != 32) && (var->bits_per_pixel != 24) &&
  718. (var->bits_per_pixel != 16))
  719. var->bits_per_pixel = default_bpp;
  720. switch (var->bits_per_pixel) {
  721. case 16:
  722. var->red.length = 5;
  723. var->red.offset = 11;
  724. var->red.msb_right = 0;
  725. var->green.length = 6;
  726. var->green.offset = 5;
  727. var->green.msb_right = 0;
  728. var->blue.length = 5;
  729. var->blue.offset = 0;
  730. var->blue.msb_right = 0;
  731. var->transp.length = 0;
  732. var->transp.offset = 0;
  733. var->transp.msb_right = 0;
  734. break;
  735. case 24:
  736. var->red.length = 8;
  737. var->red.offset = 16;
  738. var->red.msb_right = 0;
  739. var->green.length = 8;
  740. var->green.offset = 8;
  741. var->green.msb_right = 0;
  742. var->blue.length = 8;
  743. var->blue.offset = 0;
  744. var->blue.msb_right = 0;
  745. var->transp.length = 0;
  746. var->transp.offset = 0;
  747. var->transp.msb_right = 0;
  748. break;
  749. case 32:
  750. var->red.length = 8;
  751. var->red.offset = 16;
  752. var->red.msb_right = 0;
  753. var->green.length = 8;
  754. var->green.offset = 8;
  755. var->green.msb_right = 0;
  756. var->blue.length = 8;
  757. var->blue.offset = 0;
  758. var->blue.msb_right = 0;
  759. var->transp.length = 8;
  760. var->transp.offset = 24;
  761. var->transp.msb_right = 0;
  762. break;
  763. }
  764. if (var->pixclock < 1000) {
  765. htotal = var->xres + var->right_margin + var->hsync_len +
  766. var->left_margin;
  767. vtotal = var->yres + var->lower_margin + var->vsync_len +
  768. var->upper_margin;
  769. var->pixclock = (vtotal * htotal * 6UL) / 100UL;
  770. var->pixclock = KHZ2PICOS(var->pixclock);
  771. dev_dbg(fbi->device, "pixclock set for 60Hz refresh = %u ps\n",
  772. var->pixclock);
  773. }
  774. var->height = -1;
  775. var->width = -1;
  776. var->grayscale = 0;
  777. /* Preserve sync flags */
  778. var->sync |= mx3_fbi->sync;
  779. mx3_fbi->sync |= var->sync;
  780. return 0;
  781. }
  782. static u32 chan_to_field(unsigned int chan, struct fb_bitfield *bf)
  783. {
  784. chan &= 0xffff;
  785. chan >>= 16 - bf->length;
  786. return chan << bf->offset;
  787. }
  788. static int mx3fb_setcolreg(unsigned int regno, unsigned int red,
  789. unsigned int green, unsigned int blue,
  790. unsigned int trans, struct fb_info *fbi)
  791. {
  792. struct mx3fb_info *mx3_fbi = fbi->par;
  793. u32 val;
  794. int ret = 1;
  795. dev_dbg(fbi->device, "%s\n", __func__);
  796. mutex_lock(&mx3_fbi->mutex);
  797. /*
  798. * If greyscale is true, then we convert the RGB value
  799. * to greyscale no matter what visual we are using.
  800. */
  801. if (fbi->var.grayscale)
  802. red = green = blue = (19595 * red + 38470 * green +
  803. 7471 * blue) >> 16;
  804. switch (fbi->fix.visual) {
  805. case FB_VISUAL_TRUECOLOR:
  806. /*
  807. * 16-bit True Colour. We encode the RGB value
  808. * according to the RGB bitfield information.
  809. */
  810. if (regno < 16) {
  811. u32 *pal = fbi->pseudo_palette;
  812. val = chan_to_field(red, &fbi->var.red);
  813. val |= chan_to_field(green, &fbi->var.green);
  814. val |= chan_to_field(blue, &fbi->var.blue);
  815. pal[regno] = val;
  816. ret = 0;
  817. }
  818. break;
  819. case FB_VISUAL_STATIC_PSEUDOCOLOR:
  820. case FB_VISUAL_PSEUDOCOLOR:
  821. break;
  822. }
  823. mutex_unlock(&mx3_fbi->mutex);
  824. return ret;
  825. }
  826. /**
  827. * mx3fb_blank() - blank the display.
  828. */
  829. static int mx3fb_blank(int blank, struct fb_info *fbi)
  830. {
  831. struct mx3fb_info *mx3_fbi = fbi->par;
  832. struct mx3fb_data *mx3fb = mx3_fbi->mx3fb;
  833. dev_dbg(fbi->device, "%s\n", __func__);
  834. dev_dbg(fbi->device, "blank = %d\n", blank);
  835. if (mx3_fbi->blank == blank)
  836. return 0;
  837. mutex_lock(&mx3_fbi->mutex);
  838. mx3_fbi->blank = blank;
  839. switch (blank) {
  840. case FB_BLANK_POWERDOWN:
  841. case FB_BLANK_VSYNC_SUSPEND:
  842. case FB_BLANK_HSYNC_SUSPEND:
  843. case FB_BLANK_NORMAL:
  844. sdc_disable_channel(mx3_fbi);
  845. sdc_set_brightness(mx3fb, 0);
  846. break;
  847. case FB_BLANK_UNBLANK:
  848. sdc_enable_channel(mx3_fbi);
  849. sdc_set_brightness(mx3fb, mx3fb->backlight_level);
  850. break;
  851. }
  852. mutex_unlock(&mx3_fbi->mutex);
  853. return 0;
  854. }
  855. /**
  856. * mx3fb_pan_display() - pan or wrap the display
  857. * @var: variable screen buffer information.
  858. * @info: framebuffer information pointer.
  859. *
  860. * We look only at xoffset, yoffset and the FB_VMODE_YWRAP flag
  861. */
  862. static int mx3fb_pan_display(struct fb_var_screeninfo *var,
  863. struct fb_info *fbi)
  864. {
  865. struct mx3fb_info *mx3_fbi = fbi->par;
  866. u32 y_bottom;
  867. unsigned long base;
  868. off_t offset;
  869. dma_cookie_t cookie;
  870. struct scatterlist *sg = mx3_fbi->sg;
  871. struct dma_chan *dma_chan = &mx3_fbi->idmac_channel->dma_chan;
  872. struct dma_async_tx_descriptor *txd;
  873. int ret;
  874. dev_dbg(fbi->device, "%s [%c]\n", __func__,
  875. list_empty(&mx3_fbi->idmac_channel->queue) ? '-' : '+');
  876. if (var->xoffset > 0) {
  877. dev_dbg(fbi->device, "x panning not supported\n");
  878. return -EINVAL;
  879. }
  880. if (fbi->var.xoffset == var->xoffset &&
  881. fbi->var.yoffset == var->yoffset)
  882. return 0; /* No change, do nothing */
  883. y_bottom = var->yoffset;
  884. if (!(var->vmode & FB_VMODE_YWRAP))
  885. y_bottom += var->yres;
  886. if (y_bottom > fbi->var.yres_virtual)
  887. return -EINVAL;
  888. mutex_lock(&mx3_fbi->mutex);
  889. offset = (var->yoffset * var->xres_virtual + var->xoffset) *
  890. (var->bits_per_pixel / 8);
  891. base = fbi->fix.smem_start + offset;
  892. dev_dbg(fbi->device, "Updating SDC BG buf %d address=0x%08lX\n",
  893. mx3_fbi->cur_ipu_buf, base);
  894. /*
  895. * We enable the End of Frame interrupt, which will free a tx-descriptor,
  896. * which we will need for the next device_prep_slave_sg(). The
  897. * IRQ-handler will disable the IRQ again.
  898. */
  899. init_completion(&mx3_fbi->flip_cmpl);
  900. enable_irq(mx3_fbi->idmac_channel->eof_irq);
  901. ret = wait_for_completion_timeout(&mx3_fbi->flip_cmpl, HZ / 10);
  902. if (ret <= 0) {
  903. mutex_unlock(&mx3_fbi->mutex);
  904. dev_info(fbi->device, "Panning failed due to %s\n", ret < 0 ?
  905. "user interrupt" : "timeout");
  906. return ret ? : -ETIMEDOUT;
  907. }
  908. mx3_fbi->cur_ipu_buf = !mx3_fbi->cur_ipu_buf;
  909. sg_dma_address(&sg[mx3_fbi->cur_ipu_buf]) = base;
  910. sg_set_page(&sg[mx3_fbi->cur_ipu_buf],
  911. virt_to_page(fbi->screen_base + offset), fbi->fix.smem_len,
  912. offset_in_page(fbi->screen_base + offset));
  913. txd = dma_chan->device->device_prep_slave_sg(dma_chan, sg +
  914. mx3_fbi->cur_ipu_buf, 1, DMA_TO_DEVICE, DMA_PREP_INTERRUPT);
  915. if (!txd) {
  916. dev_err(fbi->device,
  917. "Error preparing a DMA transaction descriptor.\n");
  918. mutex_unlock(&mx3_fbi->mutex);
  919. return -EIO;
  920. }
  921. txd->callback_param = txd;
  922. txd->callback = mx3fb_dma_done;
  923. /*
  924. * Emulate original mx3fb behaviour: each new call to idmac_tx_submit()
  925. * should switch to another buffer
  926. */
  927. cookie = txd->tx_submit(txd);
  928. dev_dbg(fbi->device, "%d: Submit %p #%d\n", __LINE__, txd, cookie);
  929. if (cookie < 0) {
  930. dev_err(fbi->device,
  931. "Error updating SDC buf %d to address=0x%08lX\n",
  932. mx3_fbi->cur_ipu_buf, base);
  933. mutex_unlock(&mx3_fbi->mutex);
  934. return -EIO;
  935. }
  936. if (mx3_fbi->txd)
  937. async_tx_ack(mx3_fbi->txd);
  938. mx3_fbi->txd = txd;
  939. fbi->var.xoffset = var->xoffset;
  940. fbi->var.yoffset = var->yoffset;
  941. if (var->vmode & FB_VMODE_YWRAP)
  942. fbi->var.vmode |= FB_VMODE_YWRAP;
  943. else
  944. fbi->var.vmode &= ~FB_VMODE_YWRAP;
  945. mutex_unlock(&mx3_fbi->mutex);
  946. dev_dbg(fbi->device, "Update complete\n");
  947. return 0;
  948. }
  949. /*
  950. * This structure contains the pointers to the control functions that are
  951. * invoked by the core framebuffer driver to perform operations like
  952. * blitting, rectangle filling, copy regions and cursor definition.
  953. */
  954. static struct fb_ops mx3fb_ops = {
  955. .owner = THIS_MODULE,
  956. .fb_set_par = mx3fb_set_par,
  957. .fb_check_var = mx3fb_check_var,
  958. .fb_setcolreg = mx3fb_setcolreg,
  959. .fb_pan_display = mx3fb_pan_display,
  960. .fb_fillrect = cfb_fillrect,
  961. .fb_copyarea = cfb_copyarea,
  962. .fb_imageblit = cfb_imageblit,
  963. .fb_blank = mx3fb_blank,
  964. };
  965. #ifdef CONFIG_PM
  966. /*
  967. * Power management hooks. Note that we won't be called from IRQ context,
  968. * unlike the blank functions above, so we may sleep.
  969. */
  970. /*
  971. * Suspends the framebuffer and blanks the screen. Power management support
  972. */
  973. static int mx3fb_suspend(struct platform_device *pdev, pm_message_t state)
  974. {
  975. struct mx3fb_data *drv_data = platform_get_drvdata(pdev);
  976. struct mx3fb_info *mx3_fbi = drv_data->fbi->par;
  977. acquire_console_sem();
  978. fb_set_suspend(drv_data->fbi, 1);
  979. release_console_sem();
  980. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  981. sdc_disable_channel(mx3_fbi);
  982. sdc_set_brightness(mx3fb, 0);
  983. }
  984. return 0;
  985. }
  986. /*
  987. * Resumes the framebuffer and unblanks the screen. Power management support
  988. */
  989. static int mx3fb_resume(struct platform_device *pdev)
  990. {
  991. struct mx3fb_data *drv_data = platform_get_drvdata(pdev);
  992. struct mx3fb_info *mx3_fbi = drv_data->fbi->par;
  993. if (mx3_fbi->blank == FB_BLANK_UNBLANK) {
  994. sdc_enable_channel(mx3_fbi);
  995. sdc_set_brightness(mx3fb, drv_data->backlight_level);
  996. }
  997. acquire_console_sem();
  998. fb_set_suspend(drv_data->fbi, 0);
  999. release_console_sem();
  1000. return 0;
  1001. }
  1002. #else
  1003. #define mx3fb_suspend NULL
  1004. #define mx3fb_resume NULL
  1005. #endif
  1006. /*
  1007. * Main framebuffer functions
  1008. */
  1009. /**
  1010. * mx3fb_map_video_memory() - allocates the DRAM memory for the frame buffer.
  1011. * @fbi: framebuffer information pointer
  1012. * @return: Error code indicating success or failure
  1013. *
  1014. * This buffer is remapped into a non-cached, non-buffered, memory region to
  1015. * allow palette and pixel writes to occur without flushing the cache. Once this
  1016. * area is remapped, all virtual memory access to the video memory should occur
  1017. * at the new region.
  1018. */
  1019. static int mx3fb_map_video_memory(struct fb_info *fbi)
  1020. {
  1021. int retval = 0;
  1022. dma_addr_t addr;
  1023. fbi->screen_base = dma_alloc_writecombine(fbi->device,
  1024. fbi->fix.smem_len,
  1025. &addr, GFP_DMA);
  1026. if (!fbi->screen_base) {
  1027. dev_err(fbi->device, "Cannot allocate %u bytes framebuffer memory\n",
  1028. fbi->fix.smem_len);
  1029. retval = -EBUSY;
  1030. goto err0;
  1031. }
  1032. fbi->fix.smem_start = addr;
  1033. dev_dbg(fbi->device, "allocated fb @ p=0x%08x, v=0x%p, size=%d.\n",
  1034. (uint32_t) fbi->fix.smem_start, fbi->screen_base, fbi->fix.smem_len);
  1035. fbi->screen_size = fbi->fix.smem_len;
  1036. /* Clear the screen */
  1037. memset((char *)fbi->screen_base, 0, fbi->fix.smem_len);
  1038. return 0;
  1039. err0:
  1040. fbi->fix.smem_len = 0;
  1041. fbi->fix.smem_start = 0;
  1042. fbi->screen_base = NULL;
  1043. return retval;
  1044. }
  1045. /**
  1046. * mx3fb_unmap_video_memory() - de-allocate frame buffer memory.
  1047. * @fbi: framebuffer information pointer
  1048. * @return: error code indicating success or failure
  1049. */
  1050. static int mx3fb_unmap_video_memory(struct fb_info *fbi)
  1051. {
  1052. dma_free_writecombine(fbi->device, fbi->fix.smem_len,
  1053. fbi->screen_base, fbi->fix.smem_start);
  1054. fbi->screen_base = 0;
  1055. fbi->fix.smem_start = 0;
  1056. fbi->fix.smem_len = 0;
  1057. return 0;
  1058. }
  1059. /**
  1060. * mx3fb_init_fbinfo() - initialize framebuffer information object.
  1061. * @return: initialized framebuffer structure.
  1062. */
  1063. static struct fb_info *mx3fb_init_fbinfo(struct device *dev, struct fb_ops *ops)
  1064. {
  1065. struct fb_info *fbi;
  1066. struct mx3fb_info *mx3fbi;
  1067. int ret;
  1068. /* Allocate sufficient memory for the fb structure */
  1069. fbi = framebuffer_alloc(sizeof(struct mx3fb_info), dev);
  1070. if (!fbi)
  1071. return NULL;
  1072. mx3fbi = fbi->par;
  1073. mx3fbi->cookie = -EINVAL;
  1074. mx3fbi->cur_ipu_buf = 0;
  1075. fbi->var.activate = FB_ACTIVATE_NOW;
  1076. fbi->fbops = ops;
  1077. fbi->flags = FBINFO_FLAG_DEFAULT;
  1078. fbi->pseudo_palette = mx3fbi->pseudo_palette;
  1079. mutex_init(&mx3fbi->mutex);
  1080. /* Allocate colormap */
  1081. ret = fb_alloc_cmap(&fbi->cmap, 16, 0);
  1082. if (ret < 0) {
  1083. framebuffer_release(fbi);
  1084. return NULL;
  1085. }
  1086. return fbi;
  1087. }
  1088. static int init_fb_chan(struct mx3fb_data *mx3fb, struct idmac_channel *ichan)
  1089. {
  1090. struct device *dev = mx3fb->dev;
  1091. struct mx3fb_platform_data *mx3fb_pdata = dev->platform_data;
  1092. const char *name = mx3fb_pdata->name;
  1093. unsigned int irq;
  1094. struct fb_info *fbi;
  1095. struct mx3fb_info *mx3fbi;
  1096. const struct fb_videomode *mode;
  1097. int ret, num_modes;
  1098. ichan->client = mx3fb;
  1099. irq = ichan->eof_irq;
  1100. if (ichan->dma_chan.chan_id != IDMAC_SDC_0)
  1101. return -EINVAL;
  1102. fbi = mx3fb_init_fbinfo(dev, &mx3fb_ops);
  1103. if (!fbi)
  1104. return -ENOMEM;
  1105. if (!fb_mode)
  1106. fb_mode = name;
  1107. if (!fb_mode) {
  1108. ret = -EINVAL;
  1109. goto emode;
  1110. }
  1111. if (mx3fb_pdata->mode && mx3fb_pdata->num_modes) {
  1112. mode = mx3fb_pdata->mode;
  1113. num_modes = mx3fb_pdata->num_modes;
  1114. } else {
  1115. mode = mx3fb_modedb;
  1116. num_modes = ARRAY_SIZE(mx3fb_modedb);
  1117. }
  1118. if (!fb_find_mode(&fbi->var, fbi, fb_mode, mode,
  1119. num_modes, NULL, default_bpp)) {
  1120. ret = -EBUSY;
  1121. goto emode;
  1122. }
  1123. fb_videomode_to_modelist(mode, num_modes, &fbi->modelist);
  1124. /* Default Y virtual size is 2x panel size */
  1125. fbi->var.yres_virtual = fbi->var.yres * 2;
  1126. mx3fb->fbi = fbi;
  1127. /* set Display Interface clock period */
  1128. mx3fb_write_reg(mx3fb, 0x00100010L, DI_HSP_CLK_PER);
  1129. /* Might need to trigger HSP clock change - see 44.3.3.8.5 */
  1130. sdc_set_brightness(mx3fb, 255);
  1131. sdc_set_global_alpha(mx3fb, true, 0xFF);
  1132. sdc_set_color_key(mx3fb, IDMAC_SDC_0, false, 0);
  1133. mx3fbi = fbi->par;
  1134. mx3fbi->idmac_channel = ichan;
  1135. mx3fbi->ipu_ch = ichan->dma_chan.chan_id;
  1136. mx3fbi->mx3fb = mx3fb;
  1137. mx3fbi->blank = FB_BLANK_NORMAL;
  1138. init_completion(&mx3fbi->flip_cmpl);
  1139. disable_irq(ichan->eof_irq);
  1140. dev_dbg(mx3fb->dev, "disabling irq %d\n", ichan->eof_irq);
  1141. ret = mx3fb_set_par(fbi);
  1142. if (ret < 0)
  1143. goto esetpar;
  1144. mx3fb_blank(FB_BLANK_UNBLANK, fbi);
  1145. dev_info(dev, "mx3fb: fb registered, using mode %s\n", fb_mode);
  1146. ret = register_framebuffer(fbi);
  1147. if (ret < 0)
  1148. goto erfb;
  1149. return 0;
  1150. erfb:
  1151. esetpar:
  1152. emode:
  1153. fb_dealloc_cmap(&fbi->cmap);
  1154. framebuffer_release(fbi);
  1155. return ret;
  1156. }
  1157. static bool chan_filter(struct dma_chan *chan, void *arg)
  1158. {
  1159. struct dma_chan_request *rq = arg;
  1160. struct device *dev;
  1161. struct mx3fb_platform_data *mx3fb_pdata;
  1162. if (!rq)
  1163. return false;
  1164. dev = rq->mx3fb->dev;
  1165. mx3fb_pdata = dev->platform_data;
  1166. return rq->id == chan->chan_id &&
  1167. mx3fb_pdata->dma_dev == chan->device->dev;
  1168. }
  1169. static void release_fbi(struct fb_info *fbi)
  1170. {
  1171. mx3fb_unmap_video_memory(fbi);
  1172. fb_dealloc_cmap(&fbi->cmap);
  1173. unregister_framebuffer(fbi);
  1174. framebuffer_release(fbi);
  1175. }
  1176. static int mx3fb_probe(struct platform_device *pdev)
  1177. {
  1178. struct device *dev = &pdev->dev;
  1179. int ret;
  1180. struct resource *sdc_reg;
  1181. struct mx3fb_data *mx3fb;
  1182. dma_cap_mask_t mask;
  1183. struct dma_chan *chan;
  1184. struct dma_chan_request rq;
  1185. /*
  1186. * Display Interface (DI) and Synchronous Display Controller (SDC)
  1187. * registers
  1188. */
  1189. sdc_reg = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1190. if (!sdc_reg)
  1191. return -EINVAL;
  1192. mx3fb = kzalloc(sizeof(*mx3fb), GFP_KERNEL);
  1193. if (!mx3fb)
  1194. return -ENOMEM;
  1195. spin_lock_init(&mx3fb->lock);
  1196. mx3fb->reg_base = ioremap(sdc_reg->start, resource_size(sdc_reg));
  1197. if (!mx3fb->reg_base) {
  1198. ret = -ENOMEM;
  1199. goto eremap;
  1200. }
  1201. pr_debug("Remapped %x to %x at %p\n", sdc_reg->start, sdc_reg->end,
  1202. mx3fb->reg_base);
  1203. /* IDMAC interface */
  1204. dmaengine_get();
  1205. mx3fb->dev = dev;
  1206. platform_set_drvdata(pdev, mx3fb);
  1207. rq.mx3fb = mx3fb;
  1208. dma_cap_zero(mask);
  1209. dma_cap_set(DMA_SLAVE, mask);
  1210. dma_cap_set(DMA_PRIVATE, mask);
  1211. rq.id = IDMAC_SDC_0;
  1212. chan = dma_request_channel(mask, chan_filter, &rq);
  1213. if (!chan) {
  1214. ret = -EBUSY;
  1215. goto ersdc0;
  1216. }
  1217. ret = init_fb_chan(mx3fb, to_idmac_chan(chan));
  1218. if (ret < 0)
  1219. goto eisdc0;
  1220. mx3fb->backlight_level = 255;
  1221. return 0;
  1222. eisdc0:
  1223. dma_release_channel(chan);
  1224. ersdc0:
  1225. dmaengine_put();
  1226. iounmap(mx3fb->reg_base);
  1227. eremap:
  1228. kfree(mx3fb);
  1229. dev_err(dev, "mx3fb: failed to register fb\n");
  1230. return ret;
  1231. }
  1232. static int mx3fb_remove(struct platform_device *dev)
  1233. {
  1234. struct mx3fb_data *mx3fb = platform_get_drvdata(dev);
  1235. struct fb_info *fbi = mx3fb->fbi;
  1236. struct mx3fb_info *mx3_fbi = fbi->par;
  1237. struct dma_chan *chan;
  1238. chan = &mx3_fbi->idmac_channel->dma_chan;
  1239. release_fbi(fbi);
  1240. dma_release_channel(chan);
  1241. dmaengine_put();
  1242. iounmap(mx3fb->reg_base);
  1243. kfree(mx3fb);
  1244. return 0;
  1245. }
  1246. static struct platform_driver mx3fb_driver = {
  1247. .driver = {
  1248. .name = MX3FB_NAME,
  1249. },
  1250. .probe = mx3fb_probe,
  1251. .remove = mx3fb_remove,
  1252. .suspend = mx3fb_suspend,
  1253. .resume = mx3fb_resume,
  1254. };
  1255. /*
  1256. * Parse user specified options (`video=mx3fb:')
  1257. * example:
  1258. * video=mx3fb:bpp=16
  1259. */
  1260. static int mx3fb_setup(void)
  1261. {
  1262. #ifndef MODULE
  1263. char *opt, *options = NULL;
  1264. if (fb_get_options("mx3fb", &options))
  1265. return -ENODEV;
  1266. if (!options || !*options)
  1267. return 0;
  1268. while ((opt = strsep(&options, ",")) != NULL) {
  1269. if (!*opt)
  1270. continue;
  1271. if (!strncmp(opt, "bpp=", 4))
  1272. default_bpp = simple_strtoul(opt + 4, NULL, 0);
  1273. else
  1274. fb_mode = opt;
  1275. }
  1276. #endif
  1277. return 0;
  1278. }
  1279. static int __init mx3fb_init(void)
  1280. {
  1281. int ret = mx3fb_setup();
  1282. if (ret < 0)
  1283. return ret;
  1284. ret = platform_driver_register(&mx3fb_driver);
  1285. return ret;
  1286. }
  1287. static void __exit mx3fb_exit(void)
  1288. {
  1289. platform_driver_unregister(&mx3fb_driver);
  1290. }
  1291. module_init(mx3fb_init);
  1292. module_exit(mx3fb_exit);
  1293. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  1294. MODULE_DESCRIPTION("MX3 framebuffer driver");
  1295. MODULE_ALIAS("platform:" MX3FB_NAME);
  1296. MODULE_LICENSE("GPL v2");