rtl8187_dev.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. * Linux device driver for RTL8187
  3. *
  4. * Copyright 2007 Michael Wu <flamingice@sourmilk.net>
  5. * Copyright 2007 Andrea Merello <andreamrl@tiscali.it>
  6. *
  7. * Based on the r8187 driver, which is:
  8. * Copyright 2005 Andrea Merello <andreamrl@tiscali.it>, et al.
  9. *
  10. * The driver was extended to the RTL8187B in 2008 by:
  11. * Herton Ronaldo Krzesinski <herton@mandriva.com.br>
  12. * Hin-Tak Leung <htl10@users.sourceforge.net>
  13. * Larry Finger <Larry.Finger@lwfinger.net>
  14. *
  15. * Magic delays and register offsets below are taken from the original
  16. * r8187 driver sources. Thanks to Realtek for their support!
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License version 2 as
  20. * published by the Free Software Foundation.
  21. */
  22. #include <linux/init.h>
  23. #include <linux/usb.h>
  24. #include <linux/delay.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/eeprom_93cx6.h>
  27. #include <net/mac80211.h>
  28. #include "rtl8187.h"
  29. #include "rtl8187_rtl8225.h"
  30. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  31. MODULE_AUTHOR("Andrea Merello <andreamrl@tiscali.it>");
  32. MODULE_AUTHOR("Herton Ronaldo Krzesinski <herton@mandriva.com.br>");
  33. MODULE_AUTHOR("Hin-Tak Leung <htl10@users.sourceforge.net>");
  34. MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
  35. MODULE_DESCRIPTION("RTL8187/RTL8187B USB wireless driver");
  36. MODULE_LICENSE("GPL");
  37. static struct usb_device_id rtl8187_table[] __devinitdata = {
  38. /* Asus */
  39. {USB_DEVICE(0x0b05, 0x171d), .driver_info = DEVICE_RTL8187},
  40. /* Belkin */
  41. {USB_DEVICE(0x050d, 0x705e), .driver_info = DEVICE_RTL8187B},
  42. /* Realtek */
  43. {USB_DEVICE(0x0bda, 0x8187), .driver_info = DEVICE_RTL8187},
  44. {USB_DEVICE(0x0bda, 0x8189), .driver_info = DEVICE_RTL8187B},
  45. {USB_DEVICE(0x0bda, 0x8197), .driver_info = DEVICE_RTL8187B},
  46. {USB_DEVICE(0x0bda, 0x8198), .driver_info = DEVICE_RTL8187B},
  47. /* Netgear */
  48. {USB_DEVICE(0x0846, 0x6100), .driver_info = DEVICE_RTL8187},
  49. {USB_DEVICE(0x0846, 0x6a00), .driver_info = DEVICE_RTL8187},
  50. {USB_DEVICE(0x0846, 0x4260), .driver_info = DEVICE_RTL8187B},
  51. /* HP */
  52. {USB_DEVICE(0x03f0, 0xca02), .driver_info = DEVICE_RTL8187},
  53. /* Sitecom */
  54. {USB_DEVICE(0x0df6, 0x000d), .driver_info = DEVICE_RTL8187},
  55. {USB_DEVICE(0x0df6, 0x0028), .driver_info = DEVICE_RTL8187B},
  56. /* Abocom */
  57. {USB_DEVICE(0x13d1, 0xabe6), .driver_info = DEVICE_RTL8187},
  58. {}
  59. };
  60. MODULE_DEVICE_TABLE(usb, rtl8187_table);
  61. static const struct ieee80211_rate rtl818x_rates[] = {
  62. { .bitrate = 10, .hw_value = 0, },
  63. { .bitrate = 20, .hw_value = 1, },
  64. { .bitrate = 55, .hw_value = 2, },
  65. { .bitrate = 110, .hw_value = 3, },
  66. { .bitrate = 60, .hw_value = 4, },
  67. { .bitrate = 90, .hw_value = 5, },
  68. { .bitrate = 120, .hw_value = 6, },
  69. { .bitrate = 180, .hw_value = 7, },
  70. { .bitrate = 240, .hw_value = 8, },
  71. { .bitrate = 360, .hw_value = 9, },
  72. { .bitrate = 480, .hw_value = 10, },
  73. { .bitrate = 540, .hw_value = 11, },
  74. };
  75. static const struct ieee80211_channel rtl818x_channels[] = {
  76. { .center_freq = 2412 },
  77. { .center_freq = 2417 },
  78. { .center_freq = 2422 },
  79. { .center_freq = 2427 },
  80. { .center_freq = 2432 },
  81. { .center_freq = 2437 },
  82. { .center_freq = 2442 },
  83. { .center_freq = 2447 },
  84. { .center_freq = 2452 },
  85. { .center_freq = 2457 },
  86. { .center_freq = 2462 },
  87. { .center_freq = 2467 },
  88. { .center_freq = 2472 },
  89. { .center_freq = 2484 },
  90. };
  91. static void rtl8187_iowrite_async_cb(struct urb *urb)
  92. {
  93. kfree(urb->context);
  94. }
  95. static void rtl8187_iowrite_async(struct rtl8187_priv *priv, __le16 addr,
  96. void *data, u16 len)
  97. {
  98. struct usb_ctrlrequest *dr;
  99. struct urb *urb;
  100. struct rtl8187_async_write_data {
  101. u8 data[4];
  102. struct usb_ctrlrequest dr;
  103. } *buf;
  104. int rc;
  105. buf = kmalloc(sizeof(*buf), GFP_ATOMIC);
  106. if (!buf)
  107. return;
  108. urb = usb_alloc_urb(0, GFP_ATOMIC);
  109. if (!urb) {
  110. kfree(buf);
  111. return;
  112. }
  113. dr = &buf->dr;
  114. dr->bRequestType = RTL8187_REQT_WRITE;
  115. dr->bRequest = RTL8187_REQ_SET_REG;
  116. dr->wValue = addr;
  117. dr->wIndex = 0;
  118. dr->wLength = cpu_to_le16(len);
  119. memcpy(buf, data, len);
  120. usb_fill_control_urb(urb, priv->udev, usb_sndctrlpipe(priv->udev, 0),
  121. (unsigned char *)dr, buf, len,
  122. rtl8187_iowrite_async_cb, buf);
  123. usb_anchor_urb(urb, &priv->anchored);
  124. rc = usb_submit_urb(urb, GFP_ATOMIC);
  125. if (rc < 0) {
  126. kfree(buf);
  127. usb_unanchor_urb(urb);
  128. }
  129. usb_free_urb(urb);
  130. }
  131. static inline void rtl818x_iowrite32_async(struct rtl8187_priv *priv,
  132. __le32 *addr, u32 val)
  133. {
  134. __le32 buf = cpu_to_le32(val);
  135. rtl8187_iowrite_async(priv, cpu_to_le16((unsigned long)addr),
  136. &buf, sizeof(buf));
  137. }
  138. void rtl8187_write_phy(struct ieee80211_hw *dev, u8 addr, u32 data)
  139. {
  140. struct rtl8187_priv *priv = dev->priv;
  141. data <<= 8;
  142. data |= addr | 0x80;
  143. rtl818x_iowrite8(priv, &priv->map->PHY[3], (data >> 24) & 0xFF);
  144. rtl818x_iowrite8(priv, &priv->map->PHY[2], (data >> 16) & 0xFF);
  145. rtl818x_iowrite8(priv, &priv->map->PHY[1], (data >> 8) & 0xFF);
  146. rtl818x_iowrite8(priv, &priv->map->PHY[0], data & 0xFF);
  147. }
  148. static void rtl8187_tx_cb(struct urb *urb)
  149. {
  150. struct sk_buff *skb = (struct sk_buff *)urb->context;
  151. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  152. struct ieee80211_hw *hw = info->rate_driver_data[0];
  153. struct rtl8187_priv *priv = hw->priv;
  154. skb_pull(skb, priv->is_rtl8187b ? sizeof(struct rtl8187b_tx_hdr) :
  155. sizeof(struct rtl8187_tx_hdr));
  156. ieee80211_tx_info_clear_status(info);
  157. if (!urb->status &&
  158. !(info->flags & IEEE80211_TX_CTL_NO_ACK) &&
  159. priv->is_rtl8187b) {
  160. skb_queue_tail(&priv->b_tx_status.queue, skb);
  161. /* queue is "full", discard last items */
  162. while (skb_queue_len(&priv->b_tx_status.queue) > 5) {
  163. struct sk_buff *old_skb;
  164. dev_dbg(&priv->udev->dev,
  165. "transmit status queue full\n");
  166. old_skb = skb_dequeue(&priv->b_tx_status.queue);
  167. ieee80211_tx_status_irqsafe(hw, old_skb);
  168. }
  169. } else {
  170. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK) && !urb->status)
  171. info->flags |= IEEE80211_TX_STAT_ACK;
  172. ieee80211_tx_status_irqsafe(hw, skb);
  173. }
  174. }
  175. static int rtl8187_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  176. {
  177. struct rtl8187_priv *priv = dev->priv;
  178. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  179. unsigned int ep;
  180. void *buf;
  181. struct urb *urb;
  182. __le16 rts_dur = 0;
  183. u32 flags;
  184. int rc;
  185. urb = usb_alloc_urb(0, GFP_ATOMIC);
  186. if (!urb) {
  187. kfree_skb(skb);
  188. return NETDEV_TX_OK;
  189. }
  190. flags = skb->len;
  191. flags |= RTL818X_TX_DESC_FLAG_NO_ENC;
  192. flags |= ieee80211_get_tx_rate(dev, info)->hw_value << 24;
  193. if (ieee80211_has_morefrags(((struct ieee80211_hdr *)skb->data)->frame_control))
  194. flags |= RTL818X_TX_DESC_FLAG_MOREFRAG;
  195. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  196. flags |= RTL818X_TX_DESC_FLAG_RTS;
  197. flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  198. rts_dur = ieee80211_rts_duration(dev, priv->vif,
  199. skb->len, info);
  200. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  201. flags |= RTL818X_TX_DESC_FLAG_CTS;
  202. flags |= ieee80211_get_rts_cts_rate(dev, info)->hw_value << 19;
  203. }
  204. if (!priv->is_rtl8187b) {
  205. struct rtl8187_tx_hdr *hdr =
  206. (struct rtl8187_tx_hdr *)skb_push(skb, sizeof(*hdr));
  207. hdr->flags = cpu_to_le32(flags);
  208. hdr->len = 0;
  209. hdr->rts_duration = rts_dur;
  210. hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
  211. buf = hdr;
  212. ep = 2;
  213. } else {
  214. /* fc needs to be calculated before skb_push() */
  215. unsigned int epmap[4] = { 6, 7, 5, 4 };
  216. struct ieee80211_hdr *tx_hdr =
  217. (struct ieee80211_hdr *)(skb->data);
  218. u16 fc = le16_to_cpu(tx_hdr->frame_control);
  219. struct rtl8187b_tx_hdr *hdr =
  220. (struct rtl8187b_tx_hdr *)skb_push(skb, sizeof(*hdr));
  221. struct ieee80211_rate *txrate =
  222. ieee80211_get_tx_rate(dev, info);
  223. memset(hdr, 0, sizeof(*hdr));
  224. hdr->flags = cpu_to_le32(flags);
  225. hdr->rts_duration = rts_dur;
  226. hdr->retry = cpu_to_le32((info->control.rates[0].count - 1) << 8);
  227. hdr->tx_duration =
  228. ieee80211_generic_frame_duration(dev, priv->vif,
  229. skb->len, txrate);
  230. buf = hdr;
  231. if ((fc & IEEE80211_FCTL_FTYPE) == IEEE80211_FTYPE_MGMT)
  232. ep = 12;
  233. else
  234. ep = epmap[skb_get_queue_mapping(skb)];
  235. }
  236. info->rate_driver_data[0] = dev;
  237. info->rate_driver_data[1] = urb;
  238. usb_fill_bulk_urb(urb, priv->udev, usb_sndbulkpipe(priv->udev, ep),
  239. buf, skb->len, rtl8187_tx_cb, skb);
  240. urb->transfer_flags |= URB_ZERO_PACKET;
  241. usb_anchor_urb(urb, &priv->anchored);
  242. rc = usb_submit_urb(urb, GFP_ATOMIC);
  243. if (rc < 0) {
  244. usb_unanchor_urb(urb);
  245. kfree_skb(skb);
  246. }
  247. usb_free_urb(urb);
  248. return NETDEV_TX_OK;
  249. }
  250. static void rtl8187_rx_cb(struct urb *urb)
  251. {
  252. struct sk_buff *skb = (struct sk_buff *)urb->context;
  253. struct rtl8187_rx_info *info = (struct rtl8187_rx_info *)skb->cb;
  254. struct ieee80211_hw *dev = info->dev;
  255. struct rtl8187_priv *priv = dev->priv;
  256. struct ieee80211_rx_status rx_status = { 0 };
  257. int rate, signal;
  258. u32 flags;
  259. u32 quality;
  260. unsigned long f;
  261. spin_lock_irqsave(&priv->rx_queue.lock, f);
  262. if (skb->next)
  263. __skb_unlink(skb, &priv->rx_queue);
  264. else {
  265. spin_unlock_irqrestore(&priv->rx_queue.lock, f);
  266. return;
  267. }
  268. spin_unlock_irqrestore(&priv->rx_queue.lock, f);
  269. skb_put(skb, urb->actual_length);
  270. if (unlikely(urb->status)) {
  271. dev_kfree_skb_irq(skb);
  272. return;
  273. }
  274. if (!priv->is_rtl8187b) {
  275. struct rtl8187_rx_hdr *hdr =
  276. (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
  277. flags = le32_to_cpu(hdr->flags);
  278. /* As with the RTL8187B below, the AGC is used to calculate
  279. * signal strength and quality. In this case, the scaling
  280. * constants are derived from the output of p54usb.
  281. */
  282. quality = 130 - ((41 * hdr->agc) >> 6);
  283. signal = -4 - ((27 * hdr->agc) >> 6);
  284. rx_status.antenna = (hdr->signal >> 7) & 1;
  285. rx_status.mactime = le64_to_cpu(hdr->mac_time);
  286. } else {
  287. struct rtl8187b_rx_hdr *hdr =
  288. (typeof(hdr))(skb_tail_pointer(skb) - sizeof(*hdr));
  289. /* The Realtek datasheet for the RTL8187B shows that the RX
  290. * header contains the following quantities: signal quality,
  291. * RSSI, AGC, the received power in dB, and the measured SNR.
  292. * In testing, none of these quantities show qualitative
  293. * agreement with AP signal strength, except for the AGC,
  294. * which is inversely proportional to the strength of the
  295. * signal. In the following, the quality and signal strength
  296. * are derived from the AGC. The arbitrary scaling constants
  297. * are chosen to make the results close to the values obtained
  298. * for a BCM4312 using b43 as the driver. The noise is ignored
  299. * for now.
  300. */
  301. flags = le32_to_cpu(hdr->flags);
  302. quality = 170 - hdr->agc;
  303. signal = 14 - hdr->agc / 2;
  304. rx_status.antenna = (hdr->rssi >> 7) & 1;
  305. rx_status.mactime = le64_to_cpu(hdr->mac_time);
  306. }
  307. if (quality > 100)
  308. quality = 100;
  309. rx_status.qual = quality;
  310. priv->quality = quality;
  311. rx_status.signal = signal;
  312. priv->signal = signal;
  313. rate = (flags >> 20) & 0xF;
  314. skb_trim(skb, flags & 0x0FFF);
  315. rx_status.rate_idx = rate;
  316. rx_status.freq = dev->conf.channel->center_freq;
  317. rx_status.band = dev->conf.channel->band;
  318. rx_status.flag |= RX_FLAG_TSFT;
  319. if (flags & RTL818X_RX_DESC_FLAG_CRC32_ERR)
  320. rx_status.flag |= RX_FLAG_FAILED_FCS_CRC;
  321. ieee80211_rx_irqsafe(dev, skb, &rx_status);
  322. skb = dev_alloc_skb(RTL8187_MAX_RX);
  323. if (unlikely(!skb)) {
  324. /* TODO check rx queue length and refill *somewhere* */
  325. return;
  326. }
  327. info = (struct rtl8187_rx_info *)skb->cb;
  328. info->urb = urb;
  329. info->dev = dev;
  330. urb->transfer_buffer = skb_tail_pointer(skb);
  331. urb->context = skb;
  332. skb_queue_tail(&priv->rx_queue, skb);
  333. usb_anchor_urb(urb, &priv->anchored);
  334. if (usb_submit_urb(urb, GFP_ATOMIC)) {
  335. usb_unanchor_urb(urb);
  336. skb_unlink(skb, &priv->rx_queue);
  337. dev_kfree_skb_irq(skb);
  338. }
  339. }
  340. static int rtl8187_init_urbs(struct ieee80211_hw *dev)
  341. {
  342. struct rtl8187_priv *priv = dev->priv;
  343. struct urb *entry = NULL;
  344. struct sk_buff *skb;
  345. struct rtl8187_rx_info *info;
  346. int ret = 0;
  347. while (skb_queue_len(&priv->rx_queue) < 8) {
  348. skb = __dev_alloc_skb(RTL8187_MAX_RX, GFP_KERNEL);
  349. if (!skb) {
  350. ret = -ENOMEM;
  351. goto err;
  352. }
  353. entry = usb_alloc_urb(0, GFP_KERNEL);
  354. if (!entry) {
  355. ret = -ENOMEM;
  356. goto err;
  357. }
  358. usb_fill_bulk_urb(entry, priv->udev,
  359. usb_rcvbulkpipe(priv->udev,
  360. priv->is_rtl8187b ? 3 : 1),
  361. skb_tail_pointer(skb),
  362. RTL8187_MAX_RX, rtl8187_rx_cb, skb);
  363. info = (struct rtl8187_rx_info *)skb->cb;
  364. info->urb = entry;
  365. info->dev = dev;
  366. skb_queue_tail(&priv->rx_queue, skb);
  367. usb_anchor_urb(entry, &priv->anchored);
  368. ret = usb_submit_urb(entry, GFP_KERNEL);
  369. if (ret) {
  370. skb_unlink(skb, &priv->rx_queue);
  371. usb_unanchor_urb(entry);
  372. goto err;
  373. }
  374. usb_free_urb(entry);
  375. }
  376. return ret;
  377. err:
  378. usb_free_urb(entry);
  379. kfree_skb(skb);
  380. usb_kill_anchored_urbs(&priv->anchored);
  381. return ret;
  382. }
  383. static void rtl8187b_status_cb(struct urb *urb)
  384. {
  385. struct ieee80211_hw *hw = (struct ieee80211_hw *)urb->context;
  386. struct rtl8187_priv *priv = hw->priv;
  387. u64 val;
  388. unsigned int cmd_type;
  389. if (unlikely(urb->status))
  390. return;
  391. /*
  392. * Read from status buffer:
  393. *
  394. * bits [30:31] = cmd type:
  395. * - 0 indicates tx beacon interrupt
  396. * - 1 indicates tx close descriptor
  397. *
  398. * In the case of tx beacon interrupt:
  399. * [0:9] = Last Beacon CW
  400. * [10:29] = reserved
  401. * [30:31] = 00b
  402. * [32:63] = Last Beacon TSF
  403. *
  404. * If it's tx close descriptor:
  405. * [0:7] = Packet Retry Count
  406. * [8:14] = RTS Retry Count
  407. * [15] = TOK
  408. * [16:27] = Sequence No
  409. * [28] = LS
  410. * [29] = FS
  411. * [30:31] = 01b
  412. * [32:47] = unused (reserved?)
  413. * [48:63] = MAC Used Time
  414. */
  415. val = le64_to_cpu(priv->b_tx_status.buf);
  416. cmd_type = (val >> 30) & 0x3;
  417. if (cmd_type == 1) {
  418. unsigned int pkt_rc, seq_no;
  419. bool tok;
  420. struct sk_buff *skb;
  421. struct ieee80211_hdr *ieee80211hdr;
  422. unsigned long flags;
  423. pkt_rc = val & 0xFF;
  424. tok = val & (1 << 15);
  425. seq_no = (val >> 16) & 0xFFF;
  426. spin_lock_irqsave(&priv->b_tx_status.queue.lock, flags);
  427. skb_queue_reverse_walk(&priv->b_tx_status.queue, skb) {
  428. ieee80211hdr = (struct ieee80211_hdr *)skb->data;
  429. /*
  430. * While testing, it was discovered that the seq_no
  431. * doesn't actually contains the sequence number.
  432. * Instead of returning just the 12 bits of sequence
  433. * number, hardware is returning entire sequence control
  434. * (fragment number plus sequence number) in a 12 bit
  435. * only field overflowing after some time. As a
  436. * workaround, just consider the lower bits, and expect
  437. * it's unlikely we wrongly ack some sent data
  438. */
  439. if ((le16_to_cpu(ieee80211hdr->seq_ctrl)
  440. & 0xFFF) == seq_no)
  441. break;
  442. }
  443. if (skb != (struct sk_buff *) &priv->b_tx_status.queue) {
  444. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  445. __skb_unlink(skb, &priv->b_tx_status.queue);
  446. if (tok)
  447. info->flags |= IEEE80211_TX_STAT_ACK;
  448. info->status.rates[0].count = pkt_rc + 1;
  449. ieee80211_tx_status_irqsafe(hw, skb);
  450. }
  451. spin_unlock_irqrestore(&priv->b_tx_status.queue.lock, flags);
  452. }
  453. usb_anchor_urb(urb, &priv->anchored);
  454. if (usb_submit_urb(urb, GFP_ATOMIC))
  455. usb_unanchor_urb(urb);
  456. }
  457. static int rtl8187b_init_status_urb(struct ieee80211_hw *dev)
  458. {
  459. struct rtl8187_priv *priv = dev->priv;
  460. struct urb *entry;
  461. int ret = 0;
  462. entry = usb_alloc_urb(0, GFP_KERNEL);
  463. if (!entry)
  464. return -ENOMEM;
  465. usb_fill_bulk_urb(entry, priv->udev, usb_rcvbulkpipe(priv->udev, 9),
  466. &priv->b_tx_status.buf, sizeof(priv->b_tx_status.buf),
  467. rtl8187b_status_cb, dev);
  468. usb_anchor_urb(entry, &priv->anchored);
  469. ret = usb_submit_urb(entry, GFP_KERNEL);
  470. if (ret)
  471. usb_unanchor_urb(entry);
  472. usb_free_urb(entry);
  473. return ret;
  474. }
  475. static int rtl8187_cmd_reset(struct ieee80211_hw *dev)
  476. {
  477. struct rtl8187_priv *priv = dev->priv;
  478. u8 reg;
  479. int i;
  480. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  481. reg &= (1 << 1);
  482. reg |= RTL818X_CMD_RESET;
  483. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  484. i = 10;
  485. do {
  486. msleep(2);
  487. if (!(rtl818x_ioread8(priv, &priv->map->CMD) &
  488. RTL818X_CMD_RESET))
  489. break;
  490. } while (--i);
  491. if (!i) {
  492. printk(KERN_ERR "%s: Reset timeout!\n", wiphy_name(dev->wiphy));
  493. return -ETIMEDOUT;
  494. }
  495. /* reload registers from eeprom */
  496. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_LOAD);
  497. i = 10;
  498. do {
  499. msleep(4);
  500. if (!(rtl818x_ioread8(priv, &priv->map->EEPROM_CMD) &
  501. RTL818X_EEPROM_CMD_CONFIG))
  502. break;
  503. } while (--i);
  504. if (!i) {
  505. printk(KERN_ERR "%s: eeprom reset timeout!\n",
  506. wiphy_name(dev->wiphy));
  507. return -ETIMEDOUT;
  508. }
  509. return 0;
  510. }
  511. static int rtl8187_init_hw(struct ieee80211_hw *dev)
  512. {
  513. struct rtl8187_priv *priv = dev->priv;
  514. u8 reg;
  515. int res;
  516. /* reset */
  517. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  518. RTL818X_EEPROM_CMD_CONFIG);
  519. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  520. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg |
  521. RTL818X_CONFIG3_ANAPARAM_WRITE);
  522. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  523. RTL8187_RTL8225_ANAPARAM_ON);
  524. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  525. RTL8187_RTL8225_ANAPARAM2_ON);
  526. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg &
  527. ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  528. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  529. RTL818X_EEPROM_CMD_NORMAL);
  530. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  531. msleep(200);
  532. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x10);
  533. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x11);
  534. rtl818x_iowrite8(priv, (u8 *)0xFE18, 0x00);
  535. msleep(200);
  536. res = rtl8187_cmd_reset(dev);
  537. if (res)
  538. return res;
  539. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  540. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  541. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  542. reg | RTL818X_CONFIG3_ANAPARAM_WRITE);
  543. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  544. RTL8187_RTL8225_ANAPARAM_ON);
  545. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  546. RTL8187_RTL8225_ANAPARAM2_ON);
  547. rtl818x_iowrite8(priv, &priv->map->CONFIG3,
  548. reg & ~RTL818X_CONFIG3_ANAPARAM_WRITE);
  549. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  550. /* setup card */
  551. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
  552. rtl818x_iowrite8(priv, &priv->map->GPIO, 0);
  553. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
  554. rtl818x_iowrite8(priv, &priv->map->GPIO, 1);
  555. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  556. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  557. rtl818x_iowrite16(priv, (__le16 *)0xFFF4, 0xFFFF);
  558. reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
  559. reg &= 0x3F;
  560. reg |= 0x80;
  561. rtl818x_iowrite8(priv, &priv->map->CONFIG1, reg);
  562. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  563. rtl818x_iowrite32(priv, &priv->map->INT_TIMEOUT, 0);
  564. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  565. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, 0x81);
  566. // TODO: set RESP_RATE and BRSR properly
  567. rtl818x_iowrite8(priv, &priv->map->RESP_RATE, (8 << 4) | 0);
  568. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  569. /* host_usb_init */
  570. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0);
  571. rtl818x_iowrite8(priv, &priv->map->GPIO, 0);
  572. reg = rtl818x_ioread8(priv, (u8 *)0xFE53);
  573. rtl818x_iowrite8(priv, (u8 *)0xFE53, reg | (1 << 7));
  574. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, (4 << 8));
  575. rtl818x_iowrite8(priv, &priv->map->GPIO, 0x20);
  576. rtl818x_iowrite8(priv, &priv->map->GP_ENABLE, 0);
  577. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x80);
  578. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x80);
  579. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x80);
  580. msleep(100);
  581. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x000a8008);
  582. rtl818x_iowrite16(priv, &priv->map->BRSR, 0xFFFF);
  583. rtl818x_iowrite32(priv, &priv->map->RF_PARA, 0x00100044);
  584. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  585. RTL818X_EEPROM_CMD_CONFIG);
  586. rtl818x_iowrite8(priv, &priv->map->CONFIG3, 0x44);
  587. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  588. RTL818X_EEPROM_CMD_NORMAL);
  589. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FF7);
  590. msleep(100);
  591. priv->rf->init(dev);
  592. rtl818x_iowrite16(priv, &priv->map->BRSR, 0x01F3);
  593. reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
  594. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
  595. rtl818x_iowrite16(priv, (__le16 *)0xFFFE, 0x10);
  596. rtl818x_iowrite8(priv, &priv->map->TALLY_SEL, 0x80);
  597. rtl818x_iowrite8(priv, (u8 *)0xFFFF, 0x60);
  598. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
  599. return 0;
  600. }
  601. static const u8 rtl8187b_reg_table[][3] = {
  602. {0xF0, 0x32, 0}, {0xF1, 0x32, 0}, {0xF2, 0x00, 0}, {0xF3, 0x00, 0},
  603. {0xF4, 0x32, 0}, {0xF5, 0x43, 0}, {0xF6, 0x00, 0}, {0xF7, 0x00, 0},
  604. {0xF8, 0x46, 0}, {0xF9, 0xA4, 0}, {0xFA, 0x00, 0}, {0xFB, 0x00, 0},
  605. {0xFC, 0x96, 0}, {0xFD, 0xA4, 0}, {0xFE, 0x00, 0}, {0xFF, 0x00, 0},
  606. {0x58, 0x4B, 1}, {0x59, 0x00, 1}, {0x5A, 0x4B, 1}, {0x5B, 0x00, 1},
  607. {0x60, 0x4B, 1}, {0x61, 0x09, 1}, {0x62, 0x4B, 1}, {0x63, 0x09, 1},
  608. {0xCE, 0x0F, 1}, {0xCF, 0x00, 1}, {0xE0, 0xFF, 1}, {0xE1, 0x0F, 1},
  609. {0xE2, 0x00, 1}, {0xF0, 0x4E, 1}, {0xF1, 0x01, 1}, {0xF2, 0x02, 1},
  610. {0xF3, 0x03, 1}, {0xF4, 0x04, 1}, {0xF5, 0x05, 1}, {0xF6, 0x06, 1},
  611. {0xF7, 0x07, 1}, {0xF8, 0x08, 1},
  612. {0x4E, 0x00, 2}, {0x0C, 0x04, 2}, {0x21, 0x61, 2}, {0x22, 0x68, 2},
  613. {0x23, 0x6F, 2}, {0x24, 0x76, 2}, {0x25, 0x7D, 2}, {0x26, 0x84, 2},
  614. {0x27, 0x8D, 2}, {0x4D, 0x08, 2}, {0x50, 0x05, 2}, {0x51, 0xF5, 2},
  615. {0x52, 0x04, 2}, {0x53, 0xA0, 2}, {0x54, 0x1F, 2}, {0x55, 0x23, 2},
  616. {0x56, 0x45, 2}, {0x57, 0x67, 2}, {0x58, 0x08, 2}, {0x59, 0x08, 2},
  617. {0x5A, 0x08, 2}, {0x5B, 0x08, 2}, {0x60, 0x08, 2}, {0x61, 0x08, 2},
  618. {0x62, 0x08, 2}, {0x63, 0x08, 2}, {0x64, 0xCF, 2}, {0x72, 0x56, 2},
  619. {0x73, 0x9A, 2},
  620. {0x34, 0xF0, 0}, {0x35, 0x0F, 0}, {0x5B, 0x40, 0}, {0x84, 0x88, 0},
  621. {0x85, 0x24, 0}, {0x88, 0x54, 0}, {0x8B, 0xB8, 0}, {0x8C, 0x07, 0},
  622. {0x8D, 0x00, 0}, {0x94, 0x1B, 0}, {0x95, 0x12, 0}, {0x96, 0x00, 0},
  623. {0x97, 0x06, 0}, {0x9D, 0x1A, 0}, {0x9F, 0x10, 0}, {0xB4, 0x22, 0},
  624. {0xBE, 0x80, 0}, {0xDB, 0x00, 0}, {0xEE, 0x00, 0}, {0x91, 0x03, 0},
  625. {0x4C, 0x00, 2}, {0x9F, 0x00, 3}, {0x8C, 0x01, 0}, {0x8D, 0x10, 0},
  626. {0x8E, 0x08, 0}, {0x8F, 0x00, 0}
  627. };
  628. static int rtl8187b_init_hw(struct ieee80211_hw *dev)
  629. {
  630. struct rtl8187_priv *priv = dev->priv;
  631. int res, i;
  632. u8 reg;
  633. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  634. RTL818X_EEPROM_CMD_CONFIG);
  635. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  636. reg |= RTL818X_CONFIG3_ANAPARAM_WRITE | RTL818X_CONFIG3_GNT_SELECT;
  637. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  638. rtl818x_iowrite32(priv, &priv->map->ANAPARAM2,
  639. RTL8187B_RTL8225_ANAPARAM2_ON);
  640. rtl818x_iowrite32(priv, &priv->map->ANAPARAM,
  641. RTL8187B_RTL8225_ANAPARAM_ON);
  642. rtl818x_iowrite8(priv, &priv->map->ANAPARAM3,
  643. RTL8187B_RTL8225_ANAPARAM3_ON);
  644. rtl818x_iowrite8(priv, (u8 *)0xFF61, 0x10);
  645. reg = rtl818x_ioread8(priv, (u8 *)0xFF62);
  646. rtl818x_iowrite8(priv, (u8 *)0xFF62, reg & ~(1 << 5));
  647. rtl818x_iowrite8(priv, (u8 *)0xFF62, reg | (1 << 5));
  648. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  649. reg &= ~RTL818X_CONFIG3_ANAPARAM_WRITE;
  650. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  651. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  652. RTL818X_EEPROM_CMD_NORMAL);
  653. res = rtl8187_cmd_reset(dev);
  654. if (res)
  655. return res;
  656. rtl818x_iowrite16(priv, (__le16 *)0xFF2D, 0x0FFF);
  657. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  658. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  659. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  660. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  661. reg |= RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT |
  662. RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  663. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  664. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFE0, 0x0FFF, 1);
  665. reg = rtl818x_ioread8(priv, &priv->map->RATE_FALLBACK);
  666. reg |= RTL818X_RATE_FALLBACK_ENABLE;
  667. rtl818x_iowrite8(priv, &priv->map->RATE_FALLBACK, reg);
  668. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
  669. rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
  670. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFD4, 0xFFFF, 1);
  671. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  672. RTL818X_EEPROM_CMD_CONFIG);
  673. reg = rtl818x_ioread8(priv, &priv->map->CONFIG1);
  674. rtl818x_iowrite8(priv, &priv->map->CONFIG1, (reg & 0x3F) | 0x80);
  675. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  676. RTL818X_EEPROM_CMD_NORMAL);
  677. rtl818x_iowrite8(priv, &priv->map->WPA_CONF, 0);
  678. for (i = 0; i < ARRAY_SIZE(rtl8187b_reg_table); i++) {
  679. rtl818x_iowrite8_idx(priv,
  680. (u8 *)(uintptr_t)
  681. (rtl8187b_reg_table[i][0] | 0xFF00),
  682. rtl8187b_reg_table[i][1],
  683. rtl8187b_reg_table[i][2]);
  684. }
  685. rtl818x_iowrite16(priv, &priv->map->TID_AC_MAP, 0xFA50);
  686. rtl818x_iowrite16(priv, &priv->map->INT_MIG, 0);
  687. rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF0, 0, 1);
  688. rtl818x_iowrite32_idx(priv, (__le32 *)0xFFF4, 0, 1);
  689. rtl818x_iowrite8_idx(priv, (u8 *)0xFFF8, 0, 1);
  690. rtl818x_iowrite32(priv, &priv->map->RF_TIMING, 0x00004001);
  691. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x569A, 2);
  692. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  693. RTL818X_EEPROM_CMD_CONFIG);
  694. reg = rtl818x_ioread8(priv, &priv->map->CONFIG3);
  695. reg |= RTL818X_CONFIG3_ANAPARAM_WRITE;
  696. rtl818x_iowrite8(priv, &priv->map->CONFIG3, reg);
  697. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD,
  698. RTL818X_EEPROM_CMD_NORMAL);
  699. rtl818x_iowrite16(priv, &priv->map->RFPinsOutput, 0x0480);
  700. rtl818x_iowrite16(priv, &priv->map->RFPinsSelect, 0x2488);
  701. rtl818x_iowrite16(priv, &priv->map->RFPinsEnable, 0x1FFF);
  702. msleep(100);
  703. priv->rf->init(dev);
  704. reg = RTL818X_CMD_TX_ENABLE | RTL818X_CMD_RX_ENABLE;
  705. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  706. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  707. rtl818x_iowrite8(priv, (u8 *)0xFE41, 0xF4);
  708. rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x00);
  709. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
  710. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
  711. rtl818x_iowrite8(priv, (u8 *)0xFE40, 0x0F);
  712. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x00);
  713. rtl818x_iowrite8(priv, (u8 *)0xFE42, 0x01);
  714. reg = rtl818x_ioread8(priv, (u8 *)0xFFDB);
  715. rtl818x_iowrite8(priv, (u8 *)0xFFDB, reg | (1 << 2));
  716. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF72, 0x59FA, 3);
  717. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF74, 0x59D2, 3);
  718. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF76, 0x59D2, 3);
  719. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF78, 0x19FA, 3);
  720. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7A, 0x19FA, 3);
  721. rtl818x_iowrite16_idx(priv, (__le16 *)0xFF7C, 0x00D0, 3);
  722. rtl818x_iowrite8(priv, (u8 *)0xFF61, 0);
  723. rtl818x_iowrite8_idx(priv, (u8 *)0xFF80, 0x0F, 1);
  724. rtl818x_iowrite8_idx(priv, (u8 *)0xFF83, 0x03, 1);
  725. rtl818x_iowrite8(priv, (u8 *)0xFFDA, 0x10);
  726. rtl818x_iowrite8_idx(priv, (u8 *)0xFF4D, 0x08, 2);
  727. rtl818x_iowrite32(priv, &priv->map->HSSI_PARA, 0x0600321B);
  728. rtl818x_iowrite16_idx(priv, (__le16 *)0xFFEC, 0x0800, 1);
  729. priv->slot_time = 0x9;
  730. priv->aifsn[0] = 2; /* AIFSN[AC_VO] */
  731. priv->aifsn[1] = 2; /* AIFSN[AC_VI] */
  732. priv->aifsn[2] = 7; /* AIFSN[AC_BK] */
  733. priv->aifsn[3] = 3; /* AIFSN[AC_BE] */
  734. rtl818x_iowrite8(priv, &priv->map->ACM_CONTROL, 0);
  735. return 0;
  736. }
  737. static int rtl8187_start(struct ieee80211_hw *dev)
  738. {
  739. struct rtl8187_priv *priv = dev->priv;
  740. u32 reg;
  741. int ret;
  742. ret = (!priv->is_rtl8187b) ? rtl8187_init_hw(dev) :
  743. rtl8187b_init_hw(dev);
  744. if (ret)
  745. return ret;
  746. mutex_lock(&priv->conf_mutex);
  747. init_usb_anchor(&priv->anchored);
  748. if (priv->is_rtl8187b) {
  749. reg = RTL818X_RX_CONF_MGMT |
  750. RTL818X_RX_CONF_DATA |
  751. RTL818X_RX_CONF_BROADCAST |
  752. RTL818X_RX_CONF_NICMAC |
  753. RTL818X_RX_CONF_BSSID |
  754. (7 << 13 /* RX FIFO threshold NONE */) |
  755. (7 << 10 /* MAX RX DMA */) |
  756. RTL818X_RX_CONF_RX_AUTORESETPHY |
  757. RTL818X_RX_CONF_ONLYERLPKT |
  758. RTL818X_RX_CONF_MULTICAST;
  759. priv->rx_conf = reg;
  760. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  761. rtl818x_iowrite32(priv, &priv->map->TX_CONF,
  762. RTL818X_TX_CONF_HW_SEQNUM |
  763. RTL818X_TX_CONF_DISREQQSIZE |
  764. (7 << 8 /* short retry limit */) |
  765. (7 << 0 /* long retry limit */) |
  766. (7 << 21 /* MAX TX DMA */));
  767. rtl8187_init_urbs(dev);
  768. rtl8187b_init_status_urb(dev);
  769. mutex_unlock(&priv->conf_mutex);
  770. return 0;
  771. }
  772. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0xFFFF);
  773. rtl818x_iowrite32(priv, &priv->map->MAR[0], ~0);
  774. rtl818x_iowrite32(priv, &priv->map->MAR[1], ~0);
  775. rtl8187_init_urbs(dev);
  776. reg = RTL818X_RX_CONF_ONLYERLPKT |
  777. RTL818X_RX_CONF_RX_AUTORESETPHY |
  778. RTL818X_RX_CONF_BSSID |
  779. RTL818X_RX_CONF_MGMT |
  780. RTL818X_RX_CONF_DATA |
  781. (7 << 13 /* RX FIFO threshold NONE */) |
  782. (7 << 10 /* MAX RX DMA */) |
  783. RTL818X_RX_CONF_BROADCAST |
  784. RTL818X_RX_CONF_NICMAC;
  785. priv->rx_conf = reg;
  786. rtl818x_iowrite32(priv, &priv->map->RX_CONF, reg);
  787. reg = rtl818x_ioread8(priv, &priv->map->CW_CONF);
  788. reg &= ~RTL818X_CW_CONF_PERPACKET_CW_SHIFT;
  789. reg |= RTL818X_CW_CONF_PERPACKET_RETRY_SHIFT;
  790. rtl818x_iowrite8(priv, &priv->map->CW_CONF, reg);
  791. reg = rtl818x_ioread8(priv, &priv->map->TX_AGC_CTL);
  792. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_GAIN_SHIFT;
  793. reg &= ~RTL818X_TX_AGC_CTL_PERPACKET_ANTSEL_SHIFT;
  794. reg &= ~RTL818X_TX_AGC_CTL_FEEDBACK_ANT;
  795. rtl818x_iowrite8(priv, &priv->map->TX_AGC_CTL, reg);
  796. reg = RTL818X_TX_CONF_CW_MIN |
  797. (7 << 21 /* MAX TX DMA */) |
  798. RTL818X_TX_CONF_NO_ICV;
  799. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  800. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  801. reg |= RTL818X_CMD_TX_ENABLE;
  802. reg |= RTL818X_CMD_RX_ENABLE;
  803. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  804. mutex_unlock(&priv->conf_mutex);
  805. return 0;
  806. }
  807. static void rtl8187_stop(struct ieee80211_hw *dev)
  808. {
  809. struct rtl8187_priv *priv = dev->priv;
  810. struct sk_buff *skb;
  811. u32 reg;
  812. mutex_lock(&priv->conf_mutex);
  813. rtl818x_iowrite16(priv, &priv->map->INT_MASK, 0);
  814. reg = rtl818x_ioread8(priv, &priv->map->CMD);
  815. reg &= ~RTL818X_CMD_TX_ENABLE;
  816. reg &= ~RTL818X_CMD_RX_ENABLE;
  817. rtl818x_iowrite8(priv, &priv->map->CMD, reg);
  818. priv->rf->stop(dev);
  819. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  820. reg = rtl818x_ioread8(priv, &priv->map->CONFIG4);
  821. rtl818x_iowrite8(priv, &priv->map->CONFIG4, reg | RTL818X_CONFIG4_VCOOFF);
  822. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  823. while ((skb = skb_dequeue(&priv->b_tx_status.queue)))
  824. dev_kfree_skb_any(skb);
  825. usb_kill_anchored_urbs(&priv->anchored);
  826. mutex_unlock(&priv->conf_mutex);
  827. }
  828. static int rtl8187_add_interface(struct ieee80211_hw *dev,
  829. struct ieee80211_if_init_conf *conf)
  830. {
  831. struct rtl8187_priv *priv = dev->priv;
  832. int i;
  833. if (priv->mode != NL80211_IFTYPE_MONITOR)
  834. return -EOPNOTSUPP;
  835. switch (conf->type) {
  836. case NL80211_IFTYPE_STATION:
  837. priv->mode = conf->type;
  838. break;
  839. default:
  840. return -EOPNOTSUPP;
  841. }
  842. mutex_lock(&priv->conf_mutex);
  843. priv->vif = conf->vif;
  844. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  845. for (i = 0; i < ETH_ALEN; i++)
  846. rtl818x_iowrite8(priv, &priv->map->MAC[i],
  847. ((u8 *)conf->mac_addr)[i]);
  848. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  849. mutex_unlock(&priv->conf_mutex);
  850. return 0;
  851. }
  852. static void rtl8187_remove_interface(struct ieee80211_hw *dev,
  853. struct ieee80211_if_init_conf *conf)
  854. {
  855. struct rtl8187_priv *priv = dev->priv;
  856. mutex_lock(&priv->conf_mutex);
  857. priv->mode = NL80211_IFTYPE_MONITOR;
  858. priv->vif = NULL;
  859. mutex_unlock(&priv->conf_mutex);
  860. }
  861. static int rtl8187_config(struct ieee80211_hw *dev, u32 changed)
  862. {
  863. struct rtl8187_priv *priv = dev->priv;
  864. struct ieee80211_conf *conf = &dev->conf;
  865. u32 reg;
  866. mutex_lock(&priv->conf_mutex);
  867. reg = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  868. /* Enable TX loopback on MAC level to avoid TX during channel
  869. * changes, as this has be seen to causes problems and the
  870. * card will stop work until next reset
  871. */
  872. rtl818x_iowrite32(priv, &priv->map->TX_CONF,
  873. reg | RTL818X_TX_CONF_LOOPBACK_MAC);
  874. priv->rf->set_chan(dev, conf);
  875. msleep(10);
  876. rtl818x_iowrite32(priv, &priv->map->TX_CONF, reg);
  877. rtl818x_iowrite16(priv, &priv->map->ATIM_WND, 2);
  878. rtl818x_iowrite16(priv, &priv->map->ATIMTR_INTERVAL, 100);
  879. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL, 100);
  880. rtl818x_iowrite16(priv, &priv->map->BEACON_INTERVAL_TIME, 100);
  881. mutex_unlock(&priv->conf_mutex);
  882. return 0;
  883. }
  884. static int rtl8187_config_interface(struct ieee80211_hw *dev,
  885. struct ieee80211_vif *vif,
  886. struct ieee80211_if_conf *conf)
  887. {
  888. struct rtl8187_priv *priv = dev->priv;
  889. int i;
  890. u8 reg;
  891. mutex_lock(&priv->conf_mutex);
  892. for (i = 0; i < ETH_ALEN; i++)
  893. rtl818x_iowrite8(priv, &priv->map->BSSID[i], conf->bssid[i]);
  894. if (is_valid_ether_addr(conf->bssid)) {
  895. reg = RTL818X_MSR_INFRA;
  896. if (priv->is_rtl8187b)
  897. reg |= RTL818X_MSR_ENEDCA;
  898. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  899. } else {
  900. reg = RTL818X_MSR_NO_LINK;
  901. rtl818x_iowrite8(priv, &priv->map->MSR, reg);
  902. }
  903. mutex_unlock(&priv->conf_mutex);
  904. return 0;
  905. }
  906. /*
  907. * With 8187B, AC_*_PARAM clashes with FEMR definition in struct rtl818x_csr for
  908. * example. Thus we have to use raw values for AC_*_PARAM register addresses.
  909. */
  910. static __le32 *rtl8187b_ac_addr[4] = {
  911. (__le32 *) 0xFFF0, /* AC_VO */
  912. (__le32 *) 0xFFF4, /* AC_VI */
  913. (__le32 *) 0xFFFC, /* AC_BK */
  914. (__le32 *) 0xFFF8, /* AC_BE */
  915. };
  916. #define SIFS_TIME 0xa
  917. static void rtl8187_conf_erp(struct rtl8187_priv *priv, bool use_short_slot,
  918. bool use_short_preamble)
  919. {
  920. if (priv->is_rtl8187b) {
  921. u8 difs, eifs;
  922. u16 ack_timeout;
  923. int queue;
  924. if (use_short_slot) {
  925. priv->slot_time = 0x9;
  926. difs = 0x1c;
  927. eifs = 0x53;
  928. } else {
  929. priv->slot_time = 0x14;
  930. difs = 0x32;
  931. eifs = 0x5b;
  932. }
  933. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  934. rtl818x_iowrite8(priv, &priv->map->SLOT, priv->slot_time);
  935. rtl818x_iowrite8(priv, &priv->map->DIFS, difs);
  936. /*
  937. * BRSR+1 on 8187B is in fact EIFS register
  938. * Value in units of 4 us
  939. */
  940. rtl818x_iowrite8(priv, (u8 *)&priv->map->BRSR + 1, eifs);
  941. /*
  942. * For 8187B, CARRIER_SENSE_COUNTER is in fact ack timeout
  943. * register. In units of 4 us like eifs register
  944. * ack_timeout = ack duration + plcp + difs + preamble
  945. */
  946. ack_timeout = 112 + 48 + difs;
  947. if (use_short_preamble)
  948. ack_timeout += 72;
  949. else
  950. ack_timeout += 144;
  951. rtl818x_iowrite8(priv, &priv->map->CARRIER_SENSE_COUNTER,
  952. DIV_ROUND_UP(ack_timeout, 4));
  953. for (queue = 0; queue < 4; queue++)
  954. rtl818x_iowrite8(priv, (u8 *) rtl8187b_ac_addr[queue],
  955. priv->aifsn[queue] * priv->slot_time +
  956. SIFS_TIME);
  957. } else {
  958. rtl818x_iowrite8(priv, &priv->map->SIFS, 0x22);
  959. if (use_short_slot) {
  960. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x9);
  961. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x14);
  962. rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x14);
  963. } else {
  964. rtl818x_iowrite8(priv, &priv->map->SLOT, 0x14);
  965. rtl818x_iowrite8(priv, &priv->map->DIFS, 0x24);
  966. rtl818x_iowrite8(priv, &priv->map->EIFS, 91 - 0x24);
  967. }
  968. }
  969. }
  970. static void rtl8187_bss_info_changed(struct ieee80211_hw *dev,
  971. struct ieee80211_vif *vif,
  972. struct ieee80211_bss_conf *info,
  973. u32 changed)
  974. {
  975. struct rtl8187_priv *priv = dev->priv;
  976. if (changed & (BSS_CHANGED_ERP_SLOT | BSS_CHANGED_ERP_PREAMBLE))
  977. rtl8187_conf_erp(priv, info->use_short_slot,
  978. info->use_short_preamble);
  979. }
  980. static void rtl8187_configure_filter(struct ieee80211_hw *dev,
  981. unsigned int changed_flags,
  982. unsigned int *total_flags,
  983. int mc_count, struct dev_addr_list *mclist)
  984. {
  985. struct rtl8187_priv *priv = dev->priv;
  986. if (changed_flags & FIF_FCSFAIL)
  987. priv->rx_conf ^= RTL818X_RX_CONF_FCS;
  988. if (changed_flags & FIF_CONTROL)
  989. priv->rx_conf ^= RTL818X_RX_CONF_CTRL;
  990. if (changed_flags & FIF_OTHER_BSS)
  991. priv->rx_conf ^= RTL818X_RX_CONF_MONITOR;
  992. if (*total_flags & FIF_ALLMULTI || mc_count > 0)
  993. priv->rx_conf |= RTL818X_RX_CONF_MULTICAST;
  994. else
  995. priv->rx_conf &= ~RTL818X_RX_CONF_MULTICAST;
  996. *total_flags = 0;
  997. if (priv->rx_conf & RTL818X_RX_CONF_FCS)
  998. *total_flags |= FIF_FCSFAIL;
  999. if (priv->rx_conf & RTL818X_RX_CONF_CTRL)
  1000. *total_flags |= FIF_CONTROL;
  1001. if (priv->rx_conf & RTL818X_RX_CONF_MONITOR)
  1002. *total_flags |= FIF_OTHER_BSS;
  1003. if (priv->rx_conf & RTL818X_RX_CONF_MULTICAST)
  1004. *total_flags |= FIF_ALLMULTI;
  1005. rtl818x_iowrite32_async(priv, &priv->map->RX_CONF, priv->rx_conf);
  1006. }
  1007. static int rtl8187_conf_tx(struct ieee80211_hw *dev, u16 queue,
  1008. const struct ieee80211_tx_queue_params *params)
  1009. {
  1010. struct rtl8187_priv *priv = dev->priv;
  1011. u8 cw_min, cw_max;
  1012. if (queue > 3)
  1013. return -EINVAL;
  1014. cw_min = fls(params->cw_min);
  1015. cw_max = fls(params->cw_max);
  1016. if (priv->is_rtl8187b) {
  1017. priv->aifsn[queue] = params->aifs;
  1018. /*
  1019. * This is the structure of AC_*_PARAM registers in 8187B:
  1020. * - TXOP limit field, bit offset = 16
  1021. * - ECWmax, bit offset = 12
  1022. * - ECWmin, bit offset = 8
  1023. * - AIFS, bit offset = 0
  1024. */
  1025. rtl818x_iowrite32(priv, rtl8187b_ac_addr[queue],
  1026. (params->txop << 16) | (cw_max << 12) |
  1027. (cw_min << 8) | (params->aifs *
  1028. priv->slot_time + SIFS_TIME));
  1029. } else {
  1030. if (queue != 0)
  1031. return -EINVAL;
  1032. rtl818x_iowrite8(priv, &priv->map->CW_VAL,
  1033. cw_min | (cw_max << 4));
  1034. }
  1035. return 0;
  1036. }
  1037. static const struct ieee80211_ops rtl8187_ops = {
  1038. .tx = rtl8187_tx,
  1039. .start = rtl8187_start,
  1040. .stop = rtl8187_stop,
  1041. .add_interface = rtl8187_add_interface,
  1042. .remove_interface = rtl8187_remove_interface,
  1043. .config = rtl8187_config,
  1044. .config_interface = rtl8187_config_interface,
  1045. .bss_info_changed = rtl8187_bss_info_changed,
  1046. .configure_filter = rtl8187_configure_filter,
  1047. .conf_tx = rtl8187_conf_tx
  1048. };
  1049. static void rtl8187_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  1050. {
  1051. struct ieee80211_hw *dev = eeprom->data;
  1052. struct rtl8187_priv *priv = dev->priv;
  1053. u8 reg = rtl818x_ioread8(priv, &priv->map->EEPROM_CMD);
  1054. eeprom->reg_data_in = reg & RTL818X_EEPROM_CMD_WRITE;
  1055. eeprom->reg_data_out = reg & RTL818X_EEPROM_CMD_READ;
  1056. eeprom->reg_data_clock = reg & RTL818X_EEPROM_CMD_CK;
  1057. eeprom->reg_chip_select = reg & RTL818X_EEPROM_CMD_CS;
  1058. }
  1059. static void rtl8187_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  1060. {
  1061. struct ieee80211_hw *dev = eeprom->data;
  1062. struct rtl8187_priv *priv = dev->priv;
  1063. u8 reg = RTL818X_EEPROM_CMD_PROGRAM;
  1064. if (eeprom->reg_data_in)
  1065. reg |= RTL818X_EEPROM_CMD_WRITE;
  1066. if (eeprom->reg_data_out)
  1067. reg |= RTL818X_EEPROM_CMD_READ;
  1068. if (eeprom->reg_data_clock)
  1069. reg |= RTL818X_EEPROM_CMD_CK;
  1070. if (eeprom->reg_chip_select)
  1071. reg |= RTL818X_EEPROM_CMD_CS;
  1072. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, reg);
  1073. udelay(10);
  1074. }
  1075. static int __devinit rtl8187_probe(struct usb_interface *intf,
  1076. const struct usb_device_id *id)
  1077. {
  1078. struct usb_device *udev = interface_to_usbdev(intf);
  1079. struct ieee80211_hw *dev;
  1080. struct rtl8187_priv *priv;
  1081. struct eeprom_93cx6 eeprom;
  1082. struct ieee80211_channel *channel;
  1083. const char *chip_name;
  1084. u16 txpwr, reg;
  1085. int err, i;
  1086. dev = ieee80211_alloc_hw(sizeof(*priv), &rtl8187_ops);
  1087. if (!dev) {
  1088. printk(KERN_ERR "rtl8187: ieee80211 alloc failed\n");
  1089. return -ENOMEM;
  1090. }
  1091. priv = dev->priv;
  1092. priv->is_rtl8187b = (id->driver_info == DEVICE_RTL8187B);
  1093. SET_IEEE80211_DEV(dev, &intf->dev);
  1094. usb_set_intfdata(intf, dev);
  1095. priv->udev = udev;
  1096. usb_get_dev(udev);
  1097. skb_queue_head_init(&priv->rx_queue);
  1098. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(rtl818x_channels));
  1099. BUILD_BUG_ON(sizeof(priv->rates) != sizeof(rtl818x_rates));
  1100. memcpy(priv->channels, rtl818x_channels, sizeof(rtl818x_channels));
  1101. memcpy(priv->rates, rtl818x_rates, sizeof(rtl818x_rates));
  1102. priv->map = (struct rtl818x_csr *)0xFF00;
  1103. priv->band.band = IEEE80211_BAND_2GHZ;
  1104. priv->band.channels = priv->channels;
  1105. priv->band.n_channels = ARRAY_SIZE(rtl818x_channels);
  1106. priv->band.bitrates = priv->rates;
  1107. priv->band.n_bitrates = ARRAY_SIZE(rtl818x_rates);
  1108. dev->wiphy->bands[IEEE80211_BAND_2GHZ] = &priv->band;
  1109. priv->mode = NL80211_IFTYPE_MONITOR;
  1110. dev->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1111. IEEE80211_HW_SIGNAL_DBM |
  1112. IEEE80211_HW_RX_INCLUDES_FCS;
  1113. eeprom.data = dev;
  1114. eeprom.register_read = rtl8187_eeprom_register_read;
  1115. eeprom.register_write = rtl8187_eeprom_register_write;
  1116. if (rtl818x_ioread32(priv, &priv->map->RX_CONF) & (1 << 6))
  1117. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  1118. else
  1119. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  1120. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_CONFIG);
  1121. udelay(10);
  1122. eeprom_93cx6_multiread(&eeprom, RTL8187_EEPROM_MAC_ADDR,
  1123. (__le16 __force *)dev->wiphy->perm_addr, 3);
  1124. if (!is_valid_ether_addr(dev->wiphy->perm_addr)) {
  1125. printk(KERN_WARNING "rtl8187: Invalid hwaddr! Using randomly "
  1126. "generated MAC address\n");
  1127. random_ether_addr(dev->wiphy->perm_addr);
  1128. }
  1129. channel = priv->channels;
  1130. for (i = 0; i < 3; i++) {
  1131. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_1 + i,
  1132. &txpwr);
  1133. (*channel++).hw_value = txpwr & 0xFF;
  1134. (*channel++).hw_value = txpwr >> 8;
  1135. }
  1136. for (i = 0; i < 2; i++) {
  1137. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_4 + i,
  1138. &txpwr);
  1139. (*channel++).hw_value = txpwr & 0xFF;
  1140. (*channel++).hw_value = txpwr >> 8;
  1141. }
  1142. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_BASE,
  1143. &priv->txpwr_base);
  1144. reg = rtl818x_ioread8(priv, &priv->map->PGSELECT) & ~1;
  1145. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg | 1);
  1146. /* 0 means asic B-cut, we should use SW 3 wire
  1147. * bit-by-bit banging for radio. 1 means we can use
  1148. * USB specific request to write radio registers */
  1149. priv->asic_rev = rtl818x_ioread8(priv, (u8 *)0xFFFE) & 0x3;
  1150. rtl818x_iowrite8(priv, &priv->map->PGSELECT, reg);
  1151. rtl818x_iowrite8(priv, &priv->map->EEPROM_CMD, RTL818X_EEPROM_CMD_NORMAL);
  1152. if (!priv->is_rtl8187b) {
  1153. u32 reg32;
  1154. reg32 = rtl818x_ioread32(priv, &priv->map->TX_CONF);
  1155. reg32 &= RTL818X_TX_CONF_HWVER_MASK;
  1156. switch (reg32) {
  1157. case RTL818X_TX_CONF_R8187vD_B:
  1158. /* Some RTL8187B devices have a USB ID of 0x8187
  1159. * detect them here */
  1160. chip_name = "RTL8187BvB(early)";
  1161. priv->is_rtl8187b = 1;
  1162. priv->hw_rev = RTL8187BvB;
  1163. break;
  1164. case RTL818X_TX_CONF_R8187vD:
  1165. chip_name = "RTL8187vD";
  1166. break;
  1167. default:
  1168. chip_name = "RTL8187vB (default)";
  1169. }
  1170. } else {
  1171. /*
  1172. * Force USB request to write radio registers for 8187B, Realtek
  1173. * only uses it in their sources
  1174. */
  1175. /*if (priv->asic_rev == 0) {
  1176. printk(KERN_WARNING "rtl8187: Forcing use of USB "
  1177. "requests to write to radio registers\n");
  1178. priv->asic_rev = 1;
  1179. }*/
  1180. switch (rtl818x_ioread8(priv, (u8 *)0xFFE1)) {
  1181. case RTL818X_R8187B_B:
  1182. chip_name = "RTL8187BvB";
  1183. priv->hw_rev = RTL8187BvB;
  1184. break;
  1185. case RTL818X_R8187B_D:
  1186. chip_name = "RTL8187BvD";
  1187. priv->hw_rev = RTL8187BvD;
  1188. break;
  1189. case RTL818X_R8187B_E:
  1190. chip_name = "RTL8187BvE";
  1191. priv->hw_rev = RTL8187BvE;
  1192. break;
  1193. default:
  1194. chip_name = "RTL8187BvB (default)";
  1195. priv->hw_rev = RTL8187BvB;
  1196. }
  1197. }
  1198. if (!priv->is_rtl8187b) {
  1199. for (i = 0; i < 2; i++) {
  1200. eeprom_93cx6_read(&eeprom,
  1201. RTL8187_EEPROM_TXPWR_CHAN_6 + i,
  1202. &txpwr);
  1203. (*channel++).hw_value = txpwr & 0xFF;
  1204. (*channel++).hw_value = txpwr >> 8;
  1205. }
  1206. } else {
  1207. eeprom_93cx6_read(&eeprom, RTL8187_EEPROM_TXPWR_CHAN_6,
  1208. &txpwr);
  1209. (*channel++).hw_value = txpwr & 0xFF;
  1210. eeprom_93cx6_read(&eeprom, 0x0A, &txpwr);
  1211. (*channel++).hw_value = txpwr & 0xFF;
  1212. eeprom_93cx6_read(&eeprom, 0x1C, &txpwr);
  1213. (*channel++).hw_value = txpwr & 0xFF;
  1214. (*channel++).hw_value = txpwr >> 8;
  1215. }
  1216. if (priv->is_rtl8187b)
  1217. printk(KERN_WARNING "rtl8187: 8187B chip detected.\n");
  1218. /*
  1219. * XXX: Once this driver supports anything that requires
  1220. * beacons it must implement IEEE80211_TX_CTL_ASSIGN_SEQ.
  1221. */
  1222. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
  1223. if ((id->driver_info == DEVICE_RTL8187) && priv->is_rtl8187b)
  1224. printk(KERN_INFO "rtl8187: inconsistency between id with OEM"
  1225. " info!\n");
  1226. priv->rf = rtl8187_detect_rf(dev);
  1227. dev->extra_tx_headroom = (!priv->is_rtl8187b) ?
  1228. sizeof(struct rtl8187_tx_hdr) :
  1229. sizeof(struct rtl8187b_tx_hdr);
  1230. if (!priv->is_rtl8187b)
  1231. dev->queues = 1;
  1232. else
  1233. dev->queues = 4;
  1234. err = ieee80211_register_hw(dev);
  1235. if (err) {
  1236. printk(KERN_ERR "rtl8187: Cannot register device\n");
  1237. goto err_free_dev;
  1238. }
  1239. mutex_init(&priv->conf_mutex);
  1240. skb_queue_head_init(&priv->b_tx_status.queue);
  1241. printk(KERN_INFO "%s: hwaddr %pM, %s V%d + %s\n",
  1242. wiphy_name(dev->wiphy), dev->wiphy->perm_addr,
  1243. chip_name, priv->asic_rev, priv->rf->name);
  1244. return 0;
  1245. err_free_dev:
  1246. ieee80211_free_hw(dev);
  1247. usb_set_intfdata(intf, NULL);
  1248. usb_put_dev(udev);
  1249. return err;
  1250. }
  1251. static void __devexit rtl8187_disconnect(struct usb_interface *intf)
  1252. {
  1253. struct ieee80211_hw *dev = usb_get_intfdata(intf);
  1254. struct rtl8187_priv *priv;
  1255. if (!dev)
  1256. return;
  1257. ieee80211_unregister_hw(dev);
  1258. priv = dev->priv;
  1259. usb_reset_device(priv->udev);
  1260. usb_put_dev(interface_to_usbdev(intf));
  1261. ieee80211_free_hw(dev);
  1262. }
  1263. static struct usb_driver rtl8187_driver = {
  1264. .name = KBUILD_MODNAME,
  1265. .id_table = rtl8187_table,
  1266. .probe = rtl8187_probe,
  1267. .disconnect = __devexit_p(rtl8187_disconnect),
  1268. };
  1269. static int __init rtl8187_init(void)
  1270. {
  1271. return usb_register(&rtl8187_driver);
  1272. }
  1273. static void __exit rtl8187_exit(void)
  1274. {
  1275. usb_deregister(&rtl8187_driver);
  1276. }
  1277. module_init(rtl8187_init);
  1278. module_exit(rtl8187_exit);