smsc911x.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2004-2008 SMSC
  4. * Copyright (C) 2005-2008 ARM
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. *
  20. ***************************************************************************
  21. * Rewritten, heavily based on smsc911x simple driver by SMSC.
  22. * Partly uses io macros from smc91x.c by Nicolas Pitre
  23. *
  24. * Supported devices:
  25. * LAN9115, LAN9116, LAN9117, LAN9118
  26. * LAN9215, LAN9216, LAN9217, LAN9218
  27. * LAN9210, LAN9211
  28. * LAN9220, LAN9221
  29. *
  30. */
  31. #include <linux/crc32.h>
  32. #include <linux/delay.h>
  33. #include <linux/errno.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/init.h>
  37. #include <linux/ioport.h>
  38. #include <linux/kernel.h>
  39. #include <linux/module.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/sched.h>
  43. #include <linux/slab.h>
  44. #include <linux/timer.h>
  45. #include <linux/version.h>
  46. #include <linux/bug.h>
  47. #include <linux/bitops.h>
  48. #include <linux/irq.h>
  49. #include <linux/io.h>
  50. #include <linux/phy.h>
  51. #include <linux/smsc911x.h>
  52. #include "smsc911x.h"
  53. #define SMSC_CHIPNAME "smsc911x"
  54. #define SMSC_MDIONAME "smsc911x-mdio"
  55. #define SMSC_DRV_VERSION "2008-10-21"
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(SMSC_DRV_VERSION);
  58. #if USE_DEBUG > 0
  59. static int debug = 16;
  60. #else
  61. static int debug = 3;
  62. #endif
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. struct smsc911x_data {
  66. void __iomem *ioaddr;
  67. unsigned int idrev;
  68. /* used to decide which workarounds apply */
  69. unsigned int generation;
  70. /* device configuration (copied from platform_data during probe) */
  71. struct smsc911x_platform_config config;
  72. /* This needs to be acquired before calling any of below:
  73. * smsc911x_mac_read(), smsc911x_mac_write()
  74. */
  75. spinlock_t mac_lock;
  76. /* spinlock to ensure 16-bit accesses are serialised.
  77. * unused with a 32-bit bus */
  78. spinlock_t dev_lock;
  79. struct phy_device *phy_dev;
  80. struct mii_bus *mii_bus;
  81. int phy_irq[PHY_MAX_ADDR];
  82. unsigned int using_extphy;
  83. int last_duplex;
  84. int last_carrier;
  85. u32 msg_enable;
  86. unsigned int gpio_setting;
  87. unsigned int gpio_orig_setting;
  88. struct net_device *dev;
  89. struct napi_struct napi;
  90. unsigned int software_irq_signal;
  91. #ifdef USE_PHY_WORK_AROUND
  92. #define MIN_PACKET_SIZE (64)
  93. char loopback_tx_pkt[MIN_PACKET_SIZE];
  94. char loopback_rx_pkt[MIN_PACKET_SIZE];
  95. unsigned int resetcount;
  96. #endif
  97. /* Members for Multicast filter workaround */
  98. unsigned int multicast_update_pending;
  99. unsigned int set_bits_mask;
  100. unsigned int clear_bits_mask;
  101. unsigned int hashhi;
  102. unsigned int hashlo;
  103. };
  104. /* The 16-bit access functions are significantly slower, due to the locking
  105. * necessary. If your bus hardware can be configured to do this for you
  106. * (in response to a single 32-bit operation from software), you should use
  107. * the 32-bit access functions instead. */
  108. static inline u32 smsc911x_reg_read(struct smsc911x_data *pdata, u32 reg)
  109. {
  110. if (pdata->config.flags & SMSC911X_USE_32BIT)
  111. return readl(pdata->ioaddr + reg);
  112. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  113. u32 data;
  114. unsigned long flags;
  115. /* these two 16-bit reads must be performed consecutively, so
  116. * must not be interrupted by our own ISR (which would start
  117. * another read operation) */
  118. spin_lock_irqsave(&pdata->dev_lock, flags);
  119. data = ((readw(pdata->ioaddr + reg) & 0xFFFF) |
  120. ((readw(pdata->ioaddr + reg + 2) & 0xFFFF) << 16));
  121. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  122. return data;
  123. }
  124. BUG();
  125. return 0;
  126. }
  127. static inline void smsc911x_reg_write(struct smsc911x_data *pdata, u32 reg,
  128. u32 val)
  129. {
  130. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  131. writel(val, pdata->ioaddr + reg);
  132. return;
  133. }
  134. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  135. unsigned long flags;
  136. /* these two 16-bit writes must be performed consecutively, so
  137. * must not be interrupted by our own ISR (which would start
  138. * another read operation) */
  139. spin_lock_irqsave(&pdata->dev_lock, flags);
  140. writew(val & 0xFFFF, pdata->ioaddr + reg);
  141. writew((val >> 16) & 0xFFFF, pdata->ioaddr + reg + 2);
  142. spin_unlock_irqrestore(&pdata->dev_lock, flags);
  143. return;
  144. }
  145. BUG();
  146. }
  147. /* Writes a packet to the TX_DATA_FIFO */
  148. static inline void
  149. smsc911x_tx_writefifo(struct smsc911x_data *pdata, unsigned int *buf,
  150. unsigned int wordcount)
  151. {
  152. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  153. writesl(pdata->ioaddr + TX_DATA_FIFO, buf, wordcount);
  154. return;
  155. }
  156. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  157. while (wordcount--)
  158. smsc911x_reg_write(pdata, TX_DATA_FIFO, *buf++);
  159. return;
  160. }
  161. BUG();
  162. }
  163. /* Reads a packet out of the RX_DATA_FIFO */
  164. static inline void
  165. smsc911x_rx_readfifo(struct smsc911x_data *pdata, unsigned int *buf,
  166. unsigned int wordcount)
  167. {
  168. if (pdata->config.flags & SMSC911X_USE_32BIT) {
  169. readsl(pdata->ioaddr + RX_DATA_FIFO, buf, wordcount);
  170. return;
  171. }
  172. if (pdata->config.flags & SMSC911X_USE_16BIT) {
  173. while (wordcount--)
  174. *buf++ = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  175. return;
  176. }
  177. BUG();
  178. }
  179. /* waits for MAC not busy, with timeout. Only called by smsc911x_mac_read
  180. * and smsc911x_mac_write, so assumes mac_lock is held */
  181. static int smsc911x_mac_complete(struct smsc911x_data *pdata)
  182. {
  183. int i;
  184. u32 val;
  185. SMSC_ASSERT_MAC_LOCK(pdata);
  186. for (i = 0; i < 40; i++) {
  187. val = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  188. if (!(val & MAC_CSR_CMD_CSR_BUSY_))
  189. return 0;
  190. }
  191. SMSC_WARNING(HW, "Timed out waiting for MAC not BUSY. "
  192. "MAC_CSR_CMD: 0x%08X", val);
  193. return -EIO;
  194. }
  195. /* Fetches a MAC register value. Assumes mac_lock is acquired */
  196. static u32 smsc911x_mac_read(struct smsc911x_data *pdata, unsigned int offset)
  197. {
  198. unsigned int temp;
  199. SMSC_ASSERT_MAC_LOCK(pdata);
  200. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  201. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  202. SMSC_WARNING(HW, "MAC busy at entry");
  203. return 0xFFFFFFFF;
  204. }
  205. /* Send the MAC cmd */
  206. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  207. MAC_CSR_CMD_CSR_BUSY_ | MAC_CSR_CMD_R_NOT_W_));
  208. /* Workaround for hardware read-after-write restriction */
  209. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  210. /* Wait for the read to complete */
  211. if (likely(smsc911x_mac_complete(pdata) == 0))
  212. return smsc911x_reg_read(pdata, MAC_CSR_DATA);
  213. SMSC_WARNING(HW, "MAC busy after read");
  214. return 0xFFFFFFFF;
  215. }
  216. /* Set a mac register, mac_lock must be acquired before calling */
  217. static void smsc911x_mac_write(struct smsc911x_data *pdata,
  218. unsigned int offset, u32 val)
  219. {
  220. unsigned int temp;
  221. SMSC_ASSERT_MAC_LOCK(pdata);
  222. temp = smsc911x_reg_read(pdata, MAC_CSR_CMD);
  223. if (unlikely(temp & MAC_CSR_CMD_CSR_BUSY_)) {
  224. SMSC_WARNING(HW,
  225. "smsc911x_mac_write failed, MAC busy at entry");
  226. return;
  227. }
  228. /* Send data to write */
  229. smsc911x_reg_write(pdata, MAC_CSR_DATA, val);
  230. /* Write the actual data */
  231. smsc911x_reg_write(pdata, MAC_CSR_CMD, ((offset & 0xFF) |
  232. MAC_CSR_CMD_CSR_BUSY_));
  233. /* Workaround for hardware read-after-write restriction */
  234. temp = smsc911x_reg_read(pdata, BYTE_TEST);
  235. /* Wait for the write to complete */
  236. if (likely(smsc911x_mac_complete(pdata) == 0))
  237. return;
  238. SMSC_WARNING(HW,
  239. "smsc911x_mac_write failed, MAC busy after write");
  240. }
  241. /* Get a phy register */
  242. static int smsc911x_mii_read(struct mii_bus *bus, int phyaddr, int regidx)
  243. {
  244. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  245. unsigned long flags;
  246. unsigned int addr;
  247. int i, reg;
  248. spin_lock_irqsave(&pdata->mac_lock, flags);
  249. /* Confirm MII not busy */
  250. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  251. SMSC_WARNING(HW,
  252. "MII is busy in smsc911x_mii_read???");
  253. reg = -EIO;
  254. goto out;
  255. }
  256. /* Set the address, index & direction (read from PHY) */
  257. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6);
  258. smsc911x_mac_write(pdata, MII_ACC, addr);
  259. /* Wait for read to complete w/ timeout */
  260. for (i = 0; i < 100; i++)
  261. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  262. reg = smsc911x_mac_read(pdata, MII_DATA);
  263. goto out;
  264. }
  265. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  266. reg = -EIO;
  267. out:
  268. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  269. return reg;
  270. }
  271. /* Set a phy register */
  272. static int smsc911x_mii_write(struct mii_bus *bus, int phyaddr, int regidx,
  273. u16 val)
  274. {
  275. struct smsc911x_data *pdata = (struct smsc911x_data *)bus->priv;
  276. unsigned long flags;
  277. unsigned int addr;
  278. int i, reg;
  279. spin_lock_irqsave(&pdata->mac_lock, flags);
  280. /* Confirm MII not busy */
  281. if (unlikely(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  282. SMSC_WARNING(HW,
  283. "MII is busy in smsc911x_mii_write???");
  284. reg = -EIO;
  285. goto out;
  286. }
  287. /* Put the data to write in the MAC */
  288. smsc911x_mac_write(pdata, MII_DATA, val);
  289. /* Set the address, index & direction (write to PHY) */
  290. addr = ((phyaddr & 0x1F) << 11) | ((regidx & 0x1F) << 6) |
  291. MII_ACC_MII_WRITE_;
  292. smsc911x_mac_write(pdata, MII_ACC, addr);
  293. /* Wait for write to complete w/ timeout */
  294. for (i = 0; i < 100; i++)
  295. if (!(smsc911x_mac_read(pdata, MII_ACC) & MII_ACC_MII_BUSY_)) {
  296. reg = 0;
  297. goto out;
  298. }
  299. SMSC_WARNING(HW, "Timed out waiting for MII write to finish");
  300. reg = -EIO;
  301. out:
  302. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  303. return reg;
  304. }
  305. /* Autodetects and initialises external phy for SMSC9115 and SMSC9117 flavors.
  306. * If something goes wrong, returns -ENODEV to revert back to internal phy.
  307. * Performed at initialisation only, so interrupts are enabled */
  308. static int smsc911x_phy_initialise_external(struct smsc911x_data *pdata)
  309. {
  310. unsigned int hwcfg = smsc911x_reg_read(pdata, HW_CFG);
  311. /* External phy is requested, supported, and detected */
  312. if (hwcfg & HW_CFG_EXT_PHY_DET_) {
  313. /* Switch to external phy. Assuming tx and rx are stopped
  314. * because smsc911x_phy_initialise is called before
  315. * smsc911x_rx_initialise and tx_initialise. */
  316. /* Disable phy clocks to the MAC */
  317. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  318. hwcfg |= HW_CFG_PHY_CLK_SEL_CLK_DIS_;
  319. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  320. udelay(10); /* Enough time for clocks to stop */
  321. /* Switch to external phy */
  322. hwcfg |= HW_CFG_EXT_PHY_EN_;
  323. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  324. /* Enable phy clocks to the MAC */
  325. hwcfg &= (~HW_CFG_PHY_CLK_SEL_);
  326. hwcfg |= HW_CFG_PHY_CLK_SEL_EXT_PHY_;
  327. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  328. udelay(10); /* Enough time for clocks to restart */
  329. hwcfg |= HW_CFG_SMI_SEL_;
  330. smsc911x_reg_write(pdata, HW_CFG, hwcfg);
  331. SMSC_TRACE(HW, "Successfully switched to external PHY");
  332. pdata->using_extphy = 1;
  333. } else {
  334. SMSC_WARNING(HW, "No external PHY detected, "
  335. "Using internal PHY instead.");
  336. /* Use internal phy */
  337. return -ENODEV;
  338. }
  339. return 0;
  340. }
  341. /* Fetches a tx status out of the status fifo */
  342. static unsigned int smsc911x_tx_get_txstatus(struct smsc911x_data *pdata)
  343. {
  344. unsigned int result =
  345. smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TSUSED_;
  346. if (result != 0)
  347. result = smsc911x_reg_read(pdata, TX_STATUS_FIFO);
  348. return result;
  349. }
  350. /* Fetches the next rx status */
  351. static unsigned int smsc911x_rx_get_rxstatus(struct smsc911x_data *pdata)
  352. {
  353. unsigned int result =
  354. smsc911x_reg_read(pdata, RX_FIFO_INF) & RX_FIFO_INF_RXSUSED_;
  355. if (result != 0)
  356. result = smsc911x_reg_read(pdata, RX_STATUS_FIFO);
  357. return result;
  358. }
  359. #ifdef USE_PHY_WORK_AROUND
  360. static int smsc911x_phy_check_loopbackpkt(struct smsc911x_data *pdata)
  361. {
  362. unsigned int tries;
  363. u32 wrsz;
  364. u32 rdsz;
  365. ulong bufp;
  366. for (tries = 0; tries < 10; tries++) {
  367. unsigned int txcmd_a;
  368. unsigned int txcmd_b;
  369. unsigned int status;
  370. unsigned int pktlength;
  371. unsigned int i;
  372. /* Zero-out rx packet memory */
  373. memset(pdata->loopback_rx_pkt, 0, MIN_PACKET_SIZE);
  374. /* Write tx packet to 118 */
  375. txcmd_a = (u32)((ulong)pdata->loopback_tx_pkt & 0x03) << 16;
  376. txcmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  377. txcmd_a |= MIN_PACKET_SIZE;
  378. txcmd_b = MIN_PACKET_SIZE << 16 | MIN_PACKET_SIZE;
  379. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_a);
  380. smsc911x_reg_write(pdata, TX_DATA_FIFO, txcmd_b);
  381. bufp = (ulong)pdata->loopback_tx_pkt & (~0x3);
  382. wrsz = MIN_PACKET_SIZE + 3;
  383. wrsz += (u32)((ulong)pdata->loopback_tx_pkt & 0x3);
  384. wrsz >>= 2;
  385. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  386. /* Wait till transmit is done */
  387. i = 60;
  388. do {
  389. udelay(5);
  390. status = smsc911x_tx_get_txstatus(pdata);
  391. } while ((i--) && (!status));
  392. if (!status) {
  393. SMSC_WARNING(HW, "Failed to transmit "
  394. "during loopback test");
  395. continue;
  396. }
  397. if (status & TX_STS_ES_) {
  398. SMSC_WARNING(HW, "Transmit encountered "
  399. "errors during loopback test");
  400. continue;
  401. }
  402. /* Wait till receive is done */
  403. i = 60;
  404. do {
  405. udelay(5);
  406. status = smsc911x_rx_get_rxstatus(pdata);
  407. } while ((i--) && (!status));
  408. if (!status) {
  409. SMSC_WARNING(HW,
  410. "Failed to receive during loopback test");
  411. continue;
  412. }
  413. if (status & RX_STS_ES_) {
  414. SMSC_WARNING(HW, "Receive encountered "
  415. "errors during loopback test");
  416. continue;
  417. }
  418. pktlength = ((status & 0x3FFF0000UL) >> 16);
  419. bufp = (ulong)pdata->loopback_rx_pkt;
  420. rdsz = pktlength + 3;
  421. rdsz += (u32)((ulong)pdata->loopback_rx_pkt & 0x3);
  422. rdsz >>= 2;
  423. smsc911x_rx_readfifo(pdata, (unsigned int *)bufp, rdsz);
  424. if (pktlength != (MIN_PACKET_SIZE + 4)) {
  425. SMSC_WARNING(HW, "Unexpected packet size "
  426. "during loop back test, size=%d, will retry",
  427. pktlength);
  428. } else {
  429. unsigned int j;
  430. int mismatch = 0;
  431. for (j = 0; j < MIN_PACKET_SIZE; j++) {
  432. if (pdata->loopback_tx_pkt[j]
  433. != pdata->loopback_rx_pkt[j]) {
  434. mismatch = 1;
  435. break;
  436. }
  437. }
  438. if (!mismatch) {
  439. SMSC_TRACE(HW, "Successfully verified "
  440. "loopback packet");
  441. return 0;
  442. } else {
  443. SMSC_WARNING(HW, "Data mismatch "
  444. "during loop back test, will retry");
  445. }
  446. }
  447. }
  448. return -EIO;
  449. }
  450. static int smsc911x_phy_reset(struct smsc911x_data *pdata)
  451. {
  452. struct phy_device *phy_dev = pdata->phy_dev;
  453. unsigned int temp;
  454. unsigned int i = 100000;
  455. BUG_ON(!phy_dev);
  456. BUG_ON(!phy_dev->bus);
  457. SMSC_TRACE(HW, "Performing PHY BCR Reset");
  458. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, BMCR_RESET);
  459. do {
  460. msleep(1);
  461. temp = smsc911x_mii_read(phy_dev->bus, phy_dev->addr,
  462. MII_BMCR);
  463. } while ((i--) && (temp & BMCR_RESET));
  464. if (temp & BMCR_RESET) {
  465. SMSC_WARNING(HW, "PHY reset failed to complete.");
  466. return -EIO;
  467. }
  468. /* Extra delay required because the phy may not be completed with
  469. * its reset when BMCR_RESET is cleared. Specs say 256 uS is
  470. * enough delay but using 1ms here to be safe */
  471. msleep(1);
  472. return 0;
  473. }
  474. static int smsc911x_phy_loopbacktest(struct net_device *dev)
  475. {
  476. struct smsc911x_data *pdata = netdev_priv(dev);
  477. struct phy_device *phy_dev = pdata->phy_dev;
  478. int result = -EIO;
  479. unsigned int i, val;
  480. unsigned long flags;
  481. /* Initialise tx packet using broadcast destination address */
  482. memset(pdata->loopback_tx_pkt, 0xff, ETH_ALEN);
  483. /* Use incrementing source address */
  484. for (i = 6; i < 12; i++)
  485. pdata->loopback_tx_pkt[i] = (char)i;
  486. /* Set length type field */
  487. pdata->loopback_tx_pkt[12] = 0x00;
  488. pdata->loopback_tx_pkt[13] = 0x00;
  489. for (i = 14; i < MIN_PACKET_SIZE; i++)
  490. pdata->loopback_tx_pkt[i] = (char)i;
  491. val = smsc911x_reg_read(pdata, HW_CFG);
  492. val &= HW_CFG_TX_FIF_SZ_;
  493. val |= HW_CFG_SF_;
  494. smsc911x_reg_write(pdata, HW_CFG, val);
  495. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  496. smsc911x_reg_write(pdata, RX_CFG,
  497. (u32)((ulong)pdata->loopback_rx_pkt & 0x03) << 8);
  498. for (i = 0; i < 10; i++) {
  499. /* Set PHY to 10/FD, no ANEG, and loopback mode */
  500. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR,
  501. BMCR_LOOPBACK | BMCR_FULLDPLX);
  502. /* Enable MAC tx/rx, FD */
  503. spin_lock_irqsave(&pdata->mac_lock, flags);
  504. smsc911x_mac_write(pdata, MAC_CR, MAC_CR_FDPX_
  505. | MAC_CR_TXEN_ | MAC_CR_RXEN_);
  506. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  507. if (smsc911x_phy_check_loopbackpkt(pdata) == 0) {
  508. result = 0;
  509. break;
  510. }
  511. pdata->resetcount++;
  512. /* Disable MAC rx */
  513. spin_lock_irqsave(&pdata->mac_lock, flags);
  514. smsc911x_mac_write(pdata, MAC_CR, 0);
  515. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  516. smsc911x_phy_reset(pdata);
  517. }
  518. /* Disable MAC */
  519. spin_lock_irqsave(&pdata->mac_lock, flags);
  520. smsc911x_mac_write(pdata, MAC_CR, 0);
  521. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  522. /* Cancel PHY loopback mode */
  523. smsc911x_mii_write(phy_dev->bus, phy_dev->addr, MII_BMCR, 0);
  524. smsc911x_reg_write(pdata, TX_CFG, 0);
  525. smsc911x_reg_write(pdata, RX_CFG, 0);
  526. return result;
  527. }
  528. #endif /* USE_PHY_WORK_AROUND */
  529. static void smsc911x_phy_update_flowcontrol(struct smsc911x_data *pdata)
  530. {
  531. struct phy_device *phy_dev = pdata->phy_dev;
  532. u32 afc = smsc911x_reg_read(pdata, AFC_CFG);
  533. u32 flow;
  534. unsigned long flags;
  535. if (phy_dev->duplex == DUPLEX_FULL) {
  536. u16 lcladv = phy_read(phy_dev, MII_ADVERTISE);
  537. u16 rmtadv = phy_read(phy_dev, MII_LPA);
  538. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  539. if (cap & FLOW_CTRL_RX)
  540. flow = 0xFFFF0002;
  541. else
  542. flow = 0;
  543. if (cap & FLOW_CTRL_TX)
  544. afc |= 0xF;
  545. else
  546. afc &= ~0xF;
  547. SMSC_TRACE(HW, "rx pause %s, tx pause %s",
  548. (cap & FLOW_CTRL_RX ? "enabled" : "disabled"),
  549. (cap & FLOW_CTRL_TX ? "enabled" : "disabled"));
  550. } else {
  551. SMSC_TRACE(HW, "half duplex");
  552. flow = 0;
  553. afc |= 0xF;
  554. }
  555. spin_lock_irqsave(&pdata->mac_lock, flags);
  556. smsc911x_mac_write(pdata, FLOW, flow);
  557. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  558. smsc911x_reg_write(pdata, AFC_CFG, afc);
  559. }
  560. /* Update link mode if anything has changed. Called periodically when the
  561. * PHY is in polling mode, even if nothing has changed. */
  562. static void smsc911x_phy_adjust_link(struct net_device *dev)
  563. {
  564. struct smsc911x_data *pdata = netdev_priv(dev);
  565. struct phy_device *phy_dev = pdata->phy_dev;
  566. unsigned long flags;
  567. int carrier;
  568. if (phy_dev->duplex != pdata->last_duplex) {
  569. unsigned int mac_cr;
  570. SMSC_TRACE(HW, "duplex state has changed");
  571. spin_lock_irqsave(&pdata->mac_lock, flags);
  572. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  573. if (phy_dev->duplex) {
  574. SMSC_TRACE(HW,
  575. "configuring for full duplex mode");
  576. mac_cr |= MAC_CR_FDPX_;
  577. } else {
  578. SMSC_TRACE(HW,
  579. "configuring for half duplex mode");
  580. mac_cr &= ~MAC_CR_FDPX_;
  581. }
  582. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  583. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  584. smsc911x_phy_update_flowcontrol(pdata);
  585. pdata->last_duplex = phy_dev->duplex;
  586. }
  587. carrier = netif_carrier_ok(dev);
  588. if (carrier != pdata->last_carrier) {
  589. SMSC_TRACE(HW, "carrier state has changed");
  590. if (carrier) {
  591. SMSC_TRACE(HW, "configuring for carrier OK");
  592. if ((pdata->gpio_orig_setting & GPIO_CFG_LED1_EN_) &&
  593. (!pdata->using_extphy)) {
  594. /* Restore orginal GPIO configuration */
  595. pdata->gpio_setting = pdata->gpio_orig_setting;
  596. smsc911x_reg_write(pdata, GPIO_CFG,
  597. pdata->gpio_setting);
  598. }
  599. } else {
  600. SMSC_TRACE(HW, "configuring for no carrier");
  601. /* Check global setting that LED1
  602. * usage is 10/100 indicator */
  603. pdata->gpio_setting = smsc911x_reg_read(pdata,
  604. GPIO_CFG);
  605. if ((pdata->gpio_setting & GPIO_CFG_LED1_EN_)
  606. && (!pdata->using_extphy)) {
  607. /* Force 10/100 LED off, after saving
  608. * orginal GPIO configuration */
  609. pdata->gpio_orig_setting = pdata->gpio_setting;
  610. pdata->gpio_setting &= ~GPIO_CFG_LED1_EN_;
  611. pdata->gpio_setting |= (GPIO_CFG_GPIOBUF0_
  612. | GPIO_CFG_GPIODIR0_
  613. | GPIO_CFG_GPIOD0_);
  614. smsc911x_reg_write(pdata, GPIO_CFG,
  615. pdata->gpio_setting);
  616. }
  617. }
  618. pdata->last_carrier = carrier;
  619. }
  620. }
  621. static int smsc911x_mii_probe(struct net_device *dev)
  622. {
  623. struct smsc911x_data *pdata = netdev_priv(dev);
  624. struct phy_device *phydev = NULL;
  625. int phy_addr;
  626. /* find the first phy */
  627. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  628. if (pdata->mii_bus->phy_map[phy_addr]) {
  629. phydev = pdata->mii_bus->phy_map[phy_addr];
  630. SMSC_TRACE(PROBE, "PHY %d: addr %d, phy_id 0x%08X",
  631. phy_addr, phydev->addr, phydev->phy_id);
  632. break;
  633. }
  634. }
  635. if (!phydev) {
  636. pr_err("%s: no PHY found\n", dev->name);
  637. return -ENODEV;
  638. }
  639. phydev = phy_connect(dev, phydev->dev.bus_id,
  640. &smsc911x_phy_adjust_link, 0, pdata->config.phy_interface);
  641. if (IS_ERR(phydev)) {
  642. pr_err("%s: Could not attach to PHY\n", dev->name);
  643. return PTR_ERR(phydev);
  644. }
  645. pr_info("%s: attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  646. dev->name, phydev->drv->name, phydev->dev.bus_id, phydev->irq);
  647. /* mask with MAC supported features */
  648. phydev->supported &= (PHY_BASIC_FEATURES | SUPPORTED_Pause |
  649. SUPPORTED_Asym_Pause);
  650. phydev->advertising = phydev->supported;
  651. pdata->phy_dev = phydev;
  652. pdata->last_duplex = -1;
  653. pdata->last_carrier = -1;
  654. #ifdef USE_PHY_WORK_AROUND
  655. if (smsc911x_phy_loopbacktest(dev) < 0) {
  656. SMSC_WARNING(HW, "Failed Loop Back Test");
  657. return -ENODEV;
  658. }
  659. SMSC_TRACE(HW, "Passed Loop Back Test");
  660. #endif /* USE_PHY_WORK_AROUND */
  661. SMSC_TRACE(HW, "phy initialised succesfully");
  662. return 0;
  663. }
  664. static int __devinit smsc911x_mii_init(struct platform_device *pdev,
  665. struct net_device *dev)
  666. {
  667. struct smsc911x_data *pdata = netdev_priv(dev);
  668. int err = -ENXIO, i;
  669. pdata->mii_bus = mdiobus_alloc();
  670. if (!pdata->mii_bus) {
  671. err = -ENOMEM;
  672. goto err_out_1;
  673. }
  674. pdata->mii_bus->name = SMSC_MDIONAME;
  675. snprintf(pdata->mii_bus->id, MII_BUS_ID_SIZE, "%x", pdev->id);
  676. pdata->mii_bus->priv = pdata;
  677. pdata->mii_bus->read = smsc911x_mii_read;
  678. pdata->mii_bus->write = smsc911x_mii_write;
  679. pdata->mii_bus->irq = pdata->phy_irq;
  680. for (i = 0; i < PHY_MAX_ADDR; ++i)
  681. pdata->mii_bus->irq[i] = PHY_POLL;
  682. pdata->mii_bus->parent = &pdev->dev;
  683. pdata->using_extphy = 0;
  684. switch (pdata->idrev & 0xFFFF0000) {
  685. case 0x01170000:
  686. case 0x01150000:
  687. case 0x117A0000:
  688. case 0x115A0000:
  689. /* External PHY supported, try to autodetect */
  690. if (smsc911x_phy_initialise_external(pdata) < 0) {
  691. SMSC_TRACE(HW, "No external PHY detected, "
  692. "using internal PHY");
  693. }
  694. break;
  695. default:
  696. SMSC_TRACE(HW, "External PHY is not supported, "
  697. "using internal PHY");
  698. break;
  699. }
  700. if (!pdata->using_extphy) {
  701. /* Mask all PHYs except ID 1 (internal) */
  702. pdata->mii_bus->phy_mask = ~(1 << 1);
  703. }
  704. if (mdiobus_register(pdata->mii_bus)) {
  705. SMSC_WARNING(PROBE, "Error registering mii bus");
  706. goto err_out_free_bus_2;
  707. }
  708. if (smsc911x_mii_probe(dev) < 0) {
  709. SMSC_WARNING(PROBE, "Error registering mii bus");
  710. goto err_out_unregister_bus_3;
  711. }
  712. return 0;
  713. err_out_unregister_bus_3:
  714. mdiobus_unregister(pdata->mii_bus);
  715. err_out_free_bus_2:
  716. mdiobus_free(pdata->mii_bus);
  717. err_out_1:
  718. return err;
  719. }
  720. /* Gets the number of tx statuses in the fifo */
  721. static unsigned int smsc911x_tx_get_txstatcount(struct smsc911x_data *pdata)
  722. {
  723. return (smsc911x_reg_read(pdata, TX_FIFO_INF)
  724. & TX_FIFO_INF_TSUSED_) >> 16;
  725. }
  726. /* Reads tx statuses and increments counters where necessary */
  727. static void smsc911x_tx_update_txcounters(struct net_device *dev)
  728. {
  729. struct smsc911x_data *pdata = netdev_priv(dev);
  730. unsigned int tx_stat;
  731. while ((tx_stat = smsc911x_tx_get_txstatus(pdata)) != 0) {
  732. if (unlikely(tx_stat & 0x80000000)) {
  733. /* In this driver the packet tag is used as the packet
  734. * length. Since a packet length can never reach the
  735. * size of 0x8000, this bit is reserved. It is worth
  736. * noting that the "reserved bit" in the warning above
  737. * does not reference a hardware defined reserved bit
  738. * but rather a driver defined one.
  739. */
  740. SMSC_WARNING(HW,
  741. "Packet tag reserved bit is high");
  742. } else {
  743. if (unlikely(tx_stat & 0x00008000)) {
  744. dev->stats.tx_errors++;
  745. } else {
  746. dev->stats.tx_packets++;
  747. dev->stats.tx_bytes += (tx_stat >> 16);
  748. }
  749. if (unlikely(tx_stat & 0x00000100)) {
  750. dev->stats.collisions += 16;
  751. dev->stats.tx_aborted_errors += 1;
  752. } else {
  753. dev->stats.collisions +=
  754. ((tx_stat >> 3) & 0xF);
  755. }
  756. if (unlikely(tx_stat & 0x00000800))
  757. dev->stats.tx_carrier_errors += 1;
  758. if (unlikely(tx_stat & 0x00000200)) {
  759. dev->stats.collisions++;
  760. dev->stats.tx_aborted_errors++;
  761. }
  762. }
  763. }
  764. }
  765. /* Increments the Rx error counters */
  766. static void
  767. smsc911x_rx_counterrors(struct net_device *dev, unsigned int rxstat)
  768. {
  769. int crc_err = 0;
  770. if (unlikely(rxstat & 0x00008000)) {
  771. dev->stats.rx_errors++;
  772. if (unlikely(rxstat & 0x00000002)) {
  773. dev->stats.rx_crc_errors++;
  774. crc_err = 1;
  775. }
  776. }
  777. if (likely(!crc_err)) {
  778. if (unlikely((rxstat & 0x00001020) == 0x00001020)) {
  779. /* Frame type indicates length,
  780. * and length error is set */
  781. dev->stats.rx_length_errors++;
  782. }
  783. if (rxstat & RX_STS_MCAST_)
  784. dev->stats.multicast++;
  785. }
  786. }
  787. /* Quickly dumps bad packets */
  788. static void
  789. smsc911x_rx_fastforward(struct smsc911x_data *pdata, unsigned int pktbytes)
  790. {
  791. unsigned int pktwords = (pktbytes + NET_IP_ALIGN + 3) >> 2;
  792. if (likely(pktwords >= 4)) {
  793. unsigned int timeout = 500;
  794. unsigned int val;
  795. smsc911x_reg_write(pdata, RX_DP_CTRL, RX_DP_CTRL_RX_FFWD_);
  796. do {
  797. udelay(1);
  798. val = smsc911x_reg_read(pdata, RX_DP_CTRL);
  799. } while (--timeout && (val & RX_DP_CTRL_RX_FFWD_));
  800. if (unlikely(timeout == 0))
  801. SMSC_WARNING(HW, "Timed out waiting for "
  802. "RX FFWD to finish, RX_DP_CTRL: 0x%08X", val);
  803. } else {
  804. unsigned int temp;
  805. while (pktwords--)
  806. temp = smsc911x_reg_read(pdata, RX_DATA_FIFO);
  807. }
  808. }
  809. /* NAPI poll function */
  810. static int smsc911x_poll(struct napi_struct *napi, int budget)
  811. {
  812. struct smsc911x_data *pdata =
  813. container_of(napi, struct smsc911x_data, napi);
  814. struct net_device *dev = pdata->dev;
  815. int npackets = 0;
  816. while (likely(netif_running(dev)) && (npackets < budget)) {
  817. unsigned int pktlength;
  818. unsigned int pktwords;
  819. struct sk_buff *skb;
  820. unsigned int rxstat = smsc911x_rx_get_rxstatus(pdata);
  821. if (!rxstat) {
  822. unsigned int temp;
  823. /* We processed all packets available. Tell NAPI it can
  824. * stop polling then re-enable rx interrupts */
  825. smsc911x_reg_write(pdata, INT_STS, INT_STS_RSFL_);
  826. netif_rx_complete(napi);
  827. temp = smsc911x_reg_read(pdata, INT_EN);
  828. temp |= INT_EN_RSFL_EN_;
  829. smsc911x_reg_write(pdata, INT_EN, temp);
  830. break;
  831. }
  832. /* Count packet for NAPI scheduling, even if it has an error.
  833. * Error packets still require cycles to discard */
  834. npackets++;
  835. pktlength = ((rxstat & 0x3FFF0000) >> 16);
  836. pktwords = (pktlength + NET_IP_ALIGN + 3) >> 2;
  837. smsc911x_rx_counterrors(dev, rxstat);
  838. if (unlikely(rxstat & RX_STS_ES_)) {
  839. SMSC_WARNING(RX_ERR,
  840. "Discarding packet with error bit set");
  841. /* Packet has an error, discard it and continue with
  842. * the next */
  843. smsc911x_rx_fastforward(pdata, pktwords);
  844. dev->stats.rx_dropped++;
  845. continue;
  846. }
  847. skb = netdev_alloc_skb(dev, pktlength + NET_IP_ALIGN);
  848. if (unlikely(!skb)) {
  849. SMSC_WARNING(RX_ERR,
  850. "Unable to allocate skb for rx packet");
  851. /* Drop the packet and stop this polling iteration */
  852. smsc911x_rx_fastforward(pdata, pktwords);
  853. dev->stats.rx_dropped++;
  854. break;
  855. }
  856. skb->data = skb->head;
  857. skb_reset_tail_pointer(skb);
  858. /* Align IP on 16B boundary */
  859. skb_reserve(skb, NET_IP_ALIGN);
  860. skb_put(skb, pktlength - 4);
  861. smsc911x_rx_readfifo(pdata, (unsigned int *)skb->head,
  862. pktwords);
  863. skb->protocol = eth_type_trans(skb, dev);
  864. skb->ip_summed = CHECKSUM_NONE;
  865. netif_receive_skb(skb);
  866. /* Update counters */
  867. dev->stats.rx_packets++;
  868. dev->stats.rx_bytes += (pktlength - 4);
  869. dev->last_rx = jiffies;
  870. }
  871. /* Return total received packets */
  872. return npackets;
  873. }
  874. /* Returns hash bit number for given MAC address
  875. * Example:
  876. * 01 00 5E 00 00 01 -> returns bit number 31 */
  877. static unsigned int smsc911x_hash(char addr[ETH_ALEN])
  878. {
  879. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  880. }
  881. static void smsc911x_rx_multicast_update(struct smsc911x_data *pdata)
  882. {
  883. /* Performs the multicast & mac_cr update. This is called when
  884. * safe on the current hardware, and with the mac_lock held */
  885. unsigned int mac_cr;
  886. SMSC_ASSERT_MAC_LOCK(pdata);
  887. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  888. mac_cr |= pdata->set_bits_mask;
  889. mac_cr &= ~(pdata->clear_bits_mask);
  890. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  891. smsc911x_mac_write(pdata, HASHH, pdata->hashhi);
  892. smsc911x_mac_write(pdata, HASHL, pdata->hashlo);
  893. SMSC_TRACE(HW, "maccr 0x%08X, HASHH 0x%08X, HASHL 0x%08X",
  894. mac_cr, pdata->hashhi, pdata->hashlo);
  895. }
  896. static void smsc911x_rx_multicast_update_workaround(struct smsc911x_data *pdata)
  897. {
  898. unsigned int mac_cr;
  899. /* This function is only called for older LAN911x devices
  900. * (revA or revB), where MAC_CR, HASHH and HASHL should not
  901. * be modified during Rx - newer devices immediately update the
  902. * registers.
  903. *
  904. * This is called from interrupt context */
  905. spin_lock(&pdata->mac_lock);
  906. /* Check Rx has stopped */
  907. if (smsc911x_mac_read(pdata, MAC_CR) & MAC_CR_RXEN_)
  908. SMSC_WARNING(DRV, "Rx not stopped");
  909. /* Perform the update - safe to do now Rx has stopped */
  910. smsc911x_rx_multicast_update(pdata);
  911. /* Re-enable Rx */
  912. mac_cr = smsc911x_mac_read(pdata, MAC_CR);
  913. mac_cr |= MAC_CR_RXEN_;
  914. smsc911x_mac_write(pdata, MAC_CR, mac_cr);
  915. pdata->multicast_update_pending = 0;
  916. spin_unlock(&pdata->mac_lock);
  917. }
  918. static int smsc911x_soft_reset(struct smsc911x_data *pdata)
  919. {
  920. unsigned int timeout;
  921. unsigned int temp;
  922. /* Reset the LAN911x */
  923. smsc911x_reg_write(pdata, HW_CFG, HW_CFG_SRST_);
  924. timeout = 10;
  925. do {
  926. udelay(10);
  927. temp = smsc911x_reg_read(pdata, HW_CFG);
  928. } while ((--timeout) && (temp & HW_CFG_SRST_));
  929. if (unlikely(temp & HW_CFG_SRST_)) {
  930. SMSC_WARNING(DRV, "Failed to complete reset");
  931. return -EIO;
  932. }
  933. return 0;
  934. }
  935. /* Sets the device MAC address to dev_addr, called with mac_lock held */
  936. static void
  937. smsc911x_set_mac_address(struct smsc911x_data *pdata, u8 dev_addr[6])
  938. {
  939. u32 mac_high16 = (dev_addr[5] << 8) | dev_addr[4];
  940. u32 mac_low32 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
  941. (dev_addr[1] << 8) | dev_addr[0];
  942. SMSC_ASSERT_MAC_LOCK(pdata);
  943. smsc911x_mac_write(pdata, ADDRH, mac_high16);
  944. smsc911x_mac_write(pdata, ADDRL, mac_low32);
  945. }
  946. static int smsc911x_open(struct net_device *dev)
  947. {
  948. struct smsc911x_data *pdata = netdev_priv(dev);
  949. unsigned int timeout;
  950. unsigned int temp;
  951. unsigned int intcfg;
  952. /* if the phy is not yet registered, retry later*/
  953. if (!pdata->phy_dev) {
  954. SMSC_WARNING(HW, "phy_dev is NULL");
  955. return -EAGAIN;
  956. }
  957. if (!is_valid_ether_addr(dev->dev_addr)) {
  958. SMSC_WARNING(HW, "dev_addr is not a valid MAC address");
  959. return -EADDRNOTAVAIL;
  960. }
  961. /* Reset the LAN911x */
  962. if (smsc911x_soft_reset(pdata)) {
  963. SMSC_WARNING(HW, "soft reset failed");
  964. return -EIO;
  965. }
  966. smsc911x_reg_write(pdata, HW_CFG, 0x00050000);
  967. smsc911x_reg_write(pdata, AFC_CFG, 0x006E3740);
  968. /* Make sure EEPROM has finished loading before setting GPIO_CFG */
  969. timeout = 50;
  970. while ((timeout--) &&
  971. (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_)) {
  972. udelay(10);
  973. }
  974. if (unlikely(timeout == 0))
  975. SMSC_WARNING(IFUP,
  976. "Timed out waiting for EEPROM busy bit to clear");
  977. smsc911x_reg_write(pdata, GPIO_CFG, 0x70070000);
  978. /* The soft reset above cleared the device's MAC address,
  979. * restore it from local copy (set in probe) */
  980. spin_lock_irq(&pdata->mac_lock);
  981. smsc911x_set_mac_address(pdata, dev->dev_addr);
  982. spin_unlock_irq(&pdata->mac_lock);
  983. /* Initialise irqs, but leave all sources disabled */
  984. smsc911x_reg_write(pdata, INT_EN, 0);
  985. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  986. /* Set interrupt deassertion to 100uS */
  987. intcfg = ((10 << 24) | INT_CFG_IRQ_EN_);
  988. if (pdata->config.irq_polarity) {
  989. SMSC_TRACE(IFUP, "irq polarity: active high");
  990. intcfg |= INT_CFG_IRQ_POL_;
  991. } else {
  992. SMSC_TRACE(IFUP, "irq polarity: active low");
  993. }
  994. if (pdata->config.irq_type) {
  995. SMSC_TRACE(IFUP, "irq type: push-pull");
  996. intcfg |= INT_CFG_IRQ_TYPE_;
  997. } else {
  998. SMSC_TRACE(IFUP, "irq type: open drain");
  999. }
  1000. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1001. SMSC_TRACE(IFUP, "Testing irq handler using IRQ %d", dev->irq);
  1002. pdata->software_irq_signal = 0;
  1003. smp_wmb();
  1004. temp = smsc911x_reg_read(pdata, INT_EN);
  1005. temp |= INT_EN_SW_INT_EN_;
  1006. smsc911x_reg_write(pdata, INT_EN, temp);
  1007. timeout = 1000;
  1008. while (timeout--) {
  1009. if (pdata->software_irq_signal)
  1010. break;
  1011. msleep(1);
  1012. }
  1013. if (!pdata->software_irq_signal) {
  1014. dev_warn(&dev->dev, "ISR failed signaling test (IRQ %d)\n",
  1015. dev->irq);
  1016. return -ENODEV;
  1017. }
  1018. SMSC_TRACE(IFUP, "IRQ handler passed test using IRQ %d", dev->irq);
  1019. dev_info(&dev->dev, "SMSC911x/921x identified at %#08lx, IRQ: %d\n",
  1020. (unsigned long)pdata->ioaddr, dev->irq);
  1021. /* Bring the PHY up */
  1022. phy_start(pdata->phy_dev);
  1023. temp = smsc911x_reg_read(pdata, HW_CFG);
  1024. /* Preserve TX FIFO size and external PHY configuration */
  1025. temp &= (HW_CFG_TX_FIF_SZ_|0x00000FFF);
  1026. temp |= HW_CFG_SF_;
  1027. smsc911x_reg_write(pdata, HW_CFG, temp);
  1028. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1029. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1030. temp &= ~(FIFO_INT_RX_STS_LEVEL_);
  1031. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1032. /* set RX Data offset to 2 bytes for alignment */
  1033. smsc911x_reg_write(pdata, RX_CFG, (2 << 8));
  1034. /* enable NAPI polling before enabling RX interrupts */
  1035. napi_enable(&pdata->napi);
  1036. temp = smsc911x_reg_read(pdata, INT_EN);
  1037. temp |= (INT_EN_TDFA_EN_ | INT_EN_RSFL_EN_);
  1038. smsc911x_reg_write(pdata, INT_EN, temp);
  1039. spin_lock_irq(&pdata->mac_lock);
  1040. temp = smsc911x_mac_read(pdata, MAC_CR);
  1041. temp |= (MAC_CR_TXEN_ | MAC_CR_RXEN_ | MAC_CR_HBDIS_);
  1042. smsc911x_mac_write(pdata, MAC_CR, temp);
  1043. spin_unlock_irq(&pdata->mac_lock);
  1044. smsc911x_reg_write(pdata, TX_CFG, TX_CFG_TX_ON_);
  1045. netif_start_queue(dev);
  1046. return 0;
  1047. }
  1048. /* Entry point for stopping the interface */
  1049. static int smsc911x_stop(struct net_device *dev)
  1050. {
  1051. struct smsc911x_data *pdata = netdev_priv(dev);
  1052. unsigned int temp;
  1053. /* Disable all device interrupts */
  1054. temp = smsc911x_reg_read(pdata, INT_CFG);
  1055. temp &= ~INT_CFG_IRQ_EN_;
  1056. smsc911x_reg_write(pdata, INT_CFG, temp);
  1057. /* Stop Tx and Rx polling */
  1058. netif_stop_queue(dev);
  1059. napi_disable(&pdata->napi);
  1060. /* At this point all Rx and Tx activity is stopped */
  1061. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1062. smsc911x_tx_update_txcounters(dev);
  1063. /* Bring the PHY down */
  1064. if (pdata->phy_dev)
  1065. phy_stop(pdata->phy_dev);
  1066. SMSC_TRACE(IFDOWN, "Interface stopped");
  1067. return 0;
  1068. }
  1069. /* Entry point for transmitting a packet */
  1070. static int smsc911x_hard_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1071. {
  1072. struct smsc911x_data *pdata = netdev_priv(dev);
  1073. unsigned int freespace;
  1074. unsigned int tx_cmd_a;
  1075. unsigned int tx_cmd_b;
  1076. unsigned int temp;
  1077. u32 wrsz;
  1078. ulong bufp;
  1079. freespace = smsc911x_reg_read(pdata, TX_FIFO_INF) & TX_FIFO_INF_TDFREE_;
  1080. if (unlikely(freespace < TX_FIFO_LOW_THRESHOLD))
  1081. SMSC_WARNING(TX_ERR,
  1082. "Tx data fifo low, space available: %d", freespace);
  1083. /* Word alignment adjustment */
  1084. tx_cmd_a = (u32)((ulong)skb->data & 0x03) << 16;
  1085. tx_cmd_a |= TX_CMD_A_FIRST_SEG_ | TX_CMD_A_LAST_SEG_;
  1086. tx_cmd_a |= (unsigned int)skb->len;
  1087. tx_cmd_b = ((unsigned int)skb->len) << 16;
  1088. tx_cmd_b |= (unsigned int)skb->len;
  1089. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_a);
  1090. smsc911x_reg_write(pdata, TX_DATA_FIFO, tx_cmd_b);
  1091. bufp = (ulong)skb->data & (~0x3);
  1092. wrsz = (u32)skb->len + 3;
  1093. wrsz += (u32)((ulong)skb->data & 0x3);
  1094. wrsz >>= 2;
  1095. smsc911x_tx_writefifo(pdata, (unsigned int *)bufp, wrsz);
  1096. freespace -= (skb->len + 32);
  1097. dev_kfree_skb(skb);
  1098. dev->trans_start = jiffies;
  1099. if (unlikely(smsc911x_tx_get_txstatcount(pdata) >= 30))
  1100. smsc911x_tx_update_txcounters(dev);
  1101. if (freespace < TX_FIFO_LOW_THRESHOLD) {
  1102. netif_stop_queue(dev);
  1103. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1104. temp &= 0x00FFFFFF;
  1105. temp |= 0x32000000;
  1106. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1107. }
  1108. return NETDEV_TX_OK;
  1109. }
  1110. /* Entry point for getting status counters */
  1111. static struct net_device_stats *smsc911x_get_stats(struct net_device *dev)
  1112. {
  1113. struct smsc911x_data *pdata = netdev_priv(dev);
  1114. smsc911x_tx_update_txcounters(dev);
  1115. dev->stats.rx_dropped += smsc911x_reg_read(pdata, RX_DROP);
  1116. return &dev->stats;
  1117. }
  1118. /* Entry point for setting addressing modes */
  1119. static void smsc911x_set_multicast_list(struct net_device *dev)
  1120. {
  1121. struct smsc911x_data *pdata = netdev_priv(dev);
  1122. unsigned long flags;
  1123. if (dev->flags & IFF_PROMISC) {
  1124. /* Enabling promiscuous mode */
  1125. pdata->set_bits_mask = MAC_CR_PRMS_;
  1126. pdata->clear_bits_mask = (MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1127. pdata->hashhi = 0;
  1128. pdata->hashlo = 0;
  1129. } else if (dev->flags & IFF_ALLMULTI) {
  1130. /* Enabling all multicast mode */
  1131. pdata->set_bits_mask = MAC_CR_MCPAS_;
  1132. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  1133. pdata->hashhi = 0;
  1134. pdata->hashlo = 0;
  1135. } else if (dev->mc_count > 0) {
  1136. /* Enabling specific multicast addresses */
  1137. unsigned int hash_high = 0;
  1138. unsigned int hash_low = 0;
  1139. unsigned int count = 0;
  1140. struct dev_mc_list *mc_list = dev->mc_list;
  1141. pdata->set_bits_mask = MAC_CR_HPFILT_;
  1142. pdata->clear_bits_mask = (MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  1143. while (mc_list) {
  1144. count++;
  1145. if ((mc_list->dmi_addrlen) == ETH_ALEN) {
  1146. unsigned int bitnum =
  1147. smsc911x_hash(mc_list->dmi_addr);
  1148. unsigned int mask = 0x01 << (bitnum & 0x1F);
  1149. if (bitnum & 0x20)
  1150. hash_high |= mask;
  1151. else
  1152. hash_low |= mask;
  1153. } else {
  1154. SMSC_WARNING(DRV, "dmi_addrlen != 6");
  1155. }
  1156. mc_list = mc_list->next;
  1157. }
  1158. if (count != (unsigned int)dev->mc_count)
  1159. SMSC_WARNING(DRV, "mc_count != dev->mc_count");
  1160. pdata->hashhi = hash_high;
  1161. pdata->hashlo = hash_low;
  1162. } else {
  1163. /* Enabling local MAC address only */
  1164. pdata->set_bits_mask = 0;
  1165. pdata->clear_bits_mask =
  1166. (MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  1167. pdata->hashhi = 0;
  1168. pdata->hashlo = 0;
  1169. }
  1170. spin_lock_irqsave(&pdata->mac_lock, flags);
  1171. if (pdata->generation <= 1) {
  1172. /* Older hardware revision - cannot change these flags while
  1173. * receiving data */
  1174. if (!pdata->multicast_update_pending) {
  1175. unsigned int temp;
  1176. SMSC_TRACE(HW, "scheduling mcast update");
  1177. pdata->multicast_update_pending = 1;
  1178. /* Request the hardware to stop, then perform the
  1179. * update when we get an RX_STOP interrupt */
  1180. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1181. temp = smsc911x_reg_read(pdata, INT_EN);
  1182. temp |= INT_EN_RXSTOP_INT_EN_;
  1183. smsc911x_reg_write(pdata, INT_EN, temp);
  1184. temp = smsc911x_mac_read(pdata, MAC_CR);
  1185. temp &= ~(MAC_CR_RXEN_);
  1186. smsc911x_mac_write(pdata, MAC_CR, temp);
  1187. } else {
  1188. /* There is another update pending, this should now
  1189. * use the newer values */
  1190. }
  1191. } else {
  1192. /* Newer hardware revision - can write immediately */
  1193. smsc911x_rx_multicast_update(pdata);
  1194. }
  1195. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1196. }
  1197. static irqreturn_t smsc911x_irqhandler(int irq, void *dev_id)
  1198. {
  1199. struct net_device *dev = dev_id;
  1200. struct smsc911x_data *pdata = netdev_priv(dev);
  1201. u32 intsts = smsc911x_reg_read(pdata, INT_STS);
  1202. u32 inten = smsc911x_reg_read(pdata, INT_EN);
  1203. int serviced = IRQ_NONE;
  1204. u32 temp;
  1205. if (unlikely(intsts & inten & INT_STS_SW_INT_)) {
  1206. temp = smsc911x_reg_read(pdata, INT_EN);
  1207. temp &= (~INT_EN_SW_INT_EN_);
  1208. smsc911x_reg_write(pdata, INT_EN, temp);
  1209. smsc911x_reg_write(pdata, INT_STS, INT_STS_SW_INT_);
  1210. pdata->software_irq_signal = 1;
  1211. smp_wmb();
  1212. serviced = IRQ_HANDLED;
  1213. }
  1214. if (unlikely(intsts & inten & INT_STS_RXSTOP_INT_)) {
  1215. /* Called when there is a multicast update scheduled and
  1216. * it is now safe to complete the update */
  1217. SMSC_TRACE(INTR, "RX Stop interrupt");
  1218. temp = smsc911x_reg_read(pdata, INT_EN);
  1219. temp &= (~INT_EN_RXSTOP_INT_EN_);
  1220. smsc911x_reg_write(pdata, INT_EN, temp);
  1221. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXSTOP_INT_);
  1222. smsc911x_rx_multicast_update_workaround(pdata);
  1223. serviced = IRQ_HANDLED;
  1224. }
  1225. if (intsts & inten & INT_STS_TDFA_) {
  1226. temp = smsc911x_reg_read(pdata, FIFO_INT);
  1227. temp |= FIFO_INT_TX_AVAIL_LEVEL_;
  1228. smsc911x_reg_write(pdata, FIFO_INT, temp);
  1229. smsc911x_reg_write(pdata, INT_STS, INT_STS_TDFA_);
  1230. netif_wake_queue(dev);
  1231. serviced = IRQ_HANDLED;
  1232. }
  1233. if (unlikely(intsts & inten & INT_STS_RXE_)) {
  1234. SMSC_TRACE(INTR, "RX Error interrupt");
  1235. smsc911x_reg_write(pdata, INT_STS, INT_STS_RXE_);
  1236. serviced = IRQ_HANDLED;
  1237. }
  1238. if (likely(intsts & inten & INT_STS_RSFL_)) {
  1239. if (likely(netif_rx_schedule_prep(&pdata->napi))) {
  1240. /* Disable Rx interrupts */
  1241. temp = smsc911x_reg_read(pdata, INT_EN);
  1242. temp &= (~INT_EN_RSFL_EN_);
  1243. smsc911x_reg_write(pdata, INT_EN, temp);
  1244. /* Schedule a NAPI poll */
  1245. __netif_rx_schedule(&pdata->napi);
  1246. } else {
  1247. SMSC_WARNING(RX_ERR,
  1248. "netif_rx_schedule_prep failed");
  1249. }
  1250. serviced = IRQ_HANDLED;
  1251. }
  1252. return serviced;
  1253. }
  1254. #ifdef CONFIG_NET_POLL_CONTROLLER
  1255. static void smsc911x_poll_controller(struct net_device *dev)
  1256. {
  1257. disable_irq(dev->irq);
  1258. smsc911x_irqhandler(0, dev);
  1259. enable_irq(dev->irq);
  1260. }
  1261. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1262. /* Standard ioctls for mii-tool */
  1263. static int smsc911x_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1264. {
  1265. struct smsc911x_data *pdata = netdev_priv(dev);
  1266. if (!netif_running(dev) || !pdata->phy_dev)
  1267. return -EINVAL;
  1268. return phy_mii_ioctl(pdata->phy_dev, if_mii(ifr), cmd);
  1269. }
  1270. static int
  1271. smsc911x_ethtool_getsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1272. {
  1273. struct smsc911x_data *pdata = netdev_priv(dev);
  1274. cmd->maxtxpkt = 1;
  1275. cmd->maxrxpkt = 1;
  1276. return phy_ethtool_gset(pdata->phy_dev, cmd);
  1277. }
  1278. static int
  1279. smsc911x_ethtool_setsettings(struct net_device *dev, struct ethtool_cmd *cmd)
  1280. {
  1281. struct smsc911x_data *pdata = netdev_priv(dev);
  1282. return phy_ethtool_sset(pdata->phy_dev, cmd);
  1283. }
  1284. static void smsc911x_ethtool_getdrvinfo(struct net_device *dev,
  1285. struct ethtool_drvinfo *info)
  1286. {
  1287. strlcpy(info->driver, SMSC_CHIPNAME, sizeof(info->driver));
  1288. strlcpy(info->version, SMSC_DRV_VERSION, sizeof(info->version));
  1289. strlcpy(info->bus_info, dev->dev.parent->bus_id,
  1290. sizeof(info->bus_info));
  1291. }
  1292. static int smsc911x_ethtool_nwayreset(struct net_device *dev)
  1293. {
  1294. struct smsc911x_data *pdata = netdev_priv(dev);
  1295. return phy_start_aneg(pdata->phy_dev);
  1296. }
  1297. static u32 smsc911x_ethtool_getmsglevel(struct net_device *dev)
  1298. {
  1299. struct smsc911x_data *pdata = netdev_priv(dev);
  1300. return pdata->msg_enable;
  1301. }
  1302. static void smsc911x_ethtool_setmsglevel(struct net_device *dev, u32 level)
  1303. {
  1304. struct smsc911x_data *pdata = netdev_priv(dev);
  1305. pdata->msg_enable = level;
  1306. }
  1307. static int smsc911x_ethtool_getregslen(struct net_device *dev)
  1308. {
  1309. return (((E2P_DATA - ID_REV) / 4 + 1) + (WUCSR - MAC_CR) + 1 + 32) *
  1310. sizeof(u32);
  1311. }
  1312. static void
  1313. smsc911x_ethtool_getregs(struct net_device *dev, struct ethtool_regs *regs,
  1314. void *buf)
  1315. {
  1316. struct smsc911x_data *pdata = netdev_priv(dev);
  1317. struct phy_device *phy_dev = pdata->phy_dev;
  1318. unsigned long flags;
  1319. unsigned int i;
  1320. unsigned int j = 0;
  1321. u32 *data = buf;
  1322. regs->version = pdata->idrev;
  1323. for (i = ID_REV; i <= E2P_DATA; i += (sizeof(u32)))
  1324. data[j++] = smsc911x_reg_read(pdata, i);
  1325. for (i = MAC_CR; i <= WUCSR; i++) {
  1326. spin_lock_irqsave(&pdata->mac_lock, flags);
  1327. data[j++] = smsc911x_mac_read(pdata, i);
  1328. spin_unlock_irqrestore(&pdata->mac_lock, flags);
  1329. }
  1330. for (i = 0; i <= 31; i++)
  1331. data[j++] = smsc911x_mii_read(phy_dev->bus, phy_dev->addr, i);
  1332. }
  1333. static void smsc911x_eeprom_enable_access(struct smsc911x_data *pdata)
  1334. {
  1335. unsigned int temp = smsc911x_reg_read(pdata, GPIO_CFG);
  1336. temp &= ~GPIO_CFG_EEPR_EN_;
  1337. smsc911x_reg_write(pdata, GPIO_CFG, temp);
  1338. msleep(1);
  1339. }
  1340. static int smsc911x_eeprom_send_cmd(struct smsc911x_data *pdata, u32 op)
  1341. {
  1342. int timeout = 100;
  1343. u32 e2cmd;
  1344. SMSC_TRACE(DRV, "op 0x%08x", op);
  1345. if (smsc911x_reg_read(pdata, E2P_CMD) & E2P_CMD_EPC_BUSY_) {
  1346. SMSC_WARNING(DRV, "Busy at start");
  1347. return -EBUSY;
  1348. }
  1349. e2cmd = op | E2P_CMD_EPC_BUSY_;
  1350. smsc911x_reg_write(pdata, E2P_CMD, e2cmd);
  1351. do {
  1352. msleep(1);
  1353. e2cmd = smsc911x_reg_read(pdata, E2P_CMD);
  1354. } while ((e2cmd & E2P_CMD_EPC_BUSY_) && (timeout--));
  1355. if (!timeout) {
  1356. SMSC_TRACE(DRV, "TIMED OUT");
  1357. return -EAGAIN;
  1358. }
  1359. if (e2cmd & E2P_CMD_EPC_TIMEOUT_) {
  1360. SMSC_TRACE(DRV, "Error occured during eeprom operation");
  1361. return -EINVAL;
  1362. }
  1363. return 0;
  1364. }
  1365. static int smsc911x_eeprom_read_location(struct smsc911x_data *pdata,
  1366. u8 address, u8 *data)
  1367. {
  1368. u32 op = E2P_CMD_EPC_CMD_READ_ | address;
  1369. int ret;
  1370. SMSC_TRACE(DRV, "address 0x%x", address);
  1371. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1372. if (!ret)
  1373. data[address] = smsc911x_reg_read(pdata, E2P_DATA);
  1374. return ret;
  1375. }
  1376. static int smsc911x_eeprom_write_location(struct smsc911x_data *pdata,
  1377. u8 address, u8 data)
  1378. {
  1379. u32 op = E2P_CMD_EPC_CMD_ERASE_ | address;
  1380. int ret;
  1381. SMSC_TRACE(DRV, "address 0x%x, data 0x%x", address, data);
  1382. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1383. if (!ret) {
  1384. op = E2P_CMD_EPC_CMD_WRITE_ | address;
  1385. smsc911x_reg_write(pdata, E2P_DATA, (u32)data);
  1386. ret = smsc911x_eeprom_send_cmd(pdata, op);
  1387. }
  1388. return ret;
  1389. }
  1390. static int smsc911x_ethtool_get_eeprom_len(struct net_device *dev)
  1391. {
  1392. return SMSC911X_EEPROM_SIZE;
  1393. }
  1394. static int smsc911x_ethtool_get_eeprom(struct net_device *dev,
  1395. struct ethtool_eeprom *eeprom, u8 *data)
  1396. {
  1397. struct smsc911x_data *pdata = netdev_priv(dev);
  1398. u8 eeprom_data[SMSC911X_EEPROM_SIZE];
  1399. int len;
  1400. int i;
  1401. smsc911x_eeprom_enable_access(pdata);
  1402. len = min(eeprom->len, SMSC911X_EEPROM_SIZE);
  1403. for (i = 0; i < len; i++) {
  1404. int ret = smsc911x_eeprom_read_location(pdata, i, eeprom_data);
  1405. if (ret < 0) {
  1406. eeprom->len = 0;
  1407. return ret;
  1408. }
  1409. }
  1410. memcpy(data, &eeprom_data[eeprom->offset], len);
  1411. eeprom->len = len;
  1412. return 0;
  1413. }
  1414. static int smsc911x_ethtool_set_eeprom(struct net_device *dev,
  1415. struct ethtool_eeprom *eeprom, u8 *data)
  1416. {
  1417. int ret;
  1418. struct smsc911x_data *pdata = netdev_priv(dev);
  1419. smsc911x_eeprom_enable_access(pdata);
  1420. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWEN_);
  1421. ret = smsc911x_eeprom_write_location(pdata, eeprom->offset, *data);
  1422. smsc911x_eeprom_send_cmd(pdata, E2P_CMD_EPC_CMD_EWDS_);
  1423. /* Single byte write, according to man page */
  1424. eeprom->len = 1;
  1425. return ret;
  1426. }
  1427. static const struct ethtool_ops smsc911x_ethtool_ops = {
  1428. .get_settings = smsc911x_ethtool_getsettings,
  1429. .set_settings = smsc911x_ethtool_setsettings,
  1430. .get_link = ethtool_op_get_link,
  1431. .get_drvinfo = smsc911x_ethtool_getdrvinfo,
  1432. .nway_reset = smsc911x_ethtool_nwayreset,
  1433. .get_msglevel = smsc911x_ethtool_getmsglevel,
  1434. .set_msglevel = smsc911x_ethtool_setmsglevel,
  1435. .get_regs_len = smsc911x_ethtool_getregslen,
  1436. .get_regs = smsc911x_ethtool_getregs,
  1437. .get_eeprom_len = smsc911x_ethtool_get_eeprom_len,
  1438. .get_eeprom = smsc911x_ethtool_get_eeprom,
  1439. .set_eeprom = smsc911x_ethtool_set_eeprom,
  1440. };
  1441. static const struct net_device_ops smsc911x_netdev_ops = {
  1442. .ndo_open = smsc911x_open,
  1443. .ndo_stop = smsc911x_stop,
  1444. .ndo_start_xmit = smsc911x_hard_start_xmit,
  1445. .ndo_get_stats = smsc911x_get_stats,
  1446. .ndo_set_multicast_list = smsc911x_set_multicast_list,
  1447. .ndo_do_ioctl = smsc911x_do_ioctl,
  1448. .ndo_validate_addr = eth_validate_addr,
  1449. .ndo_set_mac_address = eth_mac_addr,
  1450. #ifdef CONFIG_NET_POLL_CONTROLLER
  1451. .ndo_poll_controller = smsc911x_poll_controller,
  1452. #endif
  1453. };
  1454. /* Initializing private device structures, only called from probe */
  1455. static int __devinit smsc911x_init(struct net_device *dev)
  1456. {
  1457. struct smsc911x_data *pdata = netdev_priv(dev);
  1458. unsigned int byte_test;
  1459. SMSC_TRACE(PROBE, "Driver Parameters:");
  1460. SMSC_TRACE(PROBE, "LAN base: 0x%08lX",
  1461. (unsigned long)pdata->ioaddr);
  1462. SMSC_TRACE(PROBE, "IRQ: %d", dev->irq);
  1463. SMSC_TRACE(PROBE, "PHY will be autodetected.");
  1464. spin_lock_init(&pdata->dev_lock);
  1465. if (pdata->ioaddr == 0) {
  1466. SMSC_WARNING(PROBE, "pdata->ioaddr: 0x00000000");
  1467. return -ENODEV;
  1468. }
  1469. /* Check byte ordering */
  1470. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1471. SMSC_TRACE(PROBE, "BYTE_TEST: 0x%08X", byte_test);
  1472. if (byte_test == 0x43218765) {
  1473. SMSC_TRACE(PROBE, "BYTE_TEST looks swapped, "
  1474. "applying WORD_SWAP");
  1475. smsc911x_reg_write(pdata, WORD_SWAP, 0xffffffff);
  1476. /* 1 dummy read of BYTE_TEST is needed after a write to
  1477. * WORD_SWAP before its contents are valid */
  1478. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1479. byte_test = smsc911x_reg_read(pdata, BYTE_TEST);
  1480. }
  1481. if (byte_test != 0x87654321) {
  1482. SMSC_WARNING(DRV, "BYTE_TEST: 0x%08X", byte_test);
  1483. if (((byte_test >> 16) & 0xFFFF) == (byte_test & 0xFFFF)) {
  1484. SMSC_WARNING(PROBE,
  1485. "top 16 bits equal to bottom 16 bits");
  1486. SMSC_TRACE(PROBE, "This may mean the chip is set "
  1487. "for 32 bit while the bus is reading 16 bit");
  1488. }
  1489. return -ENODEV;
  1490. }
  1491. /* Default generation to zero (all workarounds apply) */
  1492. pdata->generation = 0;
  1493. pdata->idrev = smsc911x_reg_read(pdata, ID_REV);
  1494. switch (pdata->idrev & 0xFFFF0000) {
  1495. case 0x01180000:
  1496. case 0x01170000:
  1497. case 0x01160000:
  1498. case 0x01150000:
  1499. /* LAN911[5678] family */
  1500. pdata->generation = pdata->idrev & 0x0000FFFF;
  1501. break;
  1502. case 0x118A0000:
  1503. case 0x117A0000:
  1504. case 0x116A0000:
  1505. case 0x115A0000:
  1506. /* LAN921[5678] family */
  1507. pdata->generation = 3;
  1508. break;
  1509. case 0x92100000:
  1510. case 0x92110000:
  1511. case 0x92200000:
  1512. case 0x92210000:
  1513. /* LAN9210/LAN9211/LAN9220/LAN9221 */
  1514. pdata->generation = 4;
  1515. break;
  1516. default:
  1517. SMSC_WARNING(PROBE, "LAN911x not identified, idrev: 0x%08X",
  1518. pdata->idrev);
  1519. return -ENODEV;
  1520. }
  1521. SMSC_TRACE(PROBE, "LAN911x identified, idrev: 0x%08X, generation: %d",
  1522. pdata->idrev, pdata->generation);
  1523. if (pdata->generation == 0)
  1524. SMSC_WARNING(PROBE,
  1525. "This driver is not intended for this chip revision");
  1526. /* Reset the LAN911x */
  1527. if (smsc911x_soft_reset(pdata))
  1528. return -ENODEV;
  1529. /* Disable all interrupt sources until we bring the device up */
  1530. smsc911x_reg_write(pdata, INT_EN, 0);
  1531. ether_setup(dev);
  1532. dev->flags |= IFF_MULTICAST;
  1533. netif_napi_add(dev, &pdata->napi, smsc911x_poll, SMSC_NAPI_WEIGHT);
  1534. dev->netdev_ops = &smsc911x_netdev_ops;
  1535. dev->ethtool_ops = &smsc911x_ethtool_ops;
  1536. return 0;
  1537. }
  1538. static int __devexit smsc911x_drv_remove(struct platform_device *pdev)
  1539. {
  1540. struct net_device *dev;
  1541. struct smsc911x_data *pdata;
  1542. struct resource *res;
  1543. dev = platform_get_drvdata(pdev);
  1544. BUG_ON(!dev);
  1545. pdata = netdev_priv(dev);
  1546. BUG_ON(!pdata);
  1547. BUG_ON(!pdata->ioaddr);
  1548. BUG_ON(!pdata->phy_dev);
  1549. SMSC_TRACE(IFDOWN, "Stopping driver.");
  1550. phy_disconnect(pdata->phy_dev);
  1551. pdata->phy_dev = NULL;
  1552. mdiobus_unregister(pdata->mii_bus);
  1553. mdiobus_free(pdata->mii_bus);
  1554. platform_set_drvdata(pdev, NULL);
  1555. unregister_netdev(dev);
  1556. free_irq(dev->irq, dev);
  1557. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1558. "smsc911x-memory");
  1559. if (!res)
  1560. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1561. release_mem_region(res->start, res->end - res->start);
  1562. iounmap(pdata->ioaddr);
  1563. free_netdev(dev);
  1564. return 0;
  1565. }
  1566. static int __devinit smsc911x_drv_probe(struct platform_device *pdev)
  1567. {
  1568. struct net_device *dev;
  1569. struct smsc911x_data *pdata;
  1570. struct smsc911x_platform_config *config = pdev->dev.platform_data;
  1571. struct resource *res;
  1572. unsigned int intcfg = 0;
  1573. int res_size;
  1574. int retval;
  1575. DECLARE_MAC_BUF(mac);
  1576. pr_info("%s: Driver version %s.\n", SMSC_CHIPNAME, SMSC_DRV_VERSION);
  1577. /* platform data specifies irq & dynamic bus configuration */
  1578. if (!pdev->dev.platform_data) {
  1579. pr_warning("%s: platform_data not provided\n", SMSC_CHIPNAME);
  1580. retval = -ENODEV;
  1581. goto out_0;
  1582. }
  1583. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1584. "smsc911x-memory");
  1585. if (!res)
  1586. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1587. if (!res) {
  1588. pr_warning("%s: Could not allocate resource.\n",
  1589. SMSC_CHIPNAME);
  1590. retval = -ENODEV;
  1591. goto out_0;
  1592. }
  1593. res_size = res->end - res->start;
  1594. if (!request_mem_region(res->start, res_size, SMSC_CHIPNAME)) {
  1595. retval = -EBUSY;
  1596. goto out_0;
  1597. }
  1598. dev = alloc_etherdev(sizeof(struct smsc911x_data));
  1599. if (!dev) {
  1600. pr_warning("%s: Could not allocate device.\n", SMSC_CHIPNAME);
  1601. retval = -ENOMEM;
  1602. goto out_release_io_1;
  1603. }
  1604. SET_NETDEV_DEV(dev, &pdev->dev);
  1605. pdata = netdev_priv(dev);
  1606. dev->irq = platform_get_irq(pdev, 0);
  1607. pdata->ioaddr = ioremap_nocache(res->start, res_size);
  1608. /* copy config parameters across to pdata */
  1609. memcpy(&pdata->config, config, sizeof(pdata->config));
  1610. pdata->dev = dev;
  1611. pdata->msg_enable = ((1 << debug) - 1);
  1612. if (pdata->ioaddr == NULL) {
  1613. SMSC_WARNING(PROBE,
  1614. "Error smsc911x base address invalid");
  1615. retval = -ENOMEM;
  1616. goto out_free_netdev_2;
  1617. }
  1618. retval = smsc911x_init(dev);
  1619. if (retval < 0)
  1620. goto out_unmap_io_3;
  1621. /* configure irq polarity and type before connecting isr */
  1622. if (pdata->config.irq_polarity == SMSC911X_IRQ_POLARITY_ACTIVE_HIGH)
  1623. intcfg |= INT_CFG_IRQ_POL_;
  1624. if (pdata->config.irq_type == SMSC911X_IRQ_TYPE_PUSH_PULL)
  1625. intcfg |= INT_CFG_IRQ_TYPE_;
  1626. smsc911x_reg_write(pdata, INT_CFG, intcfg);
  1627. /* Ensure interrupts are globally disabled before connecting ISR */
  1628. smsc911x_reg_write(pdata, INT_EN, 0);
  1629. smsc911x_reg_write(pdata, INT_STS, 0xFFFFFFFF);
  1630. retval = request_irq(dev->irq, smsc911x_irqhandler, IRQF_DISABLED,
  1631. dev->name, dev);
  1632. if (retval) {
  1633. SMSC_WARNING(PROBE,
  1634. "Unable to claim requested irq: %d", dev->irq);
  1635. goto out_unmap_io_3;
  1636. }
  1637. platform_set_drvdata(pdev, dev);
  1638. retval = register_netdev(dev);
  1639. if (retval) {
  1640. SMSC_WARNING(PROBE,
  1641. "Error %i registering device", retval);
  1642. goto out_unset_drvdata_4;
  1643. } else {
  1644. SMSC_TRACE(PROBE, "Network interface: \"%s\"", dev->name);
  1645. }
  1646. spin_lock_init(&pdata->mac_lock);
  1647. retval = smsc911x_mii_init(pdev, dev);
  1648. if (retval) {
  1649. SMSC_WARNING(PROBE,
  1650. "Error %i initialising mii", retval);
  1651. goto out_unregister_netdev_5;
  1652. }
  1653. spin_lock_irq(&pdata->mac_lock);
  1654. /* Check if mac address has been specified when bringing interface up */
  1655. if (is_valid_ether_addr(dev->dev_addr)) {
  1656. smsc911x_set_mac_address(pdata, dev->dev_addr);
  1657. SMSC_TRACE(PROBE, "MAC Address is specified by configuration");
  1658. } else {
  1659. /* Try reading mac address from device. if EEPROM is present
  1660. * it will already have been set */
  1661. u32 mac_high16 = smsc911x_mac_read(pdata, ADDRH);
  1662. u32 mac_low32 = smsc911x_mac_read(pdata, ADDRL);
  1663. dev->dev_addr[0] = (u8)(mac_low32);
  1664. dev->dev_addr[1] = (u8)(mac_low32 >> 8);
  1665. dev->dev_addr[2] = (u8)(mac_low32 >> 16);
  1666. dev->dev_addr[3] = (u8)(mac_low32 >> 24);
  1667. dev->dev_addr[4] = (u8)(mac_high16);
  1668. dev->dev_addr[5] = (u8)(mac_high16 >> 8);
  1669. if (is_valid_ether_addr(dev->dev_addr)) {
  1670. /* eeprom values are valid so use them */
  1671. SMSC_TRACE(PROBE,
  1672. "Mac Address is read from LAN911x EEPROM");
  1673. } else {
  1674. /* eeprom values are invalid, generate random MAC */
  1675. random_ether_addr(dev->dev_addr);
  1676. smsc911x_set_mac_address(pdata, dev->dev_addr);
  1677. SMSC_TRACE(PROBE,
  1678. "MAC Address is set to random_ether_addr");
  1679. }
  1680. }
  1681. spin_unlock_irq(&pdata->mac_lock);
  1682. dev_info(&dev->dev, "MAC Address: %s\n",
  1683. print_mac(mac, dev->dev_addr));
  1684. return 0;
  1685. out_unregister_netdev_5:
  1686. unregister_netdev(dev);
  1687. out_unset_drvdata_4:
  1688. platform_set_drvdata(pdev, NULL);
  1689. free_irq(dev->irq, dev);
  1690. out_unmap_io_3:
  1691. iounmap(pdata->ioaddr);
  1692. out_free_netdev_2:
  1693. free_netdev(dev);
  1694. out_release_io_1:
  1695. release_mem_region(res->start, res->end - res->start);
  1696. out_0:
  1697. return retval;
  1698. }
  1699. static struct platform_driver smsc911x_driver = {
  1700. .probe = smsc911x_drv_probe,
  1701. .remove = smsc911x_drv_remove,
  1702. .driver = {
  1703. .name = SMSC_CHIPNAME,
  1704. },
  1705. };
  1706. /* Entry point for loading the module */
  1707. static int __init smsc911x_init_module(void)
  1708. {
  1709. return platform_driver_register(&smsc911x_driver);
  1710. }
  1711. /* entry point for unloading the module */
  1712. static void __exit smsc911x_cleanup_module(void)
  1713. {
  1714. platform_driver_unregister(&smsc911x_driver);
  1715. }
  1716. module_init(smsc911x_init_module);
  1717. module_exit(smsc911x_cleanup_module);