pcf50633-core.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /* NXP PCF50633 Power Management Unit (PMU) driver
  2. *
  3. * (C) 2006-2008 by Openmoko, Inc.
  4. * Author: Harald Welte <laforge@openmoko.org>
  5. * Balaji Rao <balajirrao@openmoko.org>
  6. * All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/device.h>
  16. #include <linux/sysfs.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/types.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/i2c.h>
  24. #include <linux/irq.h>
  25. #include <linux/mfd/pcf50633/core.h>
  26. /* Two MBCS registers used during cold start */
  27. #define PCF50633_REG_MBCS1 0x4b
  28. #define PCF50633_REG_MBCS2 0x4c
  29. #define PCF50633_MBCS1_USBPRES 0x01
  30. #define PCF50633_MBCS1_ADAPTPRES 0x01
  31. static int __pcf50633_read(struct pcf50633 *pcf, u8 reg, int num, u8 *data)
  32. {
  33. int ret;
  34. ret = i2c_smbus_read_i2c_block_data(pcf->i2c_client, reg,
  35. num, data);
  36. if (ret < 0)
  37. dev_err(pcf->dev, "Error reading %d regs at %d\n", num, reg);
  38. return ret;
  39. }
  40. static int __pcf50633_write(struct pcf50633 *pcf, u8 reg, int num, u8 *data)
  41. {
  42. int ret;
  43. ret = i2c_smbus_write_i2c_block_data(pcf->i2c_client, reg,
  44. num, data);
  45. if (ret < 0)
  46. dev_err(pcf->dev, "Error writing %d regs at %d\n", num, reg);
  47. return ret;
  48. }
  49. /* Read a block of upto 32 regs */
  50. int pcf50633_read_block(struct pcf50633 *pcf, u8 reg,
  51. int nr_regs, u8 *data)
  52. {
  53. int ret;
  54. mutex_lock(&pcf->lock);
  55. ret = __pcf50633_read(pcf, reg, nr_regs, data);
  56. mutex_unlock(&pcf->lock);
  57. return ret;
  58. }
  59. EXPORT_SYMBOL_GPL(pcf50633_read_block);
  60. /* Write a block of upto 32 regs */
  61. int pcf50633_write_block(struct pcf50633 *pcf , u8 reg,
  62. int nr_regs, u8 *data)
  63. {
  64. int ret;
  65. mutex_lock(&pcf->lock);
  66. ret = __pcf50633_write(pcf, reg, nr_regs, data);
  67. mutex_unlock(&pcf->lock);
  68. return ret;
  69. }
  70. EXPORT_SYMBOL_GPL(pcf50633_write_block);
  71. u8 pcf50633_reg_read(struct pcf50633 *pcf, u8 reg)
  72. {
  73. u8 val;
  74. mutex_lock(&pcf->lock);
  75. __pcf50633_read(pcf, reg, 1, &val);
  76. mutex_unlock(&pcf->lock);
  77. return val;
  78. }
  79. EXPORT_SYMBOL_GPL(pcf50633_reg_read);
  80. int pcf50633_reg_write(struct pcf50633 *pcf, u8 reg, u8 val)
  81. {
  82. int ret;
  83. mutex_lock(&pcf->lock);
  84. ret = __pcf50633_write(pcf, reg, 1, &val);
  85. mutex_unlock(&pcf->lock);
  86. return ret;
  87. }
  88. EXPORT_SYMBOL_GPL(pcf50633_reg_write);
  89. int pcf50633_reg_set_bit_mask(struct pcf50633 *pcf, u8 reg, u8 mask, u8 val)
  90. {
  91. int ret;
  92. u8 tmp;
  93. val &= mask;
  94. mutex_lock(&pcf->lock);
  95. ret = __pcf50633_read(pcf, reg, 1, &tmp);
  96. if (ret < 0)
  97. goto out;
  98. tmp &= ~mask;
  99. tmp |= val;
  100. ret = __pcf50633_write(pcf, reg, 1, &tmp);
  101. out:
  102. mutex_unlock(&pcf->lock);
  103. return ret;
  104. }
  105. EXPORT_SYMBOL_GPL(pcf50633_reg_set_bit_mask);
  106. int pcf50633_reg_clear_bits(struct pcf50633 *pcf, u8 reg, u8 val)
  107. {
  108. int ret;
  109. u8 tmp;
  110. mutex_lock(&pcf->lock);
  111. ret = __pcf50633_read(pcf, reg, 1, &tmp);
  112. if (ret < 0)
  113. goto out;
  114. tmp &= ~val;
  115. ret = __pcf50633_write(pcf, reg, 1, &tmp);
  116. out:
  117. mutex_unlock(&pcf->lock);
  118. return ret;
  119. }
  120. EXPORT_SYMBOL_GPL(pcf50633_reg_clear_bits);
  121. /* sysfs attributes */
  122. static ssize_t show_dump_regs(struct device *dev, struct device_attribute *attr,
  123. char *buf)
  124. {
  125. struct pcf50633 *pcf = dev_get_drvdata(dev);
  126. u8 dump[16];
  127. int n, n1, idx = 0;
  128. char *buf1 = buf;
  129. static u8 address_no_read[] = { /* must be ascending */
  130. PCF50633_REG_INT1,
  131. PCF50633_REG_INT2,
  132. PCF50633_REG_INT3,
  133. PCF50633_REG_INT4,
  134. PCF50633_REG_INT5,
  135. 0 /* terminator */
  136. };
  137. for (n = 0; n < 256; n += sizeof(dump)) {
  138. for (n1 = 0; n1 < sizeof(dump); n1++)
  139. if (n == address_no_read[idx]) {
  140. idx++;
  141. dump[n1] = 0x00;
  142. } else
  143. dump[n1] = pcf50633_reg_read(pcf, n + n1);
  144. hex_dump_to_buffer(dump, sizeof(dump), 16, 1, buf1, 128, 0);
  145. buf1 += strlen(buf1);
  146. *buf1++ = '\n';
  147. *buf1 = '\0';
  148. }
  149. return buf1 - buf;
  150. }
  151. static DEVICE_ATTR(dump_regs, 0400, show_dump_regs, NULL);
  152. static ssize_t show_resume_reason(struct device *dev,
  153. struct device_attribute *attr, char *buf)
  154. {
  155. struct pcf50633 *pcf = dev_get_drvdata(dev);
  156. int n;
  157. n = sprintf(buf, "%02x%02x%02x%02x%02x\n",
  158. pcf->resume_reason[0],
  159. pcf->resume_reason[1],
  160. pcf->resume_reason[2],
  161. pcf->resume_reason[3],
  162. pcf->resume_reason[4]);
  163. return n;
  164. }
  165. static DEVICE_ATTR(resume_reason, 0400, show_resume_reason, NULL);
  166. static struct attribute *pcf_sysfs_entries[] = {
  167. &dev_attr_dump_regs.attr,
  168. &dev_attr_resume_reason.attr,
  169. NULL,
  170. };
  171. static struct attribute_group pcf_attr_group = {
  172. .name = NULL, /* put in device directory */
  173. .attrs = pcf_sysfs_entries,
  174. };
  175. int pcf50633_register_irq(struct pcf50633 *pcf, int irq,
  176. void (*handler) (int, void *), void *data)
  177. {
  178. if (irq < 0 || irq > PCF50633_NUM_IRQ || !handler)
  179. return -EINVAL;
  180. if (WARN_ON(pcf->irq_handler[irq].handler))
  181. return -EBUSY;
  182. mutex_lock(&pcf->lock);
  183. pcf->irq_handler[irq].handler = handler;
  184. pcf->irq_handler[irq].data = data;
  185. mutex_unlock(&pcf->lock);
  186. return 0;
  187. }
  188. EXPORT_SYMBOL_GPL(pcf50633_register_irq);
  189. int pcf50633_free_irq(struct pcf50633 *pcf, int irq)
  190. {
  191. if (irq < 0 || irq > PCF50633_NUM_IRQ)
  192. return -EINVAL;
  193. mutex_lock(&pcf->lock);
  194. pcf->irq_handler[irq].handler = NULL;
  195. mutex_unlock(&pcf->lock);
  196. return 0;
  197. }
  198. EXPORT_SYMBOL_GPL(pcf50633_free_irq);
  199. static int __pcf50633_irq_mask_set(struct pcf50633 *pcf, int irq, u8 mask)
  200. {
  201. u8 reg, bits, tmp;
  202. int ret = 0, idx;
  203. idx = irq >> 3;
  204. reg = PCF50633_REG_INT1M + idx;
  205. bits = 1 << (irq & 0x07);
  206. mutex_lock(&pcf->lock);
  207. if (mask) {
  208. ret = __pcf50633_read(pcf, reg, 1, &tmp);
  209. if (ret < 0)
  210. goto out;
  211. tmp |= bits;
  212. ret = __pcf50633_write(pcf, reg, 1, &tmp);
  213. if (ret < 0)
  214. goto out;
  215. pcf->mask_regs[idx] &= ~bits;
  216. pcf->mask_regs[idx] |= bits;
  217. } else {
  218. ret = __pcf50633_read(pcf, reg, 1, &tmp);
  219. if (ret < 0)
  220. goto out;
  221. tmp &= ~bits;
  222. ret = __pcf50633_write(pcf, reg, 1, &tmp);
  223. if (ret < 0)
  224. goto out;
  225. pcf->mask_regs[idx] &= ~bits;
  226. }
  227. out:
  228. mutex_unlock(&pcf->lock);
  229. return ret;
  230. }
  231. int pcf50633_irq_mask(struct pcf50633 *pcf, int irq)
  232. {
  233. dev_info(pcf->dev, "Masking IRQ %d\n", irq);
  234. return __pcf50633_irq_mask_set(pcf, irq, 1);
  235. }
  236. EXPORT_SYMBOL_GPL(pcf50633_irq_mask);
  237. int pcf50633_irq_unmask(struct pcf50633 *pcf, int irq)
  238. {
  239. dev_info(pcf->dev, "Unmasking IRQ %d\n", irq);
  240. return __pcf50633_irq_mask_set(pcf, irq, 0);
  241. }
  242. EXPORT_SYMBOL_GPL(pcf50633_irq_unmask);
  243. int pcf50633_irq_mask_get(struct pcf50633 *pcf, int irq)
  244. {
  245. u8 reg, bits;
  246. reg = irq >> 3;
  247. bits = 1 << (irq & 0x07);
  248. return pcf->mask_regs[reg] & bits;
  249. }
  250. EXPORT_SYMBOL_GPL(pcf50633_irq_mask_get);
  251. static void pcf50633_irq_call_handler(struct pcf50633 *pcf, int irq)
  252. {
  253. if (pcf->irq_handler[irq].handler)
  254. pcf->irq_handler[irq].handler(irq, pcf->irq_handler[irq].data);
  255. }
  256. /* Maximum amount of time ONKEY is held before emergency action is taken */
  257. #define PCF50633_ONKEY1S_TIMEOUT 8
  258. static void pcf50633_irq_worker(struct work_struct *work)
  259. {
  260. struct pcf50633 *pcf;
  261. int ret, i, j;
  262. u8 pcf_int[5], chgstat;
  263. pcf = container_of(work, struct pcf50633, irq_work);
  264. /* Read the 5 INT regs in one transaction */
  265. ret = pcf50633_read_block(pcf, PCF50633_REG_INT1,
  266. ARRAY_SIZE(pcf_int), pcf_int);
  267. if (ret != ARRAY_SIZE(pcf_int)) {
  268. dev_err(pcf->dev, "Error reading INT registers\n");
  269. /*
  270. * If this doesn't ACK the interrupt to the chip, we'll be
  271. * called once again as we're level triggered.
  272. */
  273. goto out;
  274. }
  275. /* We immediately read the usb and adapter status. We thus make sure
  276. * only of USBINS/USBREM IRQ handlers are called */
  277. if (pcf_int[0] & (PCF50633_INT1_USBINS | PCF50633_INT1_USBREM)) {
  278. chgstat = pcf50633_reg_read(pcf, PCF50633_REG_MBCS2);
  279. if (chgstat & (0x3 << 4))
  280. pcf_int[0] &= ~(1 << PCF50633_INT1_USBREM);
  281. else
  282. pcf_int[0] &= ~(1 << PCF50633_INT1_USBINS);
  283. }
  284. /* Make sure only one of ADPINS or ADPREM is set */
  285. if (pcf_int[0] & (PCF50633_INT1_ADPINS | PCF50633_INT1_ADPREM)) {
  286. chgstat = pcf50633_reg_read(pcf, PCF50633_REG_MBCS2);
  287. if (chgstat & (0x3 << 4))
  288. pcf_int[0] &= ~(1 << PCF50633_INT1_ADPREM);
  289. else
  290. pcf_int[0] &= ~(1 << PCF50633_INT1_ADPINS);
  291. }
  292. dev_dbg(pcf->dev, "INT1=0x%02x INT2=0x%02x INT3=0x%02x "
  293. "INT4=0x%02x INT5=0x%02x\n", pcf_int[0],
  294. pcf_int[1], pcf_int[2], pcf_int[3], pcf_int[4]);
  295. /* Some revisions of the chip don't have a 8s standby mode on
  296. * ONKEY1S press. We try to manually do it in such cases. */
  297. if ((pcf_int[0] & PCF50633_INT1_SECOND) && pcf->onkey1s_held) {
  298. dev_info(pcf->dev, "ONKEY1S held for %d secs\n",
  299. pcf->onkey1s_held);
  300. if (pcf->onkey1s_held++ == PCF50633_ONKEY1S_TIMEOUT)
  301. if (pcf->pdata->force_shutdown)
  302. pcf->pdata->force_shutdown(pcf);
  303. }
  304. if (pcf_int[2] & PCF50633_INT3_ONKEY1S) {
  305. dev_info(pcf->dev, "ONKEY1S held\n");
  306. pcf->onkey1s_held = 1 ;
  307. /* Unmask IRQ_SECOND */
  308. pcf50633_reg_clear_bits(pcf, PCF50633_REG_INT1M,
  309. PCF50633_INT1_SECOND);
  310. /* Unmask IRQ_ONKEYR */
  311. pcf50633_reg_clear_bits(pcf, PCF50633_REG_INT2M,
  312. PCF50633_INT2_ONKEYR);
  313. }
  314. if ((pcf_int[1] & PCF50633_INT2_ONKEYR) && pcf->onkey1s_held) {
  315. pcf->onkey1s_held = 0;
  316. /* Mask SECOND and ONKEYR interrupts */
  317. if (pcf->mask_regs[0] & PCF50633_INT1_SECOND)
  318. pcf50633_reg_set_bit_mask(pcf,
  319. PCF50633_REG_INT1M,
  320. PCF50633_INT1_SECOND,
  321. PCF50633_INT1_SECOND);
  322. if (pcf->mask_regs[1] & PCF50633_INT2_ONKEYR)
  323. pcf50633_reg_set_bit_mask(pcf,
  324. PCF50633_REG_INT2M,
  325. PCF50633_INT2_ONKEYR,
  326. PCF50633_INT2_ONKEYR);
  327. }
  328. /* Have we just resumed ? */
  329. if (pcf->is_suspended) {
  330. pcf->is_suspended = 0;
  331. /* Set the resume reason filtering out non resumers */
  332. for (i = 0; i < ARRAY_SIZE(pcf_int); i++)
  333. pcf->resume_reason[i] = pcf_int[i] &
  334. pcf->pdata->resumers[i];
  335. /* Make sure we don't pass on any ONKEY events to
  336. * userspace now */
  337. pcf_int[1] &= ~(PCF50633_INT2_ONKEYR | PCF50633_INT2_ONKEYF);
  338. }
  339. for (i = 0; i < ARRAY_SIZE(pcf_int); i++) {
  340. /* Unset masked interrupts */
  341. pcf_int[i] &= ~pcf->mask_regs[i];
  342. for (j = 0; j < 8 ; j++)
  343. if (pcf_int[i] & (1 << j))
  344. pcf50633_irq_call_handler(pcf, (i * 8) + j);
  345. }
  346. out:
  347. put_device(pcf->dev);
  348. enable_irq(pcf->irq);
  349. }
  350. static irqreturn_t pcf50633_irq(int irq, void *data)
  351. {
  352. struct pcf50633 *pcf = data;
  353. dev_dbg(pcf->dev, "pcf50633_irq\n");
  354. get_device(pcf->dev);
  355. disable_irq(pcf->irq);
  356. schedule_work(&pcf->irq_work);
  357. return IRQ_HANDLED;
  358. }
  359. static void
  360. pcf50633_client_dev_register(struct pcf50633 *pcf, const char *name,
  361. struct platform_device **pdev)
  362. {
  363. struct pcf50633_subdev_pdata *subdev_pdata;
  364. int ret;
  365. *pdev = platform_device_alloc(name, -1);
  366. if (!*pdev) {
  367. dev_err(pcf->dev, "Falied to allocate %s\n", name);
  368. return;
  369. }
  370. subdev_pdata = kmalloc(sizeof(*subdev_pdata), GFP_KERNEL);
  371. if (!subdev_pdata) {
  372. dev_err(pcf->dev, "Error allocating subdev pdata\n");
  373. platform_device_put(*pdev);
  374. }
  375. subdev_pdata->pcf = pcf;
  376. platform_device_add_data(*pdev, subdev_pdata, sizeof(*subdev_pdata));
  377. (*pdev)->dev.parent = pcf->dev;
  378. ret = platform_device_add(*pdev);
  379. if (ret) {
  380. dev_err(pcf->dev, "Failed to register %s: %d\n", name, ret);
  381. platform_device_put(*pdev);
  382. *pdev = NULL;
  383. }
  384. }
  385. #ifdef CONFIG_PM
  386. static int pcf50633_suspend(struct device *dev, pm_message_t state)
  387. {
  388. struct pcf50633 *pcf;
  389. int ret = 0, i;
  390. u8 res[5];
  391. pcf = dev_get_drvdata(dev);
  392. /* Make sure our interrupt handlers are not called
  393. * henceforth */
  394. disable_irq(pcf->irq);
  395. /* Make sure that any running IRQ worker has quit */
  396. cancel_work_sync(&pcf->irq_work);
  397. /* Save the masks */
  398. ret = pcf50633_read_block(pcf, PCF50633_REG_INT1M,
  399. ARRAY_SIZE(pcf->suspend_irq_masks),
  400. pcf->suspend_irq_masks);
  401. if (ret < 0) {
  402. dev_err(pcf->dev, "error saving irq masks\n");
  403. goto out;
  404. }
  405. /* Write wakeup irq masks */
  406. for (i = 0; i < ARRAY_SIZE(res); i++)
  407. res[i] = ~pcf->pdata->resumers[i];
  408. ret = pcf50633_write_block(pcf, PCF50633_REG_INT1M,
  409. ARRAY_SIZE(res), &res[0]);
  410. if (ret < 0) {
  411. dev_err(pcf->dev, "error writing wakeup irq masks\n");
  412. goto out;
  413. }
  414. pcf->is_suspended = 1;
  415. out:
  416. return ret;
  417. }
  418. static int pcf50633_resume(struct device *dev)
  419. {
  420. struct pcf50633 *pcf;
  421. int ret;
  422. pcf = dev_get_drvdata(dev);
  423. /* Write the saved mask registers */
  424. ret = pcf50633_write_block(pcf, PCF50633_REG_INT1M,
  425. ARRAY_SIZE(pcf->suspend_irq_masks),
  426. pcf->suspend_irq_masks);
  427. if (ret < 0)
  428. dev_err(pcf->dev, "Error restoring saved suspend masks\n");
  429. /* Restore regulators' state */
  430. get_device(pcf->dev);
  431. /*
  432. * Clear any pending interrupts and set resume reason if any.
  433. * This will leave with enable_irq()
  434. */
  435. pcf50633_irq_worker(&pcf->irq_work);
  436. return 0;
  437. }
  438. #else
  439. #define pcf50633_suspend NULL
  440. #define pcf50633_resume NULL
  441. #endif
  442. static int __devinit pcf50633_probe(struct i2c_client *client,
  443. const struct i2c_device_id *ids)
  444. {
  445. struct pcf50633 *pcf;
  446. struct pcf50633_platform_data *pdata = client->dev.platform_data;
  447. int i, ret = 0;
  448. int version, variant;
  449. pcf = kzalloc(sizeof(*pcf), GFP_KERNEL);
  450. if (!pcf)
  451. return -ENOMEM;
  452. pcf->pdata = pdata;
  453. mutex_init(&pcf->lock);
  454. i2c_set_clientdata(client, pcf);
  455. pcf->dev = &client->dev;
  456. pcf->i2c_client = client;
  457. pcf->irq = client->irq;
  458. INIT_WORK(&pcf->irq_work, pcf50633_irq_worker);
  459. version = pcf50633_reg_read(pcf, 0);
  460. variant = pcf50633_reg_read(pcf, 1);
  461. if (version < 0 || variant < 0) {
  462. dev_err(pcf->dev, "Unable to probe pcf50633\n");
  463. ret = -ENODEV;
  464. goto err;
  465. }
  466. dev_info(pcf->dev, "Probed device version %d variant %d\n",
  467. version, variant);
  468. /* Enable all interrupts except RTC SECOND */
  469. pcf->mask_regs[0] = 0x80;
  470. pcf50633_reg_write(pcf, PCF50633_REG_INT1M, pcf->mask_regs[0]);
  471. pcf50633_reg_write(pcf, PCF50633_REG_INT2M, 0x00);
  472. pcf50633_reg_write(pcf, PCF50633_REG_INT3M, 0x00);
  473. pcf50633_reg_write(pcf, PCF50633_REG_INT4M, 0x00);
  474. pcf50633_reg_write(pcf, PCF50633_REG_INT5M, 0x00);
  475. /* Create sub devices */
  476. pcf50633_client_dev_register(pcf, "pcf50633-input",
  477. &pcf->input_pdev);
  478. pcf50633_client_dev_register(pcf, "pcf50633-rtc",
  479. &pcf->rtc_pdev);
  480. pcf50633_client_dev_register(pcf, "pcf50633-mbc",
  481. &pcf->mbc_pdev);
  482. pcf50633_client_dev_register(pcf, "pcf50633-adc",
  483. &pcf->adc_pdev);
  484. for (i = 0; i < PCF50633_NUM_REGULATORS; i++) {
  485. struct platform_device *pdev;
  486. pdev = platform_device_alloc("pcf50633-regltr", i);
  487. if (!pdev) {
  488. dev_err(pcf->dev, "Cannot create regulator\n");
  489. continue;
  490. }
  491. pdev->dev.parent = pcf->dev;
  492. pdev->dev.platform_data = &pdata->reg_init_data[i];
  493. pdev->dev.driver_data = pcf;
  494. pcf->regulator_pdev[i] = pdev;
  495. platform_device_add(pdev);
  496. }
  497. if (client->irq) {
  498. ret = request_irq(client->irq, pcf50633_irq,
  499. IRQF_TRIGGER_LOW, "pcf50633", pcf);
  500. if (ret) {
  501. dev_err(pcf->dev, "Failed to request IRQ %d\n", ret);
  502. goto err;
  503. }
  504. } else {
  505. dev_err(pcf->dev, "No IRQ configured\n");
  506. goto err;
  507. }
  508. if (enable_irq_wake(client->irq) < 0)
  509. dev_err(pcf->dev, "IRQ %u cannot be enabled as wake-up source"
  510. "in this hardware revision", client->irq);
  511. ret = sysfs_create_group(&client->dev.kobj, &pcf_attr_group);
  512. if (ret)
  513. dev_err(pcf->dev, "error creating sysfs entries\n");
  514. if (pdata->probe_done)
  515. pdata->probe_done(pcf);
  516. return 0;
  517. err:
  518. kfree(pcf);
  519. return ret;
  520. }
  521. static int __devexit pcf50633_remove(struct i2c_client *client)
  522. {
  523. struct pcf50633 *pcf = i2c_get_clientdata(client);
  524. int i;
  525. free_irq(pcf->irq, pcf);
  526. platform_device_unregister(pcf->input_pdev);
  527. platform_device_unregister(pcf->rtc_pdev);
  528. platform_device_unregister(pcf->mbc_pdev);
  529. platform_device_unregister(pcf->adc_pdev);
  530. for (i = 0; i < PCF50633_NUM_REGULATORS; i++)
  531. platform_device_unregister(pcf->regulator_pdev[i]);
  532. kfree(pcf);
  533. return 0;
  534. }
  535. static struct i2c_device_id pcf50633_id_table[] = {
  536. {"pcf50633", 0x73},
  537. };
  538. static struct i2c_driver pcf50633_driver = {
  539. .driver = {
  540. .name = "pcf50633",
  541. .suspend = pcf50633_suspend,
  542. .resume = pcf50633_resume,
  543. },
  544. .id_table = pcf50633_id_table,
  545. .probe = pcf50633_probe,
  546. .remove = __devexit_p(pcf50633_remove),
  547. };
  548. static int __init pcf50633_init(void)
  549. {
  550. return i2c_add_driver(&pcf50633_driver);
  551. }
  552. static void __exit pcf50633_exit(void)
  553. {
  554. i2c_del_driver(&pcf50633_driver);
  555. }
  556. MODULE_DESCRIPTION("I2C chip driver for NXP PCF50633 PMU");
  557. MODULE_AUTHOR("Harald Welte <laforge@openmoko.org>");
  558. MODULE_LICENSE("GPL");
  559. module_init(pcf50633_init);
  560. module_exit(pcf50633_exit);