intel-agp.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  12. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  13. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  14. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  15. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  16. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  17. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  18. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  19. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  20. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  21. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  22. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  23. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  24. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  25. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  26. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  27. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  28. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  29. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  30. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  31. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  32. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  33. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  34. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  35. #define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
  36. #define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
  37. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  38. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  39. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  40. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  41. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  42. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  43. /* cover 915 and 945 variants */
  44. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  45. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  46. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  47. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  48. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  49. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  50. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  51. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  52. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  53. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  54. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  55. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  56. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  57. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  58. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
  59. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
  60. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  61. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  62. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  63. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB)
  64. extern int agp_memory_reserved;
  65. /* Intel 815 register */
  66. #define INTEL_815_APCONT 0x51
  67. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  68. /* Intel i820 registers */
  69. #define INTEL_I820_RDCR 0x51
  70. #define INTEL_I820_ERRSTS 0xc8
  71. /* Intel i840 registers */
  72. #define INTEL_I840_MCHCFG 0x50
  73. #define INTEL_I840_ERRSTS 0xc8
  74. /* Intel i850 registers */
  75. #define INTEL_I850_MCHCFG 0x50
  76. #define INTEL_I850_ERRSTS 0xc8
  77. /* intel 915G registers */
  78. #define I915_GMADDR 0x18
  79. #define I915_MMADDR 0x10
  80. #define I915_PTEADDR 0x1C
  81. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  82. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  83. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  84. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  85. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  86. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  87. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  88. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  89. #define I915_IFPADDR 0x60
  90. /* Intel 965G registers */
  91. #define I965_MSAC 0x62
  92. #define I965_IFPADDR 0x70
  93. /* Intel 7505 registers */
  94. #define INTEL_I7505_APSIZE 0x74
  95. #define INTEL_I7505_NCAPID 0x60
  96. #define INTEL_I7505_NISTAT 0x6c
  97. #define INTEL_I7505_ATTBASE 0x78
  98. #define INTEL_I7505_ERRSTS 0x42
  99. #define INTEL_I7505_AGPCTRL 0x70
  100. #define INTEL_I7505_MCHCFG 0x50
  101. static const struct aper_size_info_fixed intel_i810_sizes[] =
  102. {
  103. {64, 16384, 4},
  104. /* The 32M mode still requires a 64k gatt */
  105. {32, 8192, 4}
  106. };
  107. #define AGP_DCACHE_MEMORY 1
  108. #define AGP_PHYS_MEMORY 2
  109. #define INTEL_AGP_CACHED_MEMORY 3
  110. static struct gatt_mask intel_i810_masks[] =
  111. {
  112. {.mask = I810_PTE_VALID, .type = 0},
  113. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  114. {.mask = I810_PTE_VALID, .type = 0},
  115. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  116. .type = INTEL_AGP_CACHED_MEMORY}
  117. };
  118. static struct _intel_private {
  119. struct pci_dev *pcidev; /* device one */
  120. u8 __iomem *registers;
  121. u32 __iomem *gtt; /* I915G */
  122. int num_dcache_entries;
  123. /* gtt_entries is the number of gtt entries that are already mapped
  124. * to stolen memory. Stolen memory is larger than the memory mapped
  125. * through gtt_entries, as it includes some reserved space for the BIOS
  126. * popup and for the GTT.
  127. */
  128. int gtt_entries; /* i830+ */
  129. union {
  130. void __iomem *i9xx_flush_page;
  131. void *i8xx_flush_page;
  132. };
  133. struct page *i8xx_page;
  134. struct resource ifp_resource;
  135. int resource_valid;
  136. } intel_private;
  137. static int intel_i810_fetch_size(void)
  138. {
  139. u32 smram_miscc;
  140. struct aper_size_info_fixed *values;
  141. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  142. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  143. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  144. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  145. return 0;
  146. }
  147. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  148. agp_bridge->previous_size =
  149. agp_bridge->current_size = (void *) (values + 1);
  150. agp_bridge->aperture_size_idx = 1;
  151. return values[1].size;
  152. } else {
  153. agp_bridge->previous_size =
  154. agp_bridge->current_size = (void *) (values);
  155. agp_bridge->aperture_size_idx = 0;
  156. return values[0].size;
  157. }
  158. return 0;
  159. }
  160. static int intel_i810_configure(void)
  161. {
  162. struct aper_size_info_fixed *current_size;
  163. u32 temp;
  164. int i;
  165. current_size = A_SIZE_FIX(agp_bridge->current_size);
  166. if (!intel_private.registers) {
  167. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  168. temp &= 0xfff80000;
  169. intel_private.registers = ioremap(temp, 128 * 4096);
  170. if (!intel_private.registers) {
  171. dev_err(&intel_private.pcidev->dev,
  172. "can't remap memory\n");
  173. return -ENOMEM;
  174. }
  175. }
  176. if ((readl(intel_private.registers+I810_DRAM_CTL)
  177. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  178. /* This will need to be dynamically assigned */
  179. dev_info(&intel_private.pcidev->dev,
  180. "detected 4MB dedicated video ram\n");
  181. intel_private.num_dcache_entries = 1024;
  182. }
  183. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  184. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  185. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  186. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  187. if (agp_bridge->driver->needs_scratch_page) {
  188. for (i = 0; i < current_size->num_entries; i++) {
  189. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  190. }
  191. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  192. }
  193. global_cache_flush();
  194. return 0;
  195. }
  196. static void intel_i810_cleanup(void)
  197. {
  198. writel(0, intel_private.registers+I810_PGETBL_CTL);
  199. readl(intel_private.registers); /* PCI Posting. */
  200. iounmap(intel_private.registers);
  201. }
  202. static void intel_i810_tlbflush(struct agp_memory *mem)
  203. {
  204. return;
  205. }
  206. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  207. {
  208. return;
  209. }
  210. /* Exists to support ARGB cursors */
  211. static void *i8xx_alloc_pages(void)
  212. {
  213. struct page *page;
  214. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  215. if (page == NULL)
  216. return NULL;
  217. if (set_pages_uc(page, 4) < 0) {
  218. set_pages_wb(page, 4);
  219. __free_pages(page, 2);
  220. return NULL;
  221. }
  222. get_page(page);
  223. atomic_inc(&agp_bridge->current_memory_agp);
  224. return page_address(page);
  225. }
  226. static void i8xx_destroy_pages(void *addr)
  227. {
  228. struct page *page;
  229. if (addr == NULL)
  230. return;
  231. page = virt_to_page(addr);
  232. set_pages_wb(page, 4);
  233. put_page(page);
  234. __free_pages(page, 2);
  235. atomic_dec(&agp_bridge->current_memory_agp);
  236. }
  237. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  238. int type)
  239. {
  240. if (type < AGP_USER_TYPES)
  241. return type;
  242. else if (type == AGP_USER_CACHED_MEMORY)
  243. return INTEL_AGP_CACHED_MEMORY;
  244. else
  245. return 0;
  246. }
  247. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  248. int type)
  249. {
  250. int i, j, num_entries;
  251. void *temp;
  252. int ret = -EINVAL;
  253. int mask_type;
  254. if (mem->page_count == 0)
  255. goto out;
  256. temp = agp_bridge->current_size;
  257. num_entries = A_SIZE_FIX(temp)->num_entries;
  258. if ((pg_start + mem->page_count) > num_entries)
  259. goto out_err;
  260. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  261. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  262. ret = -EBUSY;
  263. goto out_err;
  264. }
  265. }
  266. if (type != mem->type)
  267. goto out_err;
  268. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  269. switch (mask_type) {
  270. case AGP_DCACHE_MEMORY:
  271. if (!mem->is_flushed)
  272. global_cache_flush();
  273. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  274. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  275. intel_private.registers+I810_PTE_BASE+(i*4));
  276. }
  277. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  278. break;
  279. case AGP_PHYS_MEMORY:
  280. case AGP_NORMAL_MEMORY:
  281. if (!mem->is_flushed)
  282. global_cache_flush();
  283. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  284. writel(agp_bridge->driver->mask_memory(agp_bridge,
  285. mem->memory[i],
  286. mask_type),
  287. intel_private.registers+I810_PTE_BASE+(j*4));
  288. }
  289. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  290. break;
  291. default:
  292. goto out_err;
  293. }
  294. agp_bridge->driver->tlb_flush(mem);
  295. out:
  296. ret = 0;
  297. out_err:
  298. mem->is_flushed = true;
  299. return ret;
  300. }
  301. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  302. int type)
  303. {
  304. int i;
  305. if (mem->page_count == 0)
  306. return 0;
  307. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  308. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  309. }
  310. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  311. agp_bridge->driver->tlb_flush(mem);
  312. return 0;
  313. }
  314. /*
  315. * The i810/i830 requires a physical address to program its mouse
  316. * pointer into hardware.
  317. * However the Xserver still writes to it through the agp aperture.
  318. */
  319. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  320. {
  321. struct agp_memory *new;
  322. void *addr;
  323. switch (pg_count) {
  324. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  325. break;
  326. case 4:
  327. /* kludge to get 4 physical pages for ARGB cursor */
  328. addr = i8xx_alloc_pages();
  329. break;
  330. default:
  331. return NULL;
  332. }
  333. if (addr == NULL)
  334. return NULL;
  335. new = agp_create_memory(pg_count);
  336. if (new == NULL)
  337. return NULL;
  338. new->memory[0] = virt_to_gart(addr);
  339. if (pg_count == 4) {
  340. /* kludge to get 4 physical pages for ARGB cursor */
  341. new->memory[1] = new->memory[0] + PAGE_SIZE;
  342. new->memory[2] = new->memory[1] + PAGE_SIZE;
  343. new->memory[3] = new->memory[2] + PAGE_SIZE;
  344. }
  345. new->page_count = pg_count;
  346. new->num_scratch_pages = pg_count;
  347. new->type = AGP_PHYS_MEMORY;
  348. new->physical = new->memory[0];
  349. return new;
  350. }
  351. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  352. {
  353. struct agp_memory *new;
  354. if (type == AGP_DCACHE_MEMORY) {
  355. if (pg_count != intel_private.num_dcache_entries)
  356. return NULL;
  357. new = agp_create_memory(1);
  358. if (new == NULL)
  359. return NULL;
  360. new->type = AGP_DCACHE_MEMORY;
  361. new->page_count = pg_count;
  362. new->num_scratch_pages = 0;
  363. agp_free_page_array(new);
  364. return new;
  365. }
  366. if (type == AGP_PHYS_MEMORY)
  367. return alloc_agpphysmem_i8xx(pg_count, type);
  368. return NULL;
  369. }
  370. static void intel_i810_free_by_type(struct agp_memory *curr)
  371. {
  372. agp_free_key(curr->key);
  373. if (curr->type == AGP_PHYS_MEMORY) {
  374. if (curr->page_count == 4)
  375. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  376. else {
  377. void *va = gart_to_virt(curr->memory[0]);
  378. agp_bridge->driver->agp_destroy_page(va,
  379. AGP_PAGE_DESTROY_UNMAP);
  380. agp_bridge->driver->agp_destroy_page(va,
  381. AGP_PAGE_DESTROY_FREE);
  382. }
  383. agp_free_page_array(curr);
  384. }
  385. kfree(curr);
  386. }
  387. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  388. unsigned long addr, int type)
  389. {
  390. /* Type checking must be done elsewhere */
  391. return addr | bridge->driver->masks[type].mask;
  392. }
  393. static struct aper_size_info_fixed intel_i830_sizes[] =
  394. {
  395. {128, 32768, 5},
  396. /* The 64M mode still requires a 128k gatt */
  397. {64, 16384, 5},
  398. {256, 65536, 6},
  399. {512, 131072, 7},
  400. };
  401. static void intel_i830_init_gtt_entries(void)
  402. {
  403. u16 gmch_ctrl;
  404. int gtt_entries;
  405. u8 rdct;
  406. int local = 0;
  407. static const int ddt[4] = { 0, 16, 32, 64 };
  408. int size; /* reserved space (in kb) at the top of stolen memory */
  409. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  410. if (IS_I965) {
  411. u32 pgetbl_ctl;
  412. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  413. /* The 965 has a field telling us the size of the GTT,
  414. * which may be larger than what is necessary to map the
  415. * aperture.
  416. */
  417. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  418. case I965_PGETBL_SIZE_128KB:
  419. size = 128;
  420. break;
  421. case I965_PGETBL_SIZE_256KB:
  422. size = 256;
  423. break;
  424. case I965_PGETBL_SIZE_512KB:
  425. size = 512;
  426. break;
  427. case I965_PGETBL_SIZE_1MB:
  428. size = 1024;
  429. break;
  430. case I965_PGETBL_SIZE_2MB:
  431. size = 2048;
  432. break;
  433. case I965_PGETBL_SIZE_1_5MB:
  434. size = 1024 + 512;
  435. break;
  436. default:
  437. dev_info(&intel_private.pcidev->dev,
  438. "unknown page table size, assuming 512KB\n");
  439. size = 512;
  440. }
  441. size += 4; /* add in BIOS popup space */
  442. } else if (IS_G33) {
  443. /* G33's GTT size defined in gmch_ctrl */
  444. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  445. case G33_PGETBL_SIZE_1M:
  446. size = 1024;
  447. break;
  448. case G33_PGETBL_SIZE_2M:
  449. size = 2048;
  450. break;
  451. default:
  452. dev_info(&agp_bridge->dev->dev,
  453. "unknown page table size 0x%x, assuming 512KB\n",
  454. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  455. size = 512;
  456. }
  457. size += 4;
  458. } else if (IS_G4X) {
  459. /* On 4 series hardware, GTT stolen is separate from graphics
  460. * stolen, ignore it in stolen gtt entries counting. However,
  461. * 4KB of the stolen memory doesn't get mapped to the GTT.
  462. */
  463. size = 4;
  464. } else {
  465. /* On previous hardware, the GTT size was just what was
  466. * required to map the aperture.
  467. */
  468. size = agp_bridge->driver->fetch_size() + 4;
  469. }
  470. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  471. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  472. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  473. case I830_GMCH_GMS_STOLEN_512:
  474. gtt_entries = KB(512) - KB(size);
  475. break;
  476. case I830_GMCH_GMS_STOLEN_1024:
  477. gtt_entries = MB(1) - KB(size);
  478. break;
  479. case I830_GMCH_GMS_STOLEN_8192:
  480. gtt_entries = MB(8) - KB(size);
  481. break;
  482. case I830_GMCH_GMS_LOCAL:
  483. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  484. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  485. MB(ddt[I830_RDRAM_DDT(rdct)]);
  486. local = 1;
  487. break;
  488. default:
  489. gtt_entries = 0;
  490. break;
  491. }
  492. } else {
  493. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  494. case I855_GMCH_GMS_STOLEN_1M:
  495. gtt_entries = MB(1) - KB(size);
  496. break;
  497. case I855_GMCH_GMS_STOLEN_4M:
  498. gtt_entries = MB(4) - KB(size);
  499. break;
  500. case I855_GMCH_GMS_STOLEN_8M:
  501. gtt_entries = MB(8) - KB(size);
  502. break;
  503. case I855_GMCH_GMS_STOLEN_16M:
  504. gtt_entries = MB(16) - KB(size);
  505. break;
  506. case I855_GMCH_GMS_STOLEN_32M:
  507. gtt_entries = MB(32) - KB(size);
  508. break;
  509. case I915_GMCH_GMS_STOLEN_48M:
  510. /* Check it's really I915G */
  511. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  512. gtt_entries = MB(48) - KB(size);
  513. else
  514. gtt_entries = 0;
  515. break;
  516. case I915_GMCH_GMS_STOLEN_64M:
  517. /* Check it's really I915G */
  518. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  519. gtt_entries = MB(64) - KB(size);
  520. else
  521. gtt_entries = 0;
  522. break;
  523. case G33_GMCH_GMS_STOLEN_128M:
  524. if (IS_G33 || IS_I965 || IS_G4X)
  525. gtt_entries = MB(128) - KB(size);
  526. else
  527. gtt_entries = 0;
  528. break;
  529. case G33_GMCH_GMS_STOLEN_256M:
  530. if (IS_G33 || IS_I965 || IS_G4X)
  531. gtt_entries = MB(256) - KB(size);
  532. else
  533. gtt_entries = 0;
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_96M:
  536. if (IS_I965 || IS_G4X)
  537. gtt_entries = MB(96) - KB(size);
  538. else
  539. gtt_entries = 0;
  540. break;
  541. case INTEL_GMCH_GMS_STOLEN_160M:
  542. if (IS_I965 || IS_G4X)
  543. gtt_entries = MB(160) - KB(size);
  544. else
  545. gtt_entries = 0;
  546. break;
  547. case INTEL_GMCH_GMS_STOLEN_224M:
  548. if (IS_I965 || IS_G4X)
  549. gtt_entries = MB(224) - KB(size);
  550. else
  551. gtt_entries = 0;
  552. break;
  553. case INTEL_GMCH_GMS_STOLEN_352M:
  554. if (IS_I965 || IS_G4X)
  555. gtt_entries = MB(352) - KB(size);
  556. else
  557. gtt_entries = 0;
  558. break;
  559. default:
  560. gtt_entries = 0;
  561. break;
  562. }
  563. }
  564. if (gtt_entries > 0)
  565. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  566. gtt_entries / KB(1), local ? "local" : "stolen");
  567. else
  568. dev_info(&agp_bridge->dev->dev,
  569. "no pre-allocated video memory detected\n");
  570. gtt_entries /= KB(4);
  571. intel_private.gtt_entries = gtt_entries;
  572. }
  573. static void intel_i830_fini_flush(void)
  574. {
  575. kunmap(intel_private.i8xx_page);
  576. intel_private.i8xx_flush_page = NULL;
  577. unmap_page_from_agp(intel_private.i8xx_page);
  578. __free_page(intel_private.i8xx_page);
  579. intel_private.i8xx_page = NULL;
  580. }
  581. static void intel_i830_setup_flush(void)
  582. {
  583. /* return if we've already set the flush mechanism up */
  584. if (intel_private.i8xx_page)
  585. return;
  586. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  587. if (!intel_private.i8xx_page)
  588. return;
  589. /* make page uncached */
  590. map_page_into_agp(intel_private.i8xx_page);
  591. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  592. if (!intel_private.i8xx_flush_page)
  593. intel_i830_fini_flush();
  594. }
  595. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  596. {
  597. unsigned int *pg = intel_private.i8xx_flush_page;
  598. int i;
  599. for (i = 0; i < 256; i += 2)
  600. *(pg + i) = i;
  601. wmb();
  602. }
  603. /* The intel i830 automatically initializes the agp aperture during POST.
  604. * Use the memory already set aside for in the GTT.
  605. */
  606. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  607. {
  608. int page_order;
  609. struct aper_size_info_fixed *size;
  610. int num_entries;
  611. u32 temp;
  612. size = agp_bridge->current_size;
  613. page_order = size->page_order;
  614. num_entries = size->num_entries;
  615. agp_bridge->gatt_table_real = NULL;
  616. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  617. temp &= 0xfff80000;
  618. intel_private.registers = ioremap(temp, 128 * 4096);
  619. if (!intel_private.registers)
  620. return -ENOMEM;
  621. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  622. global_cache_flush(); /* FIXME: ?? */
  623. /* we have to call this as early as possible after the MMIO base address is known */
  624. intel_i830_init_gtt_entries();
  625. agp_bridge->gatt_table = NULL;
  626. agp_bridge->gatt_bus_addr = temp;
  627. return 0;
  628. }
  629. /* Return the gatt table to a sane state. Use the top of stolen
  630. * memory for the GTT.
  631. */
  632. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  633. {
  634. return 0;
  635. }
  636. static int intel_i830_fetch_size(void)
  637. {
  638. u16 gmch_ctrl;
  639. struct aper_size_info_fixed *values;
  640. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  641. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  642. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  643. /* 855GM/852GM/865G has 128MB aperture size */
  644. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  645. agp_bridge->aperture_size_idx = 0;
  646. return values[0].size;
  647. }
  648. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  649. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  650. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  651. agp_bridge->aperture_size_idx = 0;
  652. return values[0].size;
  653. } else {
  654. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  655. agp_bridge->aperture_size_idx = 1;
  656. return values[1].size;
  657. }
  658. return 0;
  659. }
  660. static int intel_i830_configure(void)
  661. {
  662. struct aper_size_info_fixed *current_size;
  663. u32 temp;
  664. u16 gmch_ctrl;
  665. int i;
  666. current_size = A_SIZE_FIX(agp_bridge->current_size);
  667. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  668. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  669. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  670. gmch_ctrl |= I830_GMCH_ENABLED;
  671. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  672. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  673. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  674. if (agp_bridge->driver->needs_scratch_page) {
  675. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  676. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  677. }
  678. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  679. }
  680. global_cache_flush();
  681. intel_i830_setup_flush();
  682. return 0;
  683. }
  684. static void intel_i830_cleanup(void)
  685. {
  686. iounmap(intel_private.registers);
  687. }
  688. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  689. int type)
  690. {
  691. int i, j, num_entries;
  692. void *temp;
  693. int ret = -EINVAL;
  694. int mask_type;
  695. if (mem->page_count == 0)
  696. goto out;
  697. temp = agp_bridge->current_size;
  698. num_entries = A_SIZE_FIX(temp)->num_entries;
  699. if (pg_start < intel_private.gtt_entries) {
  700. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  701. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  702. pg_start, intel_private.gtt_entries);
  703. dev_info(&intel_private.pcidev->dev,
  704. "trying to insert into local/stolen memory\n");
  705. goto out_err;
  706. }
  707. if ((pg_start + mem->page_count) > num_entries)
  708. goto out_err;
  709. /* The i830 can't check the GTT for entries since its read only,
  710. * depend on the caller to make the correct offset decisions.
  711. */
  712. if (type != mem->type)
  713. goto out_err;
  714. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  715. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  716. mask_type != INTEL_AGP_CACHED_MEMORY)
  717. goto out_err;
  718. if (!mem->is_flushed)
  719. global_cache_flush();
  720. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  721. writel(agp_bridge->driver->mask_memory(agp_bridge,
  722. mem->memory[i], mask_type),
  723. intel_private.registers+I810_PTE_BASE+(j*4));
  724. }
  725. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  726. agp_bridge->driver->tlb_flush(mem);
  727. out:
  728. ret = 0;
  729. out_err:
  730. mem->is_flushed = true;
  731. return ret;
  732. }
  733. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  734. int type)
  735. {
  736. int i;
  737. if (mem->page_count == 0)
  738. return 0;
  739. if (pg_start < intel_private.gtt_entries) {
  740. dev_info(&intel_private.pcidev->dev,
  741. "trying to disable local/stolen memory\n");
  742. return -EINVAL;
  743. }
  744. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  745. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  746. }
  747. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  748. agp_bridge->driver->tlb_flush(mem);
  749. return 0;
  750. }
  751. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  752. {
  753. if (type == AGP_PHYS_MEMORY)
  754. return alloc_agpphysmem_i8xx(pg_count, type);
  755. /* always return NULL for other allocation types for now */
  756. return NULL;
  757. }
  758. static int intel_alloc_chipset_flush_resource(void)
  759. {
  760. int ret;
  761. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  762. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  763. pcibios_align_resource, agp_bridge->dev);
  764. return ret;
  765. }
  766. static void intel_i915_setup_chipset_flush(void)
  767. {
  768. int ret;
  769. u32 temp;
  770. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  771. if (!(temp & 0x1)) {
  772. intel_alloc_chipset_flush_resource();
  773. intel_private.resource_valid = 1;
  774. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  775. } else {
  776. temp &= ~1;
  777. intel_private.resource_valid = 1;
  778. intel_private.ifp_resource.start = temp;
  779. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  780. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  781. /* some BIOSes reserve this area in a pnp some don't */
  782. if (ret)
  783. intel_private.resource_valid = 0;
  784. }
  785. }
  786. static void intel_i965_g33_setup_chipset_flush(void)
  787. {
  788. u32 temp_hi, temp_lo;
  789. int ret;
  790. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  791. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  792. if (!(temp_lo & 0x1)) {
  793. intel_alloc_chipset_flush_resource();
  794. intel_private.resource_valid = 1;
  795. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  796. upper_32_bits(intel_private.ifp_resource.start));
  797. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  798. } else {
  799. u64 l64;
  800. temp_lo &= ~0x1;
  801. l64 = ((u64)temp_hi << 32) | temp_lo;
  802. intel_private.resource_valid = 1;
  803. intel_private.ifp_resource.start = l64;
  804. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  805. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  806. /* some BIOSes reserve this area in a pnp some don't */
  807. if (ret)
  808. intel_private.resource_valid = 0;
  809. }
  810. }
  811. static void intel_i9xx_setup_flush(void)
  812. {
  813. /* return if already configured */
  814. if (intel_private.ifp_resource.start)
  815. return;
  816. /* setup a resource for this object */
  817. intel_private.ifp_resource.name = "Intel Flush Page";
  818. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  819. /* Setup chipset flush for 915 */
  820. if (IS_I965 || IS_G33 || IS_G4X) {
  821. intel_i965_g33_setup_chipset_flush();
  822. } else {
  823. intel_i915_setup_chipset_flush();
  824. }
  825. if (intel_private.ifp_resource.start) {
  826. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  827. if (!intel_private.i9xx_flush_page)
  828. dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
  829. }
  830. }
  831. static int intel_i915_configure(void)
  832. {
  833. struct aper_size_info_fixed *current_size;
  834. u32 temp;
  835. u16 gmch_ctrl;
  836. int i;
  837. current_size = A_SIZE_FIX(agp_bridge->current_size);
  838. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  839. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  840. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  841. gmch_ctrl |= I830_GMCH_ENABLED;
  842. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  843. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  844. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  845. if (agp_bridge->driver->needs_scratch_page) {
  846. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  847. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  848. }
  849. readl(intel_private.gtt+i-1); /* PCI Posting. */
  850. }
  851. global_cache_flush();
  852. intel_i9xx_setup_flush();
  853. return 0;
  854. }
  855. static void intel_i915_cleanup(void)
  856. {
  857. if (intel_private.i9xx_flush_page)
  858. iounmap(intel_private.i9xx_flush_page);
  859. if (intel_private.resource_valid)
  860. release_resource(&intel_private.ifp_resource);
  861. intel_private.ifp_resource.start = 0;
  862. intel_private.resource_valid = 0;
  863. iounmap(intel_private.gtt);
  864. iounmap(intel_private.registers);
  865. }
  866. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  867. {
  868. if (intel_private.i9xx_flush_page)
  869. writel(1, intel_private.i9xx_flush_page);
  870. }
  871. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  872. int type)
  873. {
  874. int i, j, num_entries;
  875. void *temp;
  876. int ret = -EINVAL;
  877. int mask_type;
  878. if (mem->page_count == 0)
  879. goto out;
  880. temp = agp_bridge->current_size;
  881. num_entries = A_SIZE_FIX(temp)->num_entries;
  882. if (pg_start < intel_private.gtt_entries) {
  883. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  884. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  885. pg_start, intel_private.gtt_entries);
  886. dev_info(&intel_private.pcidev->dev,
  887. "trying to insert into local/stolen memory\n");
  888. goto out_err;
  889. }
  890. if ((pg_start + mem->page_count) > num_entries)
  891. goto out_err;
  892. /* The i915 can't check the GTT for entries since its read only,
  893. * depend on the caller to make the correct offset decisions.
  894. */
  895. if (type != mem->type)
  896. goto out_err;
  897. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  898. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  899. mask_type != INTEL_AGP_CACHED_MEMORY)
  900. goto out_err;
  901. if (!mem->is_flushed)
  902. global_cache_flush();
  903. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  904. writel(agp_bridge->driver->mask_memory(agp_bridge,
  905. mem->memory[i], mask_type), intel_private.gtt+j);
  906. }
  907. readl(intel_private.gtt+j-1);
  908. agp_bridge->driver->tlb_flush(mem);
  909. out:
  910. ret = 0;
  911. out_err:
  912. mem->is_flushed = true;
  913. return ret;
  914. }
  915. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  916. int type)
  917. {
  918. int i;
  919. if (mem->page_count == 0)
  920. return 0;
  921. if (pg_start < intel_private.gtt_entries) {
  922. dev_info(&intel_private.pcidev->dev,
  923. "trying to disable local/stolen memory\n");
  924. return -EINVAL;
  925. }
  926. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  927. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  928. readl(intel_private.gtt+i-1);
  929. agp_bridge->driver->tlb_flush(mem);
  930. return 0;
  931. }
  932. /* Return the aperture size by just checking the resource length. The effect
  933. * described in the spec of the MSAC registers is just changing of the
  934. * resource size.
  935. */
  936. static int intel_i9xx_fetch_size(void)
  937. {
  938. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  939. int aper_size; /* size in megabytes */
  940. int i;
  941. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  942. for (i = 0; i < num_sizes; i++) {
  943. if (aper_size == intel_i830_sizes[i].size) {
  944. agp_bridge->current_size = intel_i830_sizes + i;
  945. agp_bridge->previous_size = agp_bridge->current_size;
  946. return aper_size;
  947. }
  948. }
  949. return 0;
  950. }
  951. /* The intel i915 automatically initializes the agp aperture during POST.
  952. * Use the memory already set aside for in the GTT.
  953. */
  954. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  955. {
  956. int page_order;
  957. struct aper_size_info_fixed *size;
  958. int num_entries;
  959. u32 temp, temp2;
  960. int gtt_map_size = 256 * 1024;
  961. size = agp_bridge->current_size;
  962. page_order = size->page_order;
  963. num_entries = size->num_entries;
  964. agp_bridge->gatt_table_real = NULL;
  965. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  966. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  967. if (IS_G33)
  968. gtt_map_size = 1024 * 1024; /* 1M on G33 */
  969. intel_private.gtt = ioremap(temp2, gtt_map_size);
  970. if (!intel_private.gtt)
  971. return -ENOMEM;
  972. temp &= 0xfff80000;
  973. intel_private.registers = ioremap(temp, 128 * 4096);
  974. if (!intel_private.registers) {
  975. iounmap(intel_private.gtt);
  976. return -ENOMEM;
  977. }
  978. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  979. global_cache_flush(); /* FIXME: ? */
  980. /* we have to call this as early as possible after the MMIO base address is known */
  981. intel_i830_init_gtt_entries();
  982. agp_bridge->gatt_table = NULL;
  983. agp_bridge->gatt_bus_addr = temp;
  984. return 0;
  985. }
  986. /*
  987. * The i965 supports 36-bit physical addresses, but to keep
  988. * the format of the GTT the same, the bits that don't fit
  989. * in a 32-bit word are shifted down to bits 4..7.
  990. *
  991. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  992. * is always zero on 32-bit architectures, so no need to make
  993. * this conditional.
  994. */
  995. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  996. unsigned long addr, int type)
  997. {
  998. /* Shift high bits down */
  999. addr |= (addr >> 28) & 0xf0;
  1000. /* Type checking must be done elsewhere */
  1001. return addr | bridge->driver->masks[type].mask;
  1002. }
  1003. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1004. {
  1005. switch (agp_bridge->dev->device) {
  1006. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1007. case PCI_DEVICE_ID_INTEL_IGD_E_HB:
  1008. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1009. case PCI_DEVICE_ID_INTEL_G45_HB:
  1010. case PCI_DEVICE_ID_INTEL_G41_HB:
  1011. *gtt_offset = *gtt_size = MB(2);
  1012. break;
  1013. default:
  1014. *gtt_offset = *gtt_size = KB(512);
  1015. }
  1016. }
  1017. /* The intel i965 automatically initializes the agp aperture during POST.
  1018. * Use the memory already set aside for in the GTT.
  1019. */
  1020. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1021. {
  1022. int page_order;
  1023. struct aper_size_info_fixed *size;
  1024. int num_entries;
  1025. u32 temp;
  1026. int gtt_offset, gtt_size;
  1027. size = agp_bridge->current_size;
  1028. page_order = size->page_order;
  1029. num_entries = size->num_entries;
  1030. agp_bridge->gatt_table_real = NULL;
  1031. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1032. temp &= 0xfff00000;
  1033. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1034. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1035. if (!intel_private.gtt)
  1036. return -ENOMEM;
  1037. intel_private.registers = ioremap(temp, 128 * 4096);
  1038. if (!intel_private.registers) {
  1039. iounmap(intel_private.gtt);
  1040. return -ENOMEM;
  1041. }
  1042. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1043. global_cache_flush(); /* FIXME: ? */
  1044. /* we have to call this as early as possible after the MMIO base address is known */
  1045. intel_i830_init_gtt_entries();
  1046. agp_bridge->gatt_table = NULL;
  1047. agp_bridge->gatt_bus_addr = temp;
  1048. return 0;
  1049. }
  1050. static int intel_fetch_size(void)
  1051. {
  1052. int i;
  1053. u16 temp;
  1054. struct aper_size_info_16 *values;
  1055. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  1056. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  1057. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1058. if (temp == values[i].size_value) {
  1059. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  1060. agp_bridge->aperture_size_idx = i;
  1061. return values[i].size;
  1062. }
  1063. }
  1064. return 0;
  1065. }
  1066. static int __intel_8xx_fetch_size(u8 temp)
  1067. {
  1068. int i;
  1069. struct aper_size_info_8 *values;
  1070. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  1071. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  1072. if (temp == values[i].size_value) {
  1073. agp_bridge->previous_size =
  1074. agp_bridge->current_size = (void *) (values + i);
  1075. agp_bridge->aperture_size_idx = i;
  1076. return values[i].size;
  1077. }
  1078. }
  1079. return 0;
  1080. }
  1081. static int intel_8xx_fetch_size(void)
  1082. {
  1083. u8 temp;
  1084. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1085. return __intel_8xx_fetch_size(temp);
  1086. }
  1087. static int intel_815_fetch_size(void)
  1088. {
  1089. u8 temp;
  1090. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  1091. * one non-reserved bit, so mask the others out ... */
  1092. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  1093. temp &= (1 << 3);
  1094. return __intel_8xx_fetch_size(temp);
  1095. }
  1096. static void intel_tlbflush(struct agp_memory *mem)
  1097. {
  1098. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  1099. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1100. }
  1101. static void intel_8xx_tlbflush(struct agp_memory *mem)
  1102. {
  1103. u32 temp;
  1104. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1105. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  1106. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  1107. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  1108. }
  1109. static void intel_cleanup(void)
  1110. {
  1111. u16 temp;
  1112. struct aper_size_info_16 *previous_size;
  1113. previous_size = A_SIZE_16(agp_bridge->previous_size);
  1114. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1115. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1116. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1117. }
  1118. static void intel_8xx_cleanup(void)
  1119. {
  1120. u16 temp;
  1121. struct aper_size_info_8 *previous_size;
  1122. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1123. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  1124. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  1125. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  1126. }
  1127. static int intel_configure(void)
  1128. {
  1129. u32 temp;
  1130. u16 temp2;
  1131. struct aper_size_info_16 *current_size;
  1132. current_size = A_SIZE_16(agp_bridge->current_size);
  1133. /* aperture size */
  1134. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1135. /* address to map to */
  1136. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1137. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1138. /* attbase - aperture base */
  1139. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1140. /* agpctrl */
  1141. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  1142. /* paccfg/nbxcfg */
  1143. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1144. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  1145. (temp2 & ~(1 << 10)) | (1 << 9));
  1146. /* clear any possible error conditions */
  1147. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  1148. return 0;
  1149. }
  1150. static int intel_815_configure(void)
  1151. {
  1152. u32 temp, addr;
  1153. u8 temp2;
  1154. struct aper_size_info_8 *current_size;
  1155. /* attbase - aperture base */
  1156. /* the Intel 815 chipset spec. says that bits 29-31 in the
  1157. * ATTBASE register are reserved -> try not to write them */
  1158. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  1159. dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
  1160. return -EINVAL;
  1161. }
  1162. current_size = A_SIZE_8(agp_bridge->current_size);
  1163. /* aperture size */
  1164. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1165. current_size->size_value);
  1166. /* address to map to */
  1167. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1168. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1169. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  1170. addr &= INTEL_815_ATTBASE_MASK;
  1171. addr |= agp_bridge->gatt_bus_addr;
  1172. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  1173. /* agpctrl */
  1174. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1175. /* apcont */
  1176. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  1177. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  1178. /* clear any possible error conditions */
  1179. /* Oddness : this chipset seems to have no ERRSTS register ! */
  1180. return 0;
  1181. }
  1182. static void intel_820_tlbflush(struct agp_memory *mem)
  1183. {
  1184. return;
  1185. }
  1186. static void intel_820_cleanup(void)
  1187. {
  1188. u8 temp;
  1189. struct aper_size_info_8 *previous_size;
  1190. previous_size = A_SIZE_8(agp_bridge->previous_size);
  1191. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  1192. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  1193. temp & ~(1 << 1));
  1194. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  1195. previous_size->size_value);
  1196. }
  1197. static int intel_820_configure(void)
  1198. {
  1199. u32 temp;
  1200. u8 temp2;
  1201. struct aper_size_info_8 *current_size;
  1202. current_size = A_SIZE_8(agp_bridge->current_size);
  1203. /* aperture size */
  1204. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1205. /* address to map to */
  1206. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1207. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1208. /* attbase - aperture base */
  1209. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1210. /* agpctrl */
  1211. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1212. /* global enable aperture access */
  1213. /* This flag is not accessed through MCHCFG register as in */
  1214. /* i850 chipset. */
  1215. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  1216. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  1217. /* clear any possible AGP-related error conditions */
  1218. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  1219. return 0;
  1220. }
  1221. static int intel_840_configure(void)
  1222. {
  1223. u32 temp;
  1224. u16 temp2;
  1225. struct aper_size_info_8 *current_size;
  1226. current_size = A_SIZE_8(agp_bridge->current_size);
  1227. /* aperture size */
  1228. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1229. /* address to map to */
  1230. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1231. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1232. /* attbase - aperture base */
  1233. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1234. /* agpctrl */
  1235. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1236. /* mcgcfg */
  1237. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  1238. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  1239. /* clear any possible error conditions */
  1240. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  1241. return 0;
  1242. }
  1243. static int intel_845_configure(void)
  1244. {
  1245. u32 temp;
  1246. u8 temp2;
  1247. struct aper_size_info_8 *current_size;
  1248. current_size = A_SIZE_8(agp_bridge->current_size);
  1249. /* aperture size */
  1250. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1251. if (agp_bridge->apbase_config != 0) {
  1252. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  1253. agp_bridge->apbase_config);
  1254. } else {
  1255. /* address to map to */
  1256. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1257. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1258. agp_bridge->apbase_config = temp;
  1259. }
  1260. /* attbase - aperture base */
  1261. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1262. /* agpctrl */
  1263. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1264. /* agpm */
  1265. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1266. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1267. /* clear any possible error conditions */
  1268. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1269. intel_i830_setup_flush();
  1270. return 0;
  1271. }
  1272. static int intel_850_configure(void)
  1273. {
  1274. u32 temp;
  1275. u16 temp2;
  1276. struct aper_size_info_8 *current_size;
  1277. current_size = A_SIZE_8(agp_bridge->current_size);
  1278. /* aperture size */
  1279. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1280. /* address to map to */
  1281. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1282. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1283. /* attbase - aperture base */
  1284. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1285. /* agpctrl */
  1286. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1287. /* mcgcfg */
  1288. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1289. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1290. /* clear any possible AGP-related error conditions */
  1291. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1292. return 0;
  1293. }
  1294. static int intel_860_configure(void)
  1295. {
  1296. u32 temp;
  1297. u16 temp2;
  1298. struct aper_size_info_8 *current_size;
  1299. current_size = A_SIZE_8(agp_bridge->current_size);
  1300. /* aperture size */
  1301. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1302. /* address to map to */
  1303. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1304. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1305. /* attbase - aperture base */
  1306. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1307. /* agpctrl */
  1308. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1309. /* mcgcfg */
  1310. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1311. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1312. /* clear any possible AGP-related error conditions */
  1313. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1314. return 0;
  1315. }
  1316. static int intel_830mp_configure(void)
  1317. {
  1318. u32 temp;
  1319. u16 temp2;
  1320. struct aper_size_info_8 *current_size;
  1321. current_size = A_SIZE_8(agp_bridge->current_size);
  1322. /* aperture size */
  1323. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1324. /* address to map to */
  1325. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1326. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1327. /* attbase - aperture base */
  1328. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1329. /* agpctrl */
  1330. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1331. /* gmch */
  1332. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1333. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1334. /* clear any possible AGP-related error conditions */
  1335. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1336. return 0;
  1337. }
  1338. static int intel_7505_configure(void)
  1339. {
  1340. u32 temp;
  1341. u16 temp2;
  1342. struct aper_size_info_8 *current_size;
  1343. current_size = A_SIZE_8(agp_bridge->current_size);
  1344. /* aperture size */
  1345. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1346. /* address to map to */
  1347. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1348. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1349. /* attbase - aperture base */
  1350. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1351. /* agpctrl */
  1352. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1353. /* mchcfg */
  1354. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1355. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1356. return 0;
  1357. }
  1358. /* Setup function */
  1359. static const struct gatt_mask intel_generic_masks[] =
  1360. {
  1361. {.mask = 0x00000017, .type = 0}
  1362. };
  1363. static const struct aper_size_info_8 intel_815_sizes[2] =
  1364. {
  1365. {64, 16384, 4, 0},
  1366. {32, 8192, 3, 8},
  1367. };
  1368. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1369. {
  1370. {256, 65536, 6, 0},
  1371. {128, 32768, 5, 32},
  1372. {64, 16384, 4, 48},
  1373. {32, 8192, 3, 56},
  1374. {16, 4096, 2, 60},
  1375. {8, 2048, 1, 62},
  1376. {4, 1024, 0, 63}
  1377. };
  1378. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1379. {
  1380. {256, 65536, 6, 0},
  1381. {128, 32768, 5, 32},
  1382. {64, 16384, 4, 48},
  1383. {32, 8192, 3, 56},
  1384. {16, 4096, 2, 60},
  1385. {8, 2048, 1, 62},
  1386. {4, 1024, 0, 63}
  1387. };
  1388. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1389. {
  1390. {256, 65536, 6, 0},
  1391. {128, 32768, 5, 32},
  1392. {64, 16384, 4, 48},
  1393. {32, 8192, 3, 56}
  1394. };
  1395. static const struct agp_bridge_driver intel_generic_driver = {
  1396. .owner = THIS_MODULE,
  1397. .aperture_sizes = intel_generic_sizes,
  1398. .size_type = U16_APER_SIZE,
  1399. .num_aperture_sizes = 7,
  1400. .configure = intel_configure,
  1401. .fetch_size = intel_fetch_size,
  1402. .cleanup = intel_cleanup,
  1403. .tlb_flush = intel_tlbflush,
  1404. .mask_memory = agp_generic_mask_memory,
  1405. .masks = intel_generic_masks,
  1406. .agp_enable = agp_generic_enable,
  1407. .cache_flush = global_cache_flush,
  1408. .create_gatt_table = agp_generic_create_gatt_table,
  1409. .free_gatt_table = agp_generic_free_gatt_table,
  1410. .insert_memory = agp_generic_insert_memory,
  1411. .remove_memory = agp_generic_remove_memory,
  1412. .alloc_by_type = agp_generic_alloc_by_type,
  1413. .free_by_type = agp_generic_free_by_type,
  1414. .agp_alloc_page = agp_generic_alloc_page,
  1415. .agp_alloc_pages = agp_generic_alloc_pages,
  1416. .agp_destroy_page = agp_generic_destroy_page,
  1417. .agp_destroy_pages = agp_generic_destroy_pages,
  1418. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1419. };
  1420. static const struct agp_bridge_driver intel_810_driver = {
  1421. .owner = THIS_MODULE,
  1422. .aperture_sizes = intel_i810_sizes,
  1423. .size_type = FIXED_APER_SIZE,
  1424. .num_aperture_sizes = 2,
  1425. .needs_scratch_page = true,
  1426. .configure = intel_i810_configure,
  1427. .fetch_size = intel_i810_fetch_size,
  1428. .cleanup = intel_i810_cleanup,
  1429. .tlb_flush = intel_i810_tlbflush,
  1430. .mask_memory = intel_i810_mask_memory,
  1431. .masks = intel_i810_masks,
  1432. .agp_enable = intel_i810_agp_enable,
  1433. .cache_flush = global_cache_flush,
  1434. .create_gatt_table = agp_generic_create_gatt_table,
  1435. .free_gatt_table = agp_generic_free_gatt_table,
  1436. .insert_memory = intel_i810_insert_entries,
  1437. .remove_memory = intel_i810_remove_entries,
  1438. .alloc_by_type = intel_i810_alloc_by_type,
  1439. .free_by_type = intel_i810_free_by_type,
  1440. .agp_alloc_page = agp_generic_alloc_page,
  1441. .agp_alloc_pages = agp_generic_alloc_pages,
  1442. .agp_destroy_page = agp_generic_destroy_page,
  1443. .agp_destroy_pages = agp_generic_destroy_pages,
  1444. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1445. };
  1446. static const struct agp_bridge_driver intel_815_driver = {
  1447. .owner = THIS_MODULE,
  1448. .aperture_sizes = intel_815_sizes,
  1449. .size_type = U8_APER_SIZE,
  1450. .num_aperture_sizes = 2,
  1451. .configure = intel_815_configure,
  1452. .fetch_size = intel_815_fetch_size,
  1453. .cleanup = intel_8xx_cleanup,
  1454. .tlb_flush = intel_8xx_tlbflush,
  1455. .mask_memory = agp_generic_mask_memory,
  1456. .masks = intel_generic_masks,
  1457. .agp_enable = agp_generic_enable,
  1458. .cache_flush = global_cache_flush,
  1459. .create_gatt_table = agp_generic_create_gatt_table,
  1460. .free_gatt_table = agp_generic_free_gatt_table,
  1461. .insert_memory = agp_generic_insert_memory,
  1462. .remove_memory = agp_generic_remove_memory,
  1463. .alloc_by_type = agp_generic_alloc_by_type,
  1464. .free_by_type = agp_generic_free_by_type,
  1465. .agp_alloc_page = agp_generic_alloc_page,
  1466. .agp_alloc_pages = agp_generic_alloc_pages,
  1467. .agp_destroy_page = agp_generic_destroy_page,
  1468. .agp_destroy_pages = agp_generic_destroy_pages,
  1469. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1470. };
  1471. static const struct agp_bridge_driver intel_830_driver = {
  1472. .owner = THIS_MODULE,
  1473. .aperture_sizes = intel_i830_sizes,
  1474. .size_type = FIXED_APER_SIZE,
  1475. .num_aperture_sizes = 4,
  1476. .needs_scratch_page = true,
  1477. .configure = intel_i830_configure,
  1478. .fetch_size = intel_i830_fetch_size,
  1479. .cleanup = intel_i830_cleanup,
  1480. .tlb_flush = intel_i810_tlbflush,
  1481. .mask_memory = intel_i810_mask_memory,
  1482. .masks = intel_i810_masks,
  1483. .agp_enable = intel_i810_agp_enable,
  1484. .cache_flush = global_cache_flush,
  1485. .create_gatt_table = intel_i830_create_gatt_table,
  1486. .free_gatt_table = intel_i830_free_gatt_table,
  1487. .insert_memory = intel_i830_insert_entries,
  1488. .remove_memory = intel_i830_remove_entries,
  1489. .alloc_by_type = intel_i830_alloc_by_type,
  1490. .free_by_type = intel_i810_free_by_type,
  1491. .agp_alloc_page = agp_generic_alloc_page,
  1492. .agp_alloc_pages = agp_generic_alloc_pages,
  1493. .agp_destroy_page = agp_generic_destroy_page,
  1494. .agp_destroy_pages = agp_generic_destroy_pages,
  1495. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1496. .chipset_flush = intel_i830_chipset_flush,
  1497. };
  1498. static const struct agp_bridge_driver intel_820_driver = {
  1499. .owner = THIS_MODULE,
  1500. .aperture_sizes = intel_8xx_sizes,
  1501. .size_type = U8_APER_SIZE,
  1502. .num_aperture_sizes = 7,
  1503. .configure = intel_820_configure,
  1504. .fetch_size = intel_8xx_fetch_size,
  1505. .cleanup = intel_820_cleanup,
  1506. .tlb_flush = intel_820_tlbflush,
  1507. .mask_memory = agp_generic_mask_memory,
  1508. .masks = intel_generic_masks,
  1509. .agp_enable = agp_generic_enable,
  1510. .cache_flush = global_cache_flush,
  1511. .create_gatt_table = agp_generic_create_gatt_table,
  1512. .free_gatt_table = agp_generic_free_gatt_table,
  1513. .insert_memory = agp_generic_insert_memory,
  1514. .remove_memory = agp_generic_remove_memory,
  1515. .alloc_by_type = agp_generic_alloc_by_type,
  1516. .free_by_type = agp_generic_free_by_type,
  1517. .agp_alloc_page = agp_generic_alloc_page,
  1518. .agp_alloc_pages = agp_generic_alloc_pages,
  1519. .agp_destroy_page = agp_generic_destroy_page,
  1520. .agp_destroy_pages = agp_generic_destroy_pages,
  1521. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1522. };
  1523. static const struct agp_bridge_driver intel_830mp_driver = {
  1524. .owner = THIS_MODULE,
  1525. .aperture_sizes = intel_830mp_sizes,
  1526. .size_type = U8_APER_SIZE,
  1527. .num_aperture_sizes = 4,
  1528. .configure = intel_830mp_configure,
  1529. .fetch_size = intel_8xx_fetch_size,
  1530. .cleanup = intel_8xx_cleanup,
  1531. .tlb_flush = intel_8xx_tlbflush,
  1532. .mask_memory = agp_generic_mask_memory,
  1533. .masks = intel_generic_masks,
  1534. .agp_enable = agp_generic_enable,
  1535. .cache_flush = global_cache_flush,
  1536. .create_gatt_table = agp_generic_create_gatt_table,
  1537. .free_gatt_table = agp_generic_free_gatt_table,
  1538. .insert_memory = agp_generic_insert_memory,
  1539. .remove_memory = agp_generic_remove_memory,
  1540. .alloc_by_type = agp_generic_alloc_by_type,
  1541. .free_by_type = agp_generic_free_by_type,
  1542. .agp_alloc_page = agp_generic_alloc_page,
  1543. .agp_alloc_pages = agp_generic_alloc_pages,
  1544. .agp_destroy_page = agp_generic_destroy_page,
  1545. .agp_destroy_pages = agp_generic_destroy_pages,
  1546. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1547. };
  1548. static const struct agp_bridge_driver intel_840_driver = {
  1549. .owner = THIS_MODULE,
  1550. .aperture_sizes = intel_8xx_sizes,
  1551. .size_type = U8_APER_SIZE,
  1552. .num_aperture_sizes = 7,
  1553. .configure = intel_840_configure,
  1554. .fetch_size = intel_8xx_fetch_size,
  1555. .cleanup = intel_8xx_cleanup,
  1556. .tlb_flush = intel_8xx_tlbflush,
  1557. .mask_memory = agp_generic_mask_memory,
  1558. .masks = intel_generic_masks,
  1559. .agp_enable = agp_generic_enable,
  1560. .cache_flush = global_cache_flush,
  1561. .create_gatt_table = agp_generic_create_gatt_table,
  1562. .free_gatt_table = agp_generic_free_gatt_table,
  1563. .insert_memory = agp_generic_insert_memory,
  1564. .remove_memory = agp_generic_remove_memory,
  1565. .alloc_by_type = agp_generic_alloc_by_type,
  1566. .free_by_type = agp_generic_free_by_type,
  1567. .agp_alloc_page = agp_generic_alloc_page,
  1568. .agp_alloc_pages = agp_generic_alloc_pages,
  1569. .agp_destroy_page = agp_generic_destroy_page,
  1570. .agp_destroy_pages = agp_generic_destroy_pages,
  1571. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1572. };
  1573. static const struct agp_bridge_driver intel_845_driver = {
  1574. .owner = THIS_MODULE,
  1575. .aperture_sizes = intel_8xx_sizes,
  1576. .size_type = U8_APER_SIZE,
  1577. .num_aperture_sizes = 7,
  1578. .configure = intel_845_configure,
  1579. .fetch_size = intel_8xx_fetch_size,
  1580. .cleanup = intel_8xx_cleanup,
  1581. .tlb_flush = intel_8xx_tlbflush,
  1582. .mask_memory = agp_generic_mask_memory,
  1583. .masks = intel_generic_masks,
  1584. .agp_enable = agp_generic_enable,
  1585. .cache_flush = global_cache_flush,
  1586. .create_gatt_table = agp_generic_create_gatt_table,
  1587. .free_gatt_table = agp_generic_free_gatt_table,
  1588. .insert_memory = agp_generic_insert_memory,
  1589. .remove_memory = agp_generic_remove_memory,
  1590. .alloc_by_type = agp_generic_alloc_by_type,
  1591. .free_by_type = agp_generic_free_by_type,
  1592. .agp_alloc_page = agp_generic_alloc_page,
  1593. .agp_alloc_pages = agp_generic_alloc_pages,
  1594. .agp_destroy_page = agp_generic_destroy_page,
  1595. .agp_destroy_pages = agp_generic_destroy_pages,
  1596. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1597. .chipset_flush = intel_i830_chipset_flush,
  1598. };
  1599. static const struct agp_bridge_driver intel_850_driver = {
  1600. .owner = THIS_MODULE,
  1601. .aperture_sizes = intel_8xx_sizes,
  1602. .size_type = U8_APER_SIZE,
  1603. .num_aperture_sizes = 7,
  1604. .configure = intel_850_configure,
  1605. .fetch_size = intel_8xx_fetch_size,
  1606. .cleanup = intel_8xx_cleanup,
  1607. .tlb_flush = intel_8xx_tlbflush,
  1608. .mask_memory = agp_generic_mask_memory,
  1609. .masks = intel_generic_masks,
  1610. .agp_enable = agp_generic_enable,
  1611. .cache_flush = global_cache_flush,
  1612. .create_gatt_table = agp_generic_create_gatt_table,
  1613. .free_gatt_table = agp_generic_free_gatt_table,
  1614. .insert_memory = agp_generic_insert_memory,
  1615. .remove_memory = agp_generic_remove_memory,
  1616. .alloc_by_type = agp_generic_alloc_by_type,
  1617. .free_by_type = agp_generic_free_by_type,
  1618. .agp_alloc_page = agp_generic_alloc_page,
  1619. .agp_alloc_pages = agp_generic_alloc_pages,
  1620. .agp_destroy_page = agp_generic_destroy_page,
  1621. .agp_destroy_pages = agp_generic_destroy_pages,
  1622. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1623. };
  1624. static const struct agp_bridge_driver intel_860_driver = {
  1625. .owner = THIS_MODULE,
  1626. .aperture_sizes = intel_8xx_sizes,
  1627. .size_type = U8_APER_SIZE,
  1628. .num_aperture_sizes = 7,
  1629. .configure = intel_860_configure,
  1630. .fetch_size = intel_8xx_fetch_size,
  1631. .cleanup = intel_8xx_cleanup,
  1632. .tlb_flush = intel_8xx_tlbflush,
  1633. .mask_memory = agp_generic_mask_memory,
  1634. .masks = intel_generic_masks,
  1635. .agp_enable = agp_generic_enable,
  1636. .cache_flush = global_cache_flush,
  1637. .create_gatt_table = agp_generic_create_gatt_table,
  1638. .free_gatt_table = agp_generic_free_gatt_table,
  1639. .insert_memory = agp_generic_insert_memory,
  1640. .remove_memory = agp_generic_remove_memory,
  1641. .alloc_by_type = agp_generic_alloc_by_type,
  1642. .free_by_type = agp_generic_free_by_type,
  1643. .agp_alloc_page = agp_generic_alloc_page,
  1644. .agp_alloc_pages = agp_generic_alloc_pages,
  1645. .agp_destroy_page = agp_generic_destroy_page,
  1646. .agp_destroy_pages = agp_generic_destroy_pages,
  1647. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1648. };
  1649. static const struct agp_bridge_driver intel_915_driver = {
  1650. .owner = THIS_MODULE,
  1651. .aperture_sizes = intel_i830_sizes,
  1652. .size_type = FIXED_APER_SIZE,
  1653. .num_aperture_sizes = 4,
  1654. .needs_scratch_page = true,
  1655. .configure = intel_i915_configure,
  1656. .fetch_size = intel_i9xx_fetch_size,
  1657. .cleanup = intel_i915_cleanup,
  1658. .tlb_flush = intel_i810_tlbflush,
  1659. .mask_memory = intel_i810_mask_memory,
  1660. .masks = intel_i810_masks,
  1661. .agp_enable = intel_i810_agp_enable,
  1662. .cache_flush = global_cache_flush,
  1663. .create_gatt_table = intel_i915_create_gatt_table,
  1664. .free_gatt_table = intel_i830_free_gatt_table,
  1665. .insert_memory = intel_i915_insert_entries,
  1666. .remove_memory = intel_i915_remove_entries,
  1667. .alloc_by_type = intel_i830_alloc_by_type,
  1668. .free_by_type = intel_i810_free_by_type,
  1669. .agp_alloc_page = agp_generic_alloc_page,
  1670. .agp_alloc_pages = agp_generic_alloc_pages,
  1671. .agp_destroy_page = agp_generic_destroy_page,
  1672. .agp_destroy_pages = agp_generic_destroy_pages,
  1673. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1674. .chipset_flush = intel_i915_chipset_flush,
  1675. };
  1676. static const struct agp_bridge_driver intel_i965_driver = {
  1677. .owner = THIS_MODULE,
  1678. .aperture_sizes = intel_i830_sizes,
  1679. .size_type = FIXED_APER_SIZE,
  1680. .num_aperture_sizes = 4,
  1681. .needs_scratch_page = true,
  1682. .configure = intel_i915_configure,
  1683. .fetch_size = intel_i9xx_fetch_size,
  1684. .cleanup = intel_i915_cleanup,
  1685. .tlb_flush = intel_i810_tlbflush,
  1686. .mask_memory = intel_i965_mask_memory,
  1687. .masks = intel_i810_masks,
  1688. .agp_enable = intel_i810_agp_enable,
  1689. .cache_flush = global_cache_flush,
  1690. .create_gatt_table = intel_i965_create_gatt_table,
  1691. .free_gatt_table = intel_i830_free_gatt_table,
  1692. .insert_memory = intel_i915_insert_entries,
  1693. .remove_memory = intel_i915_remove_entries,
  1694. .alloc_by_type = intel_i830_alloc_by_type,
  1695. .free_by_type = intel_i810_free_by_type,
  1696. .agp_alloc_page = agp_generic_alloc_page,
  1697. .agp_alloc_pages = agp_generic_alloc_pages,
  1698. .agp_destroy_page = agp_generic_destroy_page,
  1699. .agp_destroy_pages = agp_generic_destroy_pages,
  1700. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1701. .chipset_flush = intel_i915_chipset_flush,
  1702. };
  1703. static const struct agp_bridge_driver intel_7505_driver = {
  1704. .owner = THIS_MODULE,
  1705. .aperture_sizes = intel_8xx_sizes,
  1706. .size_type = U8_APER_SIZE,
  1707. .num_aperture_sizes = 7,
  1708. .configure = intel_7505_configure,
  1709. .fetch_size = intel_8xx_fetch_size,
  1710. .cleanup = intel_8xx_cleanup,
  1711. .tlb_flush = intel_8xx_tlbflush,
  1712. .mask_memory = agp_generic_mask_memory,
  1713. .masks = intel_generic_masks,
  1714. .agp_enable = agp_generic_enable,
  1715. .cache_flush = global_cache_flush,
  1716. .create_gatt_table = agp_generic_create_gatt_table,
  1717. .free_gatt_table = agp_generic_free_gatt_table,
  1718. .insert_memory = agp_generic_insert_memory,
  1719. .remove_memory = agp_generic_remove_memory,
  1720. .alloc_by_type = agp_generic_alloc_by_type,
  1721. .free_by_type = agp_generic_free_by_type,
  1722. .agp_alloc_page = agp_generic_alloc_page,
  1723. .agp_alloc_pages = agp_generic_alloc_pages,
  1724. .agp_destroy_page = agp_generic_destroy_page,
  1725. .agp_destroy_pages = agp_generic_destroy_pages,
  1726. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1727. };
  1728. static const struct agp_bridge_driver intel_g33_driver = {
  1729. .owner = THIS_MODULE,
  1730. .aperture_sizes = intel_i830_sizes,
  1731. .size_type = FIXED_APER_SIZE,
  1732. .num_aperture_sizes = 4,
  1733. .needs_scratch_page = true,
  1734. .configure = intel_i915_configure,
  1735. .fetch_size = intel_i9xx_fetch_size,
  1736. .cleanup = intel_i915_cleanup,
  1737. .tlb_flush = intel_i810_tlbflush,
  1738. .mask_memory = intel_i965_mask_memory,
  1739. .masks = intel_i810_masks,
  1740. .agp_enable = intel_i810_agp_enable,
  1741. .cache_flush = global_cache_flush,
  1742. .create_gatt_table = intel_i915_create_gatt_table,
  1743. .free_gatt_table = intel_i830_free_gatt_table,
  1744. .insert_memory = intel_i915_insert_entries,
  1745. .remove_memory = intel_i915_remove_entries,
  1746. .alloc_by_type = intel_i830_alloc_by_type,
  1747. .free_by_type = intel_i810_free_by_type,
  1748. .agp_alloc_page = agp_generic_alloc_page,
  1749. .agp_alloc_pages = agp_generic_alloc_pages,
  1750. .agp_destroy_page = agp_generic_destroy_page,
  1751. .agp_destroy_pages = agp_generic_destroy_pages,
  1752. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1753. .chipset_flush = intel_i915_chipset_flush,
  1754. };
  1755. static int find_gmch(u16 device)
  1756. {
  1757. struct pci_dev *gmch_device;
  1758. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1759. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1760. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1761. device, gmch_device);
  1762. }
  1763. if (!gmch_device)
  1764. return 0;
  1765. intel_private.pcidev = gmch_device;
  1766. return 1;
  1767. }
  1768. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1769. * driver and gmch_driver must be non-null, and find_gmch will determine
  1770. * which one should be used if a gmch_chip_id is present.
  1771. */
  1772. static const struct intel_driver_description {
  1773. unsigned int chip_id;
  1774. unsigned int gmch_chip_id;
  1775. unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
  1776. char *name;
  1777. const struct agp_bridge_driver *driver;
  1778. const struct agp_bridge_driver *gmch_driver;
  1779. } intel_agp_chipsets[] = {
  1780. { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
  1781. { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
  1782. { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
  1783. { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
  1784. NULL, &intel_810_driver },
  1785. { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
  1786. NULL, &intel_810_driver },
  1787. { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
  1788. NULL, &intel_810_driver },
  1789. { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
  1790. &intel_815_driver, &intel_810_driver },
  1791. { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1792. { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
  1793. { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
  1794. &intel_830mp_driver, &intel_830_driver },
  1795. { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
  1796. { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
  1797. { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
  1798. &intel_845_driver, &intel_830_driver },
  1799. { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
  1800. { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
  1801. { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
  1802. &intel_845_driver, &intel_830_driver },
  1803. { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
  1804. { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
  1805. &intel_845_driver, &intel_830_driver },
  1806. { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
  1807. { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
  1808. NULL, &intel_915_driver },
  1809. { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
  1810. NULL, &intel_915_driver },
  1811. { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
  1812. NULL, &intel_915_driver },
  1813. { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
  1814. NULL, &intel_915_driver },
  1815. { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
  1816. NULL, &intel_915_driver },
  1817. { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
  1818. NULL, &intel_915_driver },
  1819. { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
  1820. NULL, &intel_i965_driver },
  1821. { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
  1822. NULL, &intel_i965_driver },
  1823. { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
  1824. NULL, &intel_i965_driver },
  1825. { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
  1826. NULL, &intel_i965_driver },
  1827. { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
  1828. NULL, &intel_i965_driver },
  1829. { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
  1830. NULL, &intel_i965_driver },
  1831. { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
  1832. { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
  1833. { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
  1834. NULL, &intel_g33_driver },
  1835. { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
  1836. NULL, &intel_g33_driver },
  1837. { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
  1838. NULL, &intel_g33_driver },
  1839. { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
  1840. "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
  1841. { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
  1842. "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
  1843. { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
  1844. "Q45/Q43", NULL, &intel_i965_driver },
  1845. { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
  1846. "G45/G43", NULL, &intel_i965_driver },
  1847. { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
  1848. "G41", NULL, &intel_i965_driver },
  1849. { 0, 0, 0, NULL, NULL, NULL }
  1850. };
  1851. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1852. const struct pci_device_id *ent)
  1853. {
  1854. struct agp_bridge_data *bridge;
  1855. u8 cap_ptr = 0;
  1856. struct resource *r;
  1857. int i;
  1858. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1859. bridge = agp_alloc_bridge();
  1860. if (!bridge)
  1861. return -ENOMEM;
  1862. for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
  1863. /* In case that multiple models of gfx chip may
  1864. stand on same host bridge type, this can be
  1865. sure we detect the right IGD. */
  1866. if (pdev->device == intel_agp_chipsets[i].chip_id) {
  1867. if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
  1868. find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
  1869. bridge->driver =
  1870. intel_agp_chipsets[i].gmch_driver;
  1871. break;
  1872. } else if (intel_agp_chipsets[i].multi_gmch_chip) {
  1873. continue;
  1874. } else {
  1875. bridge->driver = intel_agp_chipsets[i].driver;
  1876. break;
  1877. }
  1878. }
  1879. }
  1880. if (intel_agp_chipsets[i].name == NULL) {
  1881. if (cap_ptr)
  1882. dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
  1883. pdev->vendor, pdev->device);
  1884. agp_put_bridge(bridge);
  1885. return -ENODEV;
  1886. }
  1887. if (bridge->driver == NULL) {
  1888. /* bridge has no AGP and no IGD detected */
  1889. if (cap_ptr)
  1890. dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
  1891. intel_agp_chipsets[i].gmch_chip_id);
  1892. agp_put_bridge(bridge);
  1893. return -ENODEV;
  1894. }
  1895. bridge->dev = pdev;
  1896. bridge->capndx = cap_ptr;
  1897. bridge->dev_private_data = &intel_private;
  1898. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
  1899. /*
  1900. * The following fixes the case where the BIOS has "forgotten" to
  1901. * provide an address range for the GART.
  1902. * 20030610 - hamish@zot.org
  1903. */
  1904. r = &pdev->resource[0];
  1905. if (!r->start && r->end) {
  1906. if (pci_assign_resource(pdev, 0)) {
  1907. dev_err(&pdev->dev, "can't assign resource 0\n");
  1908. agp_put_bridge(bridge);
  1909. return -ENODEV;
  1910. }
  1911. }
  1912. /*
  1913. * If the device has not been properly setup, the following will catch
  1914. * the problem and should stop the system from crashing.
  1915. * 20030610 - hamish@zot.org
  1916. */
  1917. if (pci_enable_device(pdev)) {
  1918. dev_err(&pdev->dev, "can't enable PCI device\n");
  1919. agp_put_bridge(bridge);
  1920. return -ENODEV;
  1921. }
  1922. /* Fill in the mode register */
  1923. if (cap_ptr) {
  1924. pci_read_config_dword(pdev,
  1925. bridge->capndx+PCI_AGP_STATUS,
  1926. &bridge->mode);
  1927. }
  1928. pci_set_drvdata(pdev, bridge);
  1929. return agp_add_bridge(bridge);
  1930. }
  1931. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1932. {
  1933. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1934. agp_remove_bridge(bridge);
  1935. if (intel_private.pcidev)
  1936. pci_dev_put(intel_private.pcidev);
  1937. agp_put_bridge(bridge);
  1938. }
  1939. #ifdef CONFIG_PM
  1940. static int agp_intel_resume(struct pci_dev *pdev)
  1941. {
  1942. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1943. int ret_val;
  1944. pci_restore_state(pdev);
  1945. /* We should restore our graphics device's config space,
  1946. * as host bridge (00:00) resumes before graphics device (02:00),
  1947. * then our access to its pci space can work right.
  1948. */
  1949. if (intel_private.pcidev)
  1950. pci_restore_state(intel_private.pcidev);
  1951. if (bridge->driver == &intel_generic_driver)
  1952. intel_configure();
  1953. else if (bridge->driver == &intel_850_driver)
  1954. intel_850_configure();
  1955. else if (bridge->driver == &intel_845_driver)
  1956. intel_845_configure();
  1957. else if (bridge->driver == &intel_830mp_driver)
  1958. intel_830mp_configure();
  1959. else if (bridge->driver == &intel_915_driver)
  1960. intel_i915_configure();
  1961. else if (bridge->driver == &intel_830_driver)
  1962. intel_i830_configure();
  1963. else if (bridge->driver == &intel_810_driver)
  1964. intel_i810_configure();
  1965. else if (bridge->driver == &intel_i965_driver)
  1966. intel_i915_configure();
  1967. ret_val = agp_rebind_memory();
  1968. if (ret_val != 0)
  1969. return ret_val;
  1970. return 0;
  1971. }
  1972. #endif
  1973. static struct pci_device_id agp_intel_pci_table[] = {
  1974. #define ID(x) \
  1975. { \
  1976. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1977. .class_mask = ~0, \
  1978. .vendor = PCI_VENDOR_ID_INTEL, \
  1979. .device = x, \
  1980. .subvendor = PCI_ANY_ID, \
  1981. .subdevice = PCI_ANY_ID, \
  1982. }
  1983. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1984. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1985. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1986. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1987. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1988. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1989. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1990. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1991. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1992. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1993. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1994. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1995. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1996. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1997. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1998. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1999. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  2000. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  2001. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  2002. ID(PCI_DEVICE_ID_INTEL_7505_0),
  2003. ID(PCI_DEVICE_ID_INTEL_7205_0),
  2004. ID(PCI_DEVICE_ID_INTEL_E7221_HB),
  2005. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  2006. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  2007. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  2008. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  2009. ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
  2010. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  2011. ID(PCI_DEVICE_ID_INTEL_82G35_HB),
  2012. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  2013. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  2014. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  2015. ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
  2016. ID(PCI_DEVICE_ID_INTEL_G33_HB),
  2017. ID(PCI_DEVICE_ID_INTEL_Q35_HB),
  2018. ID(PCI_DEVICE_ID_INTEL_Q33_HB),
  2019. ID(PCI_DEVICE_ID_INTEL_GM45_HB),
  2020. ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
  2021. ID(PCI_DEVICE_ID_INTEL_Q45_HB),
  2022. ID(PCI_DEVICE_ID_INTEL_G45_HB),
  2023. ID(PCI_DEVICE_ID_INTEL_G41_HB),
  2024. { }
  2025. };
  2026. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  2027. static struct pci_driver agp_intel_pci_driver = {
  2028. .name = "agpgart-intel",
  2029. .id_table = agp_intel_pci_table,
  2030. .probe = agp_intel_probe,
  2031. .remove = __devexit_p(agp_intel_remove),
  2032. #ifdef CONFIG_PM
  2033. .resume = agp_intel_resume,
  2034. #endif
  2035. };
  2036. static int __init agp_intel_init(void)
  2037. {
  2038. if (agp_off)
  2039. return -EINVAL;
  2040. return pci_register_driver(&agp_intel_pci_driver);
  2041. }
  2042. static void __exit agp_intel_cleanup(void)
  2043. {
  2044. pci_unregister_driver(&agp_intel_pci_driver);
  2045. }
  2046. module_init(agp_intel_init);
  2047. module_exit(agp_intel_cleanup);
  2048. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  2049. MODULE_LICENSE("GPL and additional rights");