pata_via.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. /*
  2. * pata_via.c - VIA PATA for new ATA layer
  3. * (C) 2005-2006 Red Hat Inc
  4. *
  5. * Documentation
  6. * Most chipset documentation available under NDA only
  7. *
  8. * VIA version guide
  9. * VIA VT82C561 - early design, uses ata_generic currently
  10. * VIA VT82C576 - MWDMA, 33Mhz
  11. * VIA VT82C586 - MWDMA, 33Mhz
  12. * VIA VT82C586a - Added UDMA to 33Mhz
  13. * VIA VT82C586b - UDMA33
  14. * VIA VT82C596a - Nonfunctional UDMA66
  15. * VIA VT82C596b - Working UDMA66
  16. * VIA VT82C686 - Nonfunctional UDMA66
  17. * VIA VT82C686a - Working UDMA66
  18. * VIA VT82C686b - Updated to UDMA100
  19. * VIA VT8231 - UDMA100
  20. * VIA VT8233 - UDMA100
  21. * VIA VT8233a - UDMA133
  22. * VIA VT8233c - UDMA100
  23. * VIA VT8235 - UDMA133
  24. * VIA VT8237 - UDMA133
  25. * VIA VT8237S - UDMA133
  26. * VIA VT8251 - UDMA133
  27. *
  28. * Most registers remain compatible across chips. Others start reserved
  29. * and acquire sensible semantics if set to 1 (eg cable detect). A few
  30. * exceptions exist, notably around the FIFO settings.
  31. *
  32. * One additional quirk of the VIA design is that like ALi they use few
  33. * PCI IDs for a lot of chips.
  34. *
  35. * Based heavily on:
  36. *
  37. * Version 3.38
  38. *
  39. * VIA IDE driver for Linux. Supported southbridges:
  40. *
  41. * vt82c576, vt82c586, vt82c586a, vt82c586b, vt82c596a, vt82c596b,
  42. * vt82c686, vt82c686a, vt82c686b, vt8231, vt8233, vt8233c, vt8233a,
  43. * vt8235, vt8237
  44. *
  45. * Copyright (c) 2000-2002 Vojtech Pavlik
  46. *
  47. * Based on the work of:
  48. * Michel Aubry
  49. * Jeff Garzik
  50. * Andre Hedrick
  51. */
  52. #include <linux/kernel.h>
  53. #include <linux/module.h>
  54. #include <linux/pci.h>
  55. #include <linux/init.h>
  56. #include <linux/blkdev.h>
  57. #include <linux/delay.h>
  58. #include <scsi/scsi_host.h>
  59. #include <linux/libata.h>
  60. #include <linux/dmi.h>
  61. #define DRV_NAME "pata_via"
  62. #define DRV_VERSION "0.3.3"
  63. /*
  64. * The following comes directly from Vojtech Pavlik's ide/pci/via82cxxx
  65. * driver.
  66. */
  67. enum {
  68. VIA_UDMA = 0x007,
  69. VIA_UDMA_NONE = 0x000,
  70. VIA_UDMA_33 = 0x001,
  71. VIA_UDMA_66 = 0x002,
  72. VIA_UDMA_100 = 0x003,
  73. VIA_UDMA_133 = 0x004,
  74. VIA_BAD_PREQ = 0x010, /* Crashes if PREQ# till DDACK# set */
  75. VIA_BAD_CLK66 = 0x020, /* 66 MHz clock doesn't work correctly */
  76. VIA_SET_FIFO = 0x040, /* Needs to have FIFO split set */
  77. VIA_NO_UNMASK = 0x080, /* Doesn't work with IRQ unmasking on */
  78. VIA_BAD_ID = 0x100, /* Has wrong vendor ID (0x1107) */
  79. VIA_BAD_AST = 0x200, /* Don't touch Address Setup Timing */
  80. VIA_NO_ENABLES = 0x400, /* Has no enablebits */
  81. VIA_SATA_PATA = 0x800, /* SATA/PATA combined configuration */
  82. };
  83. enum {
  84. VIA_IDFLAG_SINGLE = (1 << 0), /* single channel controller) */
  85. };
  86. /*
  87. * VIA SouthBridge chips.
  88. */
  89. static const struct via_isa_bridge {
  90. const char *name;
  91. u16 id;
  92. u8 rev_min;
  93. u8 rev_max;
  94. u16 flags;
  95. } via_isa_bridges[] = {
  96. { "vx855", PCI_DEVICE_ID_VIA_VX855, 0x00, 0x2f,
  97. VIA_UDMA_133 | VIA_BAD_AST | VIA_SATA_PATA },
  98. { "vx800", PCI_DEVICE_ID_VIA_VX800, 0x00, 0x2f, VIA_UDMA_133 |
  99. VIA_BAD_AST | VIA_SATA_PATA },
  100. { "vt8261", PCI_DEVICE_ID_VIA_8261, 0x00, 0x2f,
  101. VIA_UDMA_133 | VIA_BAD_AST },
  102. { "vt8237s", PCI_DEVICE_ID_VIA_8237S, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  103. { "vt8251", PCI_DEVICE_ID_VIA_8251, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  104. { "cx700", PCI_DEVICE_ID_VIA_CX700, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_SATA_PATA },
  105. { "vt6410", PCI_DEVICE_ID_VIA_6410, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST | VIA_NO_ENABLES},
  106. { "vt8237a", PCI_DEVICE_ID_VIA_8237A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  107. { "vt8237", PCI_DEVICE_ID_VIA_8237, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  108. { "vt8235", PCI_DEVICE_ID_VIA_8235, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  109. { "vt8233a", PCI_DEVICE_ID_VIA_8233A, 0x00, 0x2f, VIA_UDMA_133 | VIA_BAD_AST },
  110. { "vt8233c", PCI_DEVICE_ID_VIA_8233C_0, 0x00, 0x2f, VIA_UDMA_100 },
  111. { "vt8233", PCI_DEVICE_ID_VIA_8233_0, 0x00, 0x2f, VIA_UDMA_100 },
  112. { "vt8231", PCI_DEVICE_ID_VIA_8231, 0x00, 0x2f, VIA_UDMA_100 },
  113. { "vt82c686b", PCI_DEVICE_ID_VIA_82C686, 0x40, 0x4f, VIA_UDMA_100 },
  114. { "vt82c686a", PCI_DEVICE_ID_VIA_82C686, 0x10, 0x2f, VIA_UDMA_66 },
  115. { "vt82c686", PCI_DEVICE_ID_VIA_82C686, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  116. { "vt82c596b", PCI_DEVICE_ID_VIA_82C596, 0x10, 0x2f, VIA_UDMA_66 },
  117. { "vt82c596a", PCI_DEVICE_ID_VIA_82C596, 0x00, 0x0f, VIA_UDMA_33 | VIA_BAD_CLK66 },
  118. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x47, 0x4f, VIA_UDMA_33 | VIA_SET_FIFO },
  119. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x40, 0x46, VIA_UDMA_33 | VIA_SET_FIFO | VIA_BAD_PREQ },
  120. { "vt82c586b", PCI_DEVICE_ID_VIA_82C586_0, 0x30, 0x3f, VIA_UDMA_33 | VIA_SET_FIFO },
  121. { "vt82c586a", PCI_DEVICE_ID_VIA_82C586_0, 0x20, 0x2f, VIA_UDMA_33 | VIA_SET_FIFO },
  122. { "vt82c586", PCI_DEVICE_ID_VIA_82C586_0, 0x00, 0x0f, VIA_UDMA_NONE | VIA_SET_FIFO },
  123. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK },
  124. { "vt82c576", PCI_DEVICE_ID_VIA_82C576, 0x00, 0x2f, VIA_UDMA_NONE | VIA_SET_FIFO | VIA_NO_UNMASK | VIA_BAD_ID },
  125. { "vtxxxx", PCI_DEVICE_ID_VIA_ANON, 0x00, 0x2f,
  126. VIA_UDMA_133 | VIA_BAD_AST },
  127. { NULL }
  128. };
  129. /*
  130. * Cable special cases
  131. */
  132. static const struct dmi_system_id cable_dmi_table[] = {
  133. {
  134. .ident = "Acer Ferrari 3400",
  135. .matches = {
  136. DMI_MATCH(DMI_BOARD_VENDOR, "Acer,Inc."),
  137. DMI_MATCH(DMI_BOARD_NAME, "Ferrari 3400"),
  138. },
  139. },
  140. { }
  141. };
  142. static int via_cable_override(struct pci_dev *pdev)
  143. {
  144. /* Systems by DMI */
  145. if (dmi_check_system(cable_dmi_table))
  146. return 1;
  147. /* Arima W730-K8/Targa Visionary 811/... */
  148. if (pdev->subsystem_vendor == 0x161F && pdev->subsystem_device == 0x2032)
  149. return 1;
  150. return 0;
  151. }
  152. /**
  153. * via_cable_detect - cable detection
  154. * @ap: ATA port
  155. *
  156. * Perform cable detection. Actually for the VIA case the BIOS
  157. * already did this for us. We read the values provided by the
  158. * BIOS. If you are using an 8235 in a non-PC configuration you
  159. * may need to update this code.
  160. *
  161. * Hotplug also impacts on this.
  162. */
  163. static int via_cable_detect(struct ata_port *ap) {
  164. const struct via_isa_bridge *config = ap->host->private_data;
  165. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  166. u32 ata66;
  167. if (via_cable_override(pdev))
  168. return ATA_CBL_PATA40_SHORT;
  169. if ((config->flags & VIA_SATA_PATA) && ap->port_no == 0)
  170. return ATA_CBL_SATA;
  171. /* Early chips are 40 wire */
  172. if ((config->flags & VIA_UDMA) < VIA_UDMA_66)
  173. return ATA_CBL_PATA40;
  174. /* UDMA 66 chips have only drive side logic */
  175. else if ((config->flags & VIA_UDMA) < VIA_UDMA_100)
  176. return ATA_CBL_PATA_UNK;
  177. /* UDMA 100 or later */
  178. pci_read_config_dword(pdev, 0x50, &ata66);
  179. /* Check both the drive cable reporting bits, we might not have
  180. two drives */
  181. if (ata66 & (0x10100000 >> (16 * ap->port_no)))
  182. return ATA_CBL_PATA80;
  183. /* Check with ACPI so we can spot BIOS reported SATA bridges */
  184. if (ata_acpi_init_gtm(ap) &&
  185. ata_acpi_cbl_80wire(ap, ata_acpi_init_gtm(ap)))
  186. return ATA_CBL_PATA80;
  187. return ATA_CBL_PATA40;
  188. }
  189. static int via_pre_reset(struct ata_link *link, unsigned long deadline)
  190. {
  191. struct ata_port *ap = link->ap;
  192. const struct via_isa_bridge *config = ap->host->private_data;
  193. if (!(config->flags & VIA_NO_ENABLES)) {
  194. static const struct pci_bits via_enable_bits[] = {
  195. { 0x40, 1, 0x02, 0x02 },
  196. { 0x40, 1, 0x01, 0x01 }
  197. };
  198. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  199. if (!pci_test_config_bits(pdev, &via_enable_bits[ap->port_no]))
  200. return -ENOENT;
  201. }
  202. return ata_sff_prereset(link, deadline);
  203. }
  204. /**
  205. * via_do_set_mode - set initial PIO mode data
  206. * @ap: ATA interface
  207. * @adev: ATA device
  208. * @mode: ATA mode being programmed
  209. * @tdiv: Clocks per PCI clock
  210. * @set_ast: Set to program address setup
  211. * @udma_type: UDMA mode/format of registers
  212. *
  213. * Program the VIA registers for DMA and PIO modes. Uses the ata timing
  214. * support in order to compute modes.
  215. *
  216. * FIXME: Hotplug will require we serialize multiple mode changes
  217. * on the two channels.
  218. */
  219. static void via_do_set_mode(struct ata_port *ap, struct ata_device *adev, int mode, int tdiv, int set_ast, int udma_type)
  220. {
  221. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  222. struct ata_device *peer = ata_dev_pair(adev);
  223. struct ata_timing t, p;
  224. static int via_clock = 33333; /* Bus clock in kHZ - ought to be tunable one day */
  225. unsigned long T = 1000000000 / via_clock;
  226. unsigned long UT = T/tdiv;
  227. int ut;
  228. int offset = 3 - (2*ap->port_no) - adev->devno;
  229. /* Calculate the timing values we require */
  230. ata_timing_compute(adev, mode, &t, T, UT);
  231. /* We share 8bit timing so we must merge the constraints */
  232. if (peer) {
  233. if (peer->pio_mode) {
  234. ata_timing_compute(peer, peer->pio_mode, &p, T, UT);
  235. ata_timing_merge(&p, &t, &t, ATA_TIMING_8BIT);
  236. }
  237. }
  238. /* Address setup is programmable but breaks on UDMA133 setups */
  239. if (set_ast) {
  240. u8 setup; /* 2 bits per drive */
  241. int shift = 2 * offset;
  242. pci_read_config_byte(pdev, 0x4C, &setup);
  243. setup &= ~(3 << shift);
  244. setup |= clamp_val(t.setup, 1, 4) << shift; /* 1,4 or 1,4 - 1 FIXME */
  245. pci_write_config_byte(pdev, 0x4C, setup);
  246. }
  247. /* Load the PIO mode bits */
  248. pci_write_config_byte(pdev, 0x4F - ap->port_no,
  249. ((clamp_val(t.act8b, 1, 16) - 1) << 4) | (clamp_val(t.rec8b, 1, 16) - 1));
  250. pci_write_config_byte(pdev, 0x48 + offset,
  251. ((clamp_val(t.active, 1, 16) - 1) << 4) | (clamp_val(t.recover, 1, 16) - 1));
  252. /* Load the UDMA bits according to type */
  253. switch(udma_type) {
  254. default:
  255. /* BUG() ? */
  256. /* fall through */
  257. case 33:
  258. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 5) - 2)) : 0x03;
  259. break;
  260. case 66:
  261. ut = t.udma ? (0xe8 | (clamp_val(t.udma, 2, 9) - 2)) : 0x0f;
  262. break;
  263. case 100:
  264. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
  265. break;
  266. case 133:
  267. ut = t.udma ? (0xe0 | (clamp_val(t.udma, 2, 9) - 2)) : 0x07;
  268. break;
  269. }
  270. /* Set UDMA unless device is not UDMA capable */
  271. if (udma_type && t.udma) {
  272. u8 cable80_status;
  273. /* Get 80-wire cable detection bit */
  274. pci_read_config_byte(pdev, 0x50 + offset, &cable80_status);
  275. cable80_status &= 0x10;
  276. pci_write_config_byte(pdev, 0x50 + offset, ut | cable80_status);
  277. }
  278. }
  279. static void via_set_piomode(struct ata_port *ap, struct ata_device *adev)
  280. {
  281. const struct via_isa_bridge *config = ap->host->private_data;
  282. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  283. int mode = config->flags & VIA_UDMA;
  284. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  285. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  286. via_do_set_mode(ap, adev, adev->pio_mode, tclock[mode], set_ast, udma[mode]);
  287. }
  288. static void via_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  289. {
  290. const struct via_isa_bridge *config = ap->host->private_data;
  291. int set_ast = (config->flags & VIA_BAD_AST) ? 0 : 1;
  292. int mode = config->flags & VIA_UDMA;
  293. static u8 tclock[5] = { 1, 1, 2, 3, 4 };
  294. static u8 udma[5] = { 0, 33, 66, 100, 133 };
  295. via_do_set_mode(ap, adev, adev->dma_mode, tclock[mode], set_ast, udma[mode]);
  296. }
  297. /**
  298. * via_tf_load - send taskfile registers to host controller
  299. * @ap: Port to which output is sent
  300. * @tf: ATA taskfile register set
  301. *
  302. * Outputs ATA taskfile to standard ATA host controller.
  303. *
  304. * Note: This is to fix the internal bug of via chipsets, which
  305. * will reset the device register after changing the IEN bit on
  306. * ctl register
  307. */
  308. static void via_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  309. {
  310. struct ata_taskfile tmp_tf;
  311. if (ap->ctl != ap->last_ctl && !(tf->flags & ATA_TFLAG_DEVICE)) {
  312. tmp_tf = *tf;
  313. tmp_tf.flags |= ATA_TFLAG_DEVICE;
  314. tf = &tmp_tf;
  315. }
  316. ata_sff_tf_load(ap, tf);
  317. }
  318. static struct scsi_host_template via_sht = {
  319. ATA_BMDMA_SHT(DRV_NAME),
  320. };
  321. static struct ata_port_operations via_port_ops = {
  322. .inherits = &ata_bmdma_port_ops,
  323. .cable_detect = via_cable_detect,
  324. .set_piomode = via_set_piomode,
  325. .set_dmamode = via_set_dmamode,
  326. .prereset = via_pre_reset,
  327. .sff_tf_load = via_tf_load,
  328. };
  329. static struct ata_port_operations via_port_ops_noirq = {
  330. .inherits = &via_port_ops,
  331. .sff_data_xfer = ata_sff_data_xfer_noirq,
  332. };
  333. /**
  334. * via_config_fifo - set up the FIFO
  335. * @pdev: PCI device
  336. * @flags: configuration flags
  337. *
  338. * Set the FIFO properties for this device if necessary. Used both on
  339. * set up and on and the resume path
  340. */
  341. static void via_config_fifo(struct pci_dev *pdev, unsigned int flags)
  342. {
  343. u8 enable;
  344. /* 0x40 low bits indicate enabled channels */
  345. pci_read_config_byte(pdev, 0x40 , &enable);
  346. enable &= 3;
  347. if (flags & VIA_SET_FIFO) {
  348. static const u8 fifo_setting[4] = {0x00, 0x60, 0x00, 0x20};
  349. u8 fifo;
  350. pci_read_config_byte(pdev, 0x43, &fifo);
  351. /* Clear PREQ# until DDACK# for errata */
  352. if (flags & VIA_BAD_PREQ)
  353. fifo &= 0x7F;
  354. else
  355. fifo &= 0x9f;
  356. /* Turn on FIFO for enabled channels */
  357. fifo |= fifo_setting[enable];
  358. pci_write_config_byte(pdev, 0x43, fifo);
  359. }
  360. }
  361. /**
  362. * via_init_one - discovery callback
  363. * @pdev: PCI device
  364. * @id: PCI table info
  365. *
  366. * A VIA IDE interface has been discovered. Figure out what revision
  367. * and perform configuration work before handing it to the ATA layer
  368. */
  369. static int via_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  370. {
  371. /* Early VIA without UDMA support */
  372. static const struct ata_port_info via_mwdma_info = {
  373. .flags = ATA_FLAG_SLAVE_POSS,
  374. .pio_mask = 0x1f,
  375. .mwdma_mask = 0x07,
  376. .port_ops = &via_port_ops
  377. };
  378. /* Ditto with IRQ masking required */
  379. static const struct ata_port_info via_mwdma_info_borked = {
  380. .flags = ATA_FLAG_SLAVE_POSS,
  381. .pio_mask = 0x1f,
  382. .mwdma_mask = 0x07,
  383. .port_ops = &via_port_ops_noirq,
  384. };
  385. /* VIA UDMA 33 devices (and borked 66) */
  386. static const struct ata_port_info via_udma33_info = {
  387. .flags = ATA_FLAG_SLAVE_POSS,
  388. .pio_mask = 0x1f,
  389. .mwdma_mask = 0x07,
  390. .udma_mask = ATA_UDMA2,
  391. .port_ops = &via_port_ops
  392. };
  393. /* VIA UDMA 66 devices */
  394. static const struct ata_port_info via_udma66_info = {
  395. .flags = ATA_FLAG_SLAVE_POSS,
  396. .pio_mask = 0x1f,
  397. .mwdma_mask = 0x07,
  398. .udma_mask = ATA_UDMA4,
  399. .port_ops = &via_port_ops
  400. };
  401. /* VIA UDMA 100 devices */
  402. static const struct ata_port_info via_udma100_info = {
  403. .flags = ATA_FLAG_SLAVE_POSS,
  404. .pio_mask = 0x1f,
  405. .mwdma_mask = 0x07,
  406. .udma_mask = ATA_UDMA5,
  407. .port_ops = &via_port_ops
  408. };
  409. /* UDMA133 with bad AST (All current 133) */
  410. static const struct ata_port_info via_udma133_info = {
  411. .flags = ATA_FLAG_SLAVE_POSS,
  412. .pio_mask = 0x1f,
  413. .mwdma_mask = 0x07,
  414. .udma_mask = ATA_UDMA6, /* FIXME: should check north bridge */
  415. .port_ops = &via_port_ops
  416. };
  417. const struct ata_port_info *ppi[] = { NULL, NULL };
  418. struct pci_dev *isa = NULL;
  419. const struct via_isa_bridge *config;
  420. static int printed_version;
  421. u8 enable;
  422. u32 timing;
  423. unsigned long flags = id->driver_data;
  424. int rc;
  425. if (!printed_version++)
  426. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  427. rc = pcim_enable_device(pdev);
  428. if (rc)
  429. return rc;
  430. if (flags & VIA_IDFLAG_SINGLE)
  431. ppi[1] = &ata_dummy_port_info;
  432. /* To find out how the IDE will behave and what features we
  433. actually have to look at the bridge not the IDE controller */
  434. for (config = via_isa_bridges; config->id != PCI_DEVICE_ID_VIA_ANON;
  435. config++)
  436. if ((isa = pci_get_device(PCI_VENDOR_ID_VIA +
  437. !!(config->flags & VIA_BAD_ID),
  438. config->id, NULL))) {
  439. if (isa->revision >= config->rev_min &&
  440. isa->revision <= config->rev_max)
  441. break;
  442. pci_dev_put(isa);
  443. }
  444. pci_dev_put(isa);
  445. if (!(config->flags & VIA_NO_ENABLES)) {
  446. /* 0x40 low bits indicate enabled channels */
  447. pci_read_config_byte(pdev, 0x40 , &enable);
  448. enable &= 3;
  449. if (enable == 0)
  450. return -ENODEV;
  451. }
  452. /* Initialise the FIFO for the enabled channels. */
  453. via_config_fifo(pdev, config->flags);
  454. /* Clock set up */
  455. switch(config->flags & VIA_UDMA) {
  456. case VIA_UDMA_NONE:
  457. if (config->flags & VIA_NO_UNMASK)
  458. ppi[0] = &via_mwdma_info_borked;
  459. else
  460. ppi[0] = &via_mwdma_info;
  461. break;
  462. case VIA_UDMA_33:
  463. ppi[0] = &via_udma33_info;
  464. break;
  465. case VIA_UDMA_66:
  466. ppi[0] = &via_udma66_info;
  467. /* The 66 MHz devices require we enable the clock */
  468. pci_read_config_dword(pdev, 0x50, &timing);
  469. timing |= 0x80008;
  470. pci_write_config_dword(pdev, 0x50, timing);
  471. break;
  472. case VIA_UDMA_100:
  473. ppi[0] = &via_udma100_info;
  474. break;
  475. case VIA_UDMA_133:
  476. ppi[0] = &via_udma133_info;
  477. break;
  478. default:
  479. WARN_ON(1);
  480. return -ENODEV;
  481. }
  482. if (config->flags & VIA_BAD_CLK66) {
  483. /* Disable the 66MHz clock on problem devices */
  484. pci_read_config_dword(pdev, 0x50, &timing);
  485. timing &= ~0x80008;
  486. pci_write_config_dword(pdev, 0x50, timing);
  487. }
  488. /* We have established the device type, now fire it up */
  489. return ata_pci_sff_init_one(pdev, ppi, &via_sht, (void *)config);
  490. }
  491. #ifdef CONFIG_PM
  492. /**
  493. * via_reinit_one - reinit after resume
  494. * @pdev; PCI device
  495. *
  496. * Called when the VIA PATA device is resumed. We must then
  497. * reconfigure the fifo and other setup we may have altered. In
  498. * addition the kernel needs to have the resume methods on PCI
  499. * quirk supported.
  500. */
  501. static int via_reinit_one(struct pci_dev *pdev)
  502. {
  503. u32 timing;
  504. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  505. const struct via_isa_bridge *config = host->private_data;
  506. int rc;
  507. rc = ata_pci_device_do_resume(pdev);
  508. if (rc)
  509. return rc;
  510. via_config_fifo(pdev, config->flags);
  511. if ((config->flags & VIA_UDMA) == VIA_UDMA_66) {
  512. /* The 66 MHz devices require we enable the clock */
  513. pci_read_config_dword(pdev, 0x50, &timing);
  514. timing |= 0x80008;
  515. pci_write_config_dword(pdev, 0x50, timing);
  516. }
  517. if (config->flags & VIA_BAD_CLK66) {
  518. /* Disable the 66MHz clock on problem devices */
  519. pci_read_config_dword(pdev, 0x50, &timing);
  520. timing &= ~0x80008;
  521. pci_write_config_dword(pdev, 0x50, timing);
  522. }
  523. ata_host_resume(host);
  524. return 0;
  525. }
  526. #endif
  527. static const struct pci_device_id via[] = {
  528. { PCI_VDEVICE(VIA, 0x0571), },
  529. { PCI_VDEVICE(VIA, 0x0581), },
  530. { PCI_VDEVICE(VIA, 0x1571), },
  531. { PCI_VDEVICE(VIA, 0x3164), },
  532. { PCI_VDEVICE(VIA, 0x5324), },
  533. { PCI_VDEVICE(VIA, 0xC409), VIA_IDFLAG_SINGLE },
  534. { },
  535. };
  536. static struct pci_driver via_pci_driver = {
  537. .name = DRV_NAME,
  538. .id_table = via,
  539. .probe = via_init_one,
  540. .remove = ata_pci_remove_one,
  541. #ifdef CONFIG_PM
  542. .suspend = ata_pci_device_suspend,
  543. .resume = via_reinit_one,
  544. #endif
  545. };
  546. static int __init via_init(void)
  547. {
  548. return pci_register_driver(&via_pci_driver);
  549. }
  550. static void __exit via_exit(void)
  551. {
  552. pci_unregister_driver(&via_pci_driver);
  553. }
  554. MODULE_AUTHOR("Alan Cox");
  555. MODULE_DESCRIPTION("low-level driver for VIA PATA");
  556. MODULE_LICENSE("GPL");
  557. MODULE_DEVICE_TABLE(pci, via);
  558. MODULE_VERSION(DRV_VERSION);
  559. module_init(via_init);
  560. module_exit(via_exit);