ata_piix.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SIDPR_BAR = 5,
  101. PIIX_SIDPR_LEN = 16,
  102. PIIX_SIDPR_IDX = 0,
  103. PIIX_SIDPR_DATA = 4,
  104. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  105. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  106. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  107. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  108. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  109. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  110. /* constants for mapping table */
  111. P0 = 0, /* port 0 */
  112. P1 = 1, /* port 1 */
  113. P2 = 2, /* port 2 */
  114. P3 = 3, /* port 3 */
  115. IDE = -1, /* IDE */
  116. NA = -2, /* not avaliable */
  117. RV = -3, /* reserved */
  118. PIIX_AHCI_DEVICE = 6,
  119. /* host->flags bits */
  120. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  121. };
  122. enum piix_controller_ids {
  123. /* controller IDs */
  124. piix_pata_mwdma, /* PIIX3 MWDMA only */
  125. piix_pata_33, /* PIIX4 at 33Mhz */
  126. ich_pata_33, /* ICH up to UDMA 33 only */
  127. ich_pata_66, /* ICH up to 66 Mhz */
  128. ich_pata_100, /* ICH up to UDMA 100 */
  129. ich5_sata,
  130. ich6_sata,
  131. ich6m_sata,
  132. ich8_sata,
  133. ich8_2port_sata,
  134. ich8m_apple_sata, /* locks up on second port enable */
  135. tolapai_sata,
  136. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  137. };
  138. struct piix_map_db {
  139. const u32 mask;
  140. const u16 port_enable;
  141. const int map[][4];
  142. };
  143. struct piix_host_priv {
  144. const int *map;
  145. u32 saved_iocfg;
  146. void __iomem *sidpr;
  147. };
  148. static int piix_init_one(struct pci_dev *pdev,
  149. const struct pci_device_id *ent);
  150. static void piix_remove_one(struct pci_dev *pdev);
  151. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  152. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  153. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  154. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  155. static int ich_pata_cable_detect(struct ata_port *ap);
  156. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  157. static int piix_sidpr_scr_read(struct ata_link *link,
  158. unsigned int reg, u32 *val);
  159. static int piix_sidpr_scr_write(struct ata_link *link,
  160. unsigned int reg, u32 val);
  161. #ifdef CONFIG_PM
  162. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  163. static int piix_pci_device_resume(struct pci_dev *pdev);
  164. #endif
  165. static unsigned int in_module_init = 1;
  166. static const struct pci_device_id piix_pci_tbl[] = {
  167. /* Intel PIIX3 for the 430HX etc */
  168. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  169. /* VMware ICH4 */
  170. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  171. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  172. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  173. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX4 */
  175. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel PIIX4 */
  177. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel PIIX */
  179. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  180. /* Intel ICH (i810, i815, i840) UDMA 66*/
  181. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  182. /* Intel ICH0 : UDMA 33*/
  183. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  184. /* Intel ICH2M */
  185. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  187. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH3M */
  189. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH3 (E7500/1) UDMA 100 */
  191. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  193. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH5 */
  196. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* C-ICH (i810E2) */
  198. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  200. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ICH6 (and 6) (i915) UDMA 100 */
  202. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* ICH7/7-R (i945, i975) UDMA 100*/
  204. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* ICH8 Mobile PATA Controller */
  207. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  208. /* NOTE: The following PCI ids must be kept in sync with the
  209. * list in drivers/pci/quirks.c.
  210. */
  211. /* 82801EB (ICH5) */
  212. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 82801EB (ICH5) */
  214. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  216. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 6300ESB pretending RAID */
  218. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  219. /* 82801FB/FW (ICH6/ICH6W) */
  220. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* 82801FR/FRW (ICH6R/ICH6RW) */
  222. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  224. * Attach iff the controller is in IDE mode. */
  225. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  226. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  227. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  228. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  230. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  231. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  232. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  233. /* SATA Controller 1 IDE (ICH8) */
  234. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* SATA Controller 2 IDE (ICH8) */
  236. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* Mobile SATA Controller IDE (ICH8M), Apple */
  238. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  239. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  240. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  241. /* Mobile SATA Controller IDE (ICH8M) */
  242. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (ICH9) */
  246. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9) */
  248. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH9M) */
  252. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  253. /* SATA Controller IDE (ICH9M) */
  254. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  255. /* SATA Controller IDE (Tolapai) */
  256. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (ICH10) */
  262. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (ICH10) */
  264. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  267. /* SATA Controller IDE (PCH) */
  268. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  269. /* SATA Controller IDE (PCH) */
  270. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  271. /* SATA Controller IDE (PCH) */
  272. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  273. /* SATA Controller IDE (PCH) */
  274. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PCH) */
  276. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  277. { } /* terminate list */
  278. };
  279. static struct pci_driver piix_pci_driver = {
  280. .name = DRV_NAME,
  281. .id_table = piix_pci_tbl,
  282. .probe = piix_init_one,
  283. .remove = piix_remove_one,
  284. #ifdef CONFIG_PM
  285. .suspend = piix_pci_device_suspend,
  286. .resume = piix_pci_device_resume,
  287. #endif
  288. };
  289. static struct scsi_host_template piix_sht = {
  290. ATA_BMDMA_SHT(DRV_NAME),
  291. };
  292. static struct ata_port_operations piix_pata_ops = {
  293. .inherits = &ata_bmdma32_port_ops,
  294. .cable_detect = ata_cable_40wire,
  295. .set_piomode = piix_set_piomode,
  296. .set_dmamode = piix_set_dmamode,
  297. .prereset = piix_pata_prereset,
  298. };
  299. static struct ata_port_operations piix_vmw_ops = {
  300. .inherits = &piix_pata_ops,
  301. .bmdma_status = piix_vmw_bmdma_status,
  302. };
  303. static struct ata_port_operations ich_pata_ops = {
  304. .inherits = &piix_pata_ops,
  305. .cable_detect = ich_pata_cable_detect,
  306. .set_dmamode = ich_set_dmamode,
  307. };
  308. static struct ata_port_operations piix_sata_ops = {
  309. .inherits = &ata_bmdma_port_ops,
  310. };
  311. static struct ata_port_operations piix_sidpr_sata_ops = {
  312. .inherits = &piix_sata_ops,
  313. .hardreset = sata_std_hardreset,
  314. .scr_read = piix_sidpr_scr_read,
  315. .scr_write = piix_sidpr_scr_write,
  316. };
  317. static const struct piix_map_db ich5_map_db = {
  318. .mask = 0x7,
  319. .port_enable = 0x3,
  320. .map = {
  321. /* PM PS SM SS MAP */
  322. { P0, NA, P1, NA }, /* 000b */
  323. { P1, NA, P0, NA }, /* 001b */
  324. { RV, RV, RV, RV },
  325. { RV, RV, RV, RV },
  326. { P0, P1, IDE, IDE }, /* 100b */
  327. { P1, P0, IDE, IDE }, /* 101b */
  328. { IDE, IDE, P0, P1 }, /* 110b */
  329. { IDE, IDE, P1, P0 }, /* 111b */
  330. },
  331. };
  332. static const struct piix_map_db ich6_map_db = {
  333. .mask = 0x3,
  334. .port_enable = 0xf,
  335. .map = {
  336. /* PM PS SM SS MAP */
  337. { P0, P2, P1, P3 }, /* 00b */
  338. { IDE, IDE, P1, P3 }, /* 01b */
  339. { P0, P2, IDE, IDE }, /* 10b */
  340. { RV, RV, RV, RV },
  341. },
  342. };
  343. static const struct piix_map_db ich6m_map_db = {
  344. .mask = 0x3,
  345. .port_enable = 0x5,
  346. /* Map 01b isn't specified in the doc but some notebooks use
  347. * it anyway. MAP 01b have been spotted on both ICH6M and
  348. * ICH7M.
  349. */
  350. .map = {
  351. /* PM PS SM SS MAP */
  352. { P0, P2, NA, NA }, /* 00b */
  353. { IDE, IDE, P1, P3 }, /* 01b */
  354. { P0, P2, IDE, IDE }, /* 10b */
  355. { RV, RV, RV, RV },
  356. },
  357. };
  358. static const struct piix_map_db ich8_map_db = {
  359. .mask = 0x3,
  360. .port_enable = 0xf,
  361. .map = {
  362. /* PM PS SM SS MAP */
  363. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  364. { RV, RV, RV, RV },
  365. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  366. { RV, RV, RV, RV },
  367. },
  368. };
  369. static const struct piix_map_db ich8_2port_map_db = {
  370. .mask = 0x3,
  371. .port_enable = 0x3,
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, NA, P1, NA }, /* 00b */
  375. { RV, RV, RV, RV }, /* 01b */
  376. { RV, RV, RV, RV }, /* 10b */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db ich8m_apple_map_db = {
  381. .mask = 0x3,
  382. .port_enable = 0x1,
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, NA, NA, NA }, /* 00b */
  386. { RV, RV, RV, RV },
  387. { P0, P2, IDE, IDE }, /* 10b */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db tolapai_map_db = {
  392. .mask = 0x3,
  393. .port_enable = 0x3,
  394. .map = {
  395. /* PM PS SM SS MAP */
  396. { P0, NA, P1, NA }, /* 00b */
  397. { RV, RV, RV, RV }, /* 01b */
  398. { RV, RV, RV, RV }, /* 10b */
  399. { RV, RV, RV, RV },
  400. },
  401. };
  402. static const struct piix_map_db *piix_map_db_table[] = {
  403. [ich5_sata] = &ich5_map_db,
  404. [ich6_sata] = &ich6_map_db,
  405. [ich6m_sata] = &ich6m_map_db,
  406. [ich8_sata] = &ich8_map_db,
  407. [ich8_2port_sata] = &ich8_2port_map_db,
  408. [ich8m_apple_sata] = &ich8m_apple_map_db,
  409. [tolapai_sata] = &tolapai_map_db,
  410. };
  411. static struct ata_port_info piix_port_info[] = {
  412. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  413. {
  414. .flags = PIIX_PATA_FLAGS,
  415. .pio_mask = 0x1f, /* pio0-4 */
  416. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  417. .port_ops = &piix_pata_ops,
  418. },
  419. [piix_pata_33] = /* PIIX4 at 33MHz */
  420. {
  421. .flags = PIIX_PATA_FLAGS,
  422. .pio_mask = 0x1f, /* pio0-4 */
  423. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  424. .udma_mask = ATA_UDMA_MASK_40C,
  425. .port_ops = &piix_pata_ops,
  426. },
  427. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  428. {
  429. .flags = PIIX_PATA_FLAGS,
  430. .pio_mask = 0x1f, /* pio 0-4 */
  431. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  432. .udma_mask = ATA_UDMA2, /* UDMA33 */
  433. .port_ops = &ich_pata_ops,
  434. },
  435. [ich_pata_66] = /* ICH controllers up to 66MHz */
  436. {
  437. .flags = PIIX_PATA_FLAGS,
  438. .pio_mask = 0x1f, /* pio 0-4 */
  439. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  440. .udma_mask = ATA_UDMA4,
  441. .port_ops = &ich_pata_ops,
  442. },
  443. [ich_pata_100] =
  444. {
  445. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  446. .pio_mask = 0x1f, /* pio0-4 */
  447. .mwdma_mask = 0x06, /* mwdma1-2 */
  448. .udma_mask = ATA_UDMA5, /* udma0-5 */
  449. .port_ops = &ich_pata_ops,
  450. },
  451. [ich5_sata] =
  452. {
  453. .flags = PIIX_SATA_FLAGS,
  454. .pio_mask = 0x1f, /* pio0-4 */
  455. .mwdma_mask = 0x07, /* mwdma0-2 */
  456. .udma_mask = ATA_UDMA6,
  457. .port_ops = &piix_sata_ops,
  458. },
  459. [ich6_sata] =
  460. {
  461. .flags = PIIX_SATA_FLAGS,
  462. .pio_mask = 0x1f, /* pio0-4 */
  463. .mwdma_mask = 0x07, /* mwdma0-2 */
  464. .udma_mask = ATA_UDMA6,
  465. .port_ops = &piix_sata_ops,
  466. },
  467. [ich6m_sata] =
  468. {
  469. .flags = PIIX_SATA_FLAGS,
  470. .pio_mask = 0x1f, /* pio0-4 */
  471. .mwdma_mask = 0x07, /* mwdma0-2 */
  472. .udma_mask = ATA_UDMA6,
  473. .port_ops = &piix_sata_ops,
  474. },
  475. [ich8_sata] =
  476. {
  477. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  478. .pio_mask = 0x1f, /* pio0-4 */
  479. .mwdma_mask = 0x07, /* mwdma0-2 */
  480. .udma_mask = ATA_UDMA6,
  481. .port_ops = &piix_sata_ops,
  482. },
  483. [ich8_2port_sata] =
  484. {
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  486. .pio_mask = 0x1f, /* pio0-4 */
  487. .mwdma_mask = 0x07, /* mwdma0-2 */
  488. .udma_mask = ATA_UDMA6,
  489. .port_ops = &piix_sata_ops,
  490. },
  491. [tolapai_sata] =
  492. {
  493. .flags = PIIX_SATA_FLAGS,
  494. .pio_mask = 0x1f, /* pio0-4 */
  495. .mwdma_mask = 0x07, /* mwdma0-2 */
  496. .udma_mask = ATA_UDMA6,
  497. .port_ops = &piix_sata_ops,
  498. },
  499. [ich8m_apple_sata] =
  500. {
  501. .flags = PIIX_SATA_FLAGS,
  502. .pio_mask = 0x1f, /* pio0-4 */
  503. .mwdma_mask = 0x07, /* mwdma0-2 */
  504. .udma_mask = ATA_UDMA6,
  505. .port_ops = &piix_sata_ops,
  506. },
  507. [piix_pata_vmw] =
  508. {
  509. .flags = PIIX_PATA_FLAGS,
  510. .pio_mask = 0x1f, /* pio0-4 */
  511. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  512. .udma_mask = ATA_UDMA_MASK_40C,
  513. .port_ops = &piix_vmw_ops,
  514. },
  515. };
  516. static struct pci_bits piix_enable_bits[] = {
  517. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  518. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  519. };
  520. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  521. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  522. MODULE_LICENSE("GPL");
  523. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  524. MODULE_VERSION(DRV_VERSION);
  525. struct ich_laptop {
  526. u16 device;
  527. u16 subvendor;
  528. u16 subdevice;
  529. };
  530. /*
  531. * List of laptops that use short cables rather than 80 wire
  532. */
  533. static const struct ich_laptop ich_laptop[] = {
  534. /* devid, subvendor, subdev */
  535. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  536. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  537. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  538. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  539. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  540. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  541. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  542. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  543. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  544. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  545. /* end marker */
  546. { 0, }
  547. };
  548. /**
  549. * ich_pata_cable_detect - Probe host controller cable detect info
  550. * @ap: Port for which cable detect info is desired
  551. *
  552. * Read 80c cable indicator from ATA PCI device's PCI config
  553. * register. This register is normally set by firmware (BIOS).
  554. *
  555. * LOCKING:
  556. * None (inherited from caller).
  557. */
  558. static int ich_pata_cable_detect(struct ata_port *ap)
  559. {
  560. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  561. struct piix_host_priv *hpriv = ap->host->private_data;
  562. const struct ich_laptop *lap = &ich_laptop[0];
  563. u8 mask;
  564. /* Check for specials - Acer Aspire 5602WLMi */
  565. while (lap->device) {
  566. if (lap->device == pdev->device &&
  567. lap->subvendor == pdev->subsystem_vendor &&
  568. lap->subdevice == pdev->subsystem_device)
  569. return ATA_CBL_PATA40_SHORT;
  570. lap++;
  571. }
  572. /* check BIOS cable detect results */
  573. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  574. if ((hpriv->saved_iocfg & mask) == 0)
  575. return ATA_CBL_PATA40;
  576. return ATA_CBL_PATA80;
  577. }
  578. /**
  579. * piix_pata_prereset - prereset for PATA host controller
  580. * @link: Target link
  581. * @deadline: deadline jiffies for the operation
  582. *
  583. * LOCKING:
  584. * None (inherited from caller).
  585. */
  586. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  587. {
  588. struct ata_port *ap = link->ap;
  589. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  590. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  591. return -ENOENT;
  592. return ata_sff_prereset(link, deadline);
  593. }
  594. /**
  595. * piix_set_piomode - Initialize host controller PATA PIO timings
  596. * @ap: Port whose timings we are configuring
  597. * @adev: um
  598. *
  599. * Set PIO mode for device, in host controller PCI config space.
  600. *
  601. * LOCKING:
  602. * None (inherited from caller).
  603. */
  604. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  605. {
  606. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  607. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  608. unsigned int is_slave = (adev->devno != 0);
  609. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  610. unsigned int slave_port = 0x44;
  611. u16 master_data;
  612. u8 slave_data;
  613. u8 udma_enable;
  614. int control = 0;
  615. /*
  616. * See Intel Document 298600-004 for the timing programing rules
  617. * for ICH controllers.
  618. */
  619. static const /* ISP RTC */
  620. u8 timings[][2] = { { 0, 0 },
  621. { 0, 0 },
  622. { 1, 0 },
  623. { 2, 1 },
  624. { 2, 3 }, };
  625. if (pio >= 2)
  626. control |= 1; /* TIME1 enable */
  627. if (ata_pio_need_iordy(adev))
  628. control |= 2; /* IE enable */
  629. /* Intel specifies that the PPE functionality is for disk only */
  630. if (adev->class == ATA_DEV_ATA)
  631. control |= 4; /* PPE enable */
  632. /* PIO configuration clears DTE unconditionally. It will be
  633. * programmed in set_dmamode which is guaranteed to be called
  634. * after set_piomode if any DMA mode is available.
  635. */
  636. pci_read_config_word(dev, master_port, &master_data);
  637. if (is_slave) {
  638. /* clear TIME1|IE1|PPE1|DTE1 */
  639. master_data &= 0xff0f;
  640. /* Enable SITRE (separate slave timing register) */
  641. master_data |= 0x4000;
  642. /* enable PPE1, IE1 and TIME1 as needed */
  643. master_data |= (control << 4);
  644. pci_read_config_byte(dev, slave_port, &slave_data);
  645. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  646. /* Load the timing nibble for this slave */
  647. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  648. << (ap->port_no ? 4 : 0);
  649. } else {
  650. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  651. master_data &= 0xccf0;
  652. /* Enable PPE, IE and TIME as appropriate */
  653. master_data |= control;
  654. /* load ISP and RCT */
  655. master_data |=
  656. (timings[pio][0] << 12) |
  657. (timings[pio][1] << 8);
  658. }
  659. pci_write_config_word(dev, master_port, master_data);
  660. if (is_slave)
  661. pci_write_config_byte(dev, slave_port, slave_data);
  662. /* Ensure the UDMA bit is off - it will be turned back on if
  663. UDMA is selected */
  664. if (ap->udma_mask) {
  665. pci_read_config_byte(dev, 0x48, &udma_enable);
  666. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  667. pci_write_config_byte(dev, 0x48, udma_enable);
  668. }
  669. }
  670. /**
  671. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  672. * @ap: Port whose timings we are configuring
  673. * @adev: Drive in question
  674. * @isich: set if the chip is an ICH device
  675. *
  676. * Set UDMA mode for device, in host controller PCI config space.
  677. *
  678. * LOCKING:
  679. * None (inherited from caller).
  680. */
  681. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  682. {
  683. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  684. u8 master_port = ap->port_no ? 0x42 : 0x40;
  685. u16 master_data;
  686. u8 speed = adev->dma_mode;
  687. int devid = adev->devno + 2 * ap->port_no;
  688. u8 udma_enable = 0;
  689. static const /* ISP RTC */
  690. u8 timings[][2] = { { 0, 0 },
  691. { 0, 0 },
  692. { 1, 0 },
  693. { 2, 1 },
  694. { 2, 3 }, };
  695. pci_read_config_word(dev, master_port, &master_data);
  696. if (ap->udma_mask)
  697. pci_read_config_byte(dev, 0x48, &udma_enable);
  698. if (speed >= XFER_UDMA_0) {
  699. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  700. u16 udma_timing;
  701. u16 ideconf;
  702. int u_clock, u_speed;
  703. /*
  704. * UDMA is handled by a combination of clock switching and
  705. * selection of dividers
  706. *
  707. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  708. * except UDMA0 which is 00
  709. */
  710. u_speed = min(2 - (udma & 1), udma);
  711. if (udma == 5)
  712. u_clock = 0x1000; /* 100Mhz */
  713. else if (udma > 2)
  714. u_clock = 1; /* 66Mhz */
  715. else
  716. u_clock = 0; /* 33Mhz */
  717. udma_enable |= (1 << devid);
  718. /* Load the CT/RP selection */
  719. pci_read_config_word(dev, 0x4A, &udma_timing);
  720. udma_timing &= ~(3 << (4 * devid));
  721. udma_timing |= u_speed << (4 * devid);
  722. pci_write_config_word(dev, 0x4A, udma_timing);
  723. if (isich) {
  724. /* Select a 33/66/100Mhz clock */
  725. pci_read_config_word(dev, 0x54, &ideconf);
  726. ideconf &= ~(0x1001 << devid);
  727. ideconf |= u_clock << devid;
  728. /* For ICH or later we should set bit 10 for better
  729. performance (WR_PingPong_En) */
  730. pci_write_config_word(dev, 0x54, ideconf);
  731. }
  732. } else {
  733. /*
  734. * MWDMA is driven by the PIO timings. We must also enable
  735. * IORDY unconditionally along with TIME1. PPE has already
  736. * been set when the PIO timing was set.
  737. */
  738. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  739. unsigned int control;
  740. u8 slave_data;
  741. const unsigned int needed_pio[3] = {
  742. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  743. };
  744. int pio = needed_pio[mwdma] - XFER_PIO_0;
  745. control = 3; /* IORDY|TIME1 */
  746. /* If the drive MWDMA is faster than it can do PIO then
  747. we must force PIO into PIO0 */
  748. if (adev->pio_mode < needed_pio[mwdma])
  749. /* Enable DMA timing only */
  750. control |= 8; /* PIO cycles in PIO0 */
  751. if (adev->devno) { /* Slave */
  752. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  753. master_data |= control << 4;
  754. pci_read_config_byte(dev, 0x44, &slave_data);
  755. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  756. /* Load the matching timing */
  757. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  758. pci_write_config_byte(dev, 0x44, slave_data);
  759. } else { /* Master */
  760. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  761. and master timing bits */
  762. master_data |= control;
  763. master_data |=
  764. (timings[pio][0] << 12) |
  765. (timings[pio][1] << 8);
  766. }
  767. if (ap->udma_mask) {
  768. udma_enable &= ~(1 << devid);
  769. pci_write_config_word(dev, master_port, master_data);
  770. }
  771. }
  772. /* Don't scribble on 0x48 if the controller does not support UDMA */
  773. if (ap->udma_mask)
  774. pci_write_config_byte(dev, 0x48, udma_enable);
  775. }
  776. /**
  777. * piix_set_dmamode - Initialize host controller PATA DMA timings
  778. * @ap: Port whose timings we are configuring
  779. * @adev: um
  780. *
  781. * Set MW/UDMA mode for device, in host controller PCI config space.
  782. *
  783. * LOCKING:
  784. * None (inherited from caller).
  785. */
  786. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  787. {
  788. do_pata_set_dmamode(ap, adev, 0);
  789. }
  790. /**
  791. * ich_set_dmamode - Initialize host controller PATA DMA timings
  792. * @ap: Port whose timings we are configuring
  793. * @adev: um
  794. *
  795. * Set MW/UDMA mode for device, in host controller PCI config space.
  796. *
  797. * LOCKING:
  798. * None (inherited from caller).
  799. */
  800. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  801. {
  802. do_pata_set_dmamode(ap, adev, 1);
  803. }
  804. /*
  805. * Serial ATA Index/Data Pair Superset Registers access
  806. *
  807. * Beginning from ICH8, there's a sane way to access SCRs using index
  808. * and data register pair located at BAR5 which means that we have
  809. * separate SCRs for master and slave. This is handled using libata
  810. * slave_link facility.
  811. */
  812. static const int piix_sidx_map[] = {
  813. [SCR_STATUS] = 0,
  814. [SCR_ERROR] = 2,
  815. [SCR_CONTROL] = 1,
  816. };
  817. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  818. {
  819. struct ata_port *ap = link->ap;
  820. struct piix_host_priv *hpriv = ap->host->private_data;
  821. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  822. hpriv->sidpr + PIIX_SIDPR_IDX);
  823. }
  824. static int piix_sidpr_scr_read(struct ata_link *link,
  825. unsigned int reg, u32 *val)
  826. {
  827. struct piix_host_priv *hpriv = link->ap->host->private_data;
  828. if (reg >= ARRAY_SIZE(piix_sidx_map))
  829. return -EINVAL;
  830. piix_sidpr_sel(link, reg);
  831. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  832. return 0;
  833. }
  834. static int piix_sidpr_scr_write(struct ata_link *link,
  835. unsigned int reg, u32 val)
  836. {
  837. struct piix_host_priv *hpriv = link->ap->host->private_data;
  838. if (reg >= ARRAY_SIZE(piix_sidx_map))
  839. return -EINVAL;
  840. piix_sidpr_sel(link, reg);
  841. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  842. return 0;
  843. }
  844. #ifdef CONFIG_PM
  845. static int piix_broken_suspend(void)
  846. {
  847. static const struct dmi_system_id sysids[] = {
  848. {
  849. .ident = "TECRA M3",
  850. .matches = {
  851. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  852. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  853. },
  854. },
  855. {
  856. .ident = "TECRA M3",
  857. .matches = {
  858. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  859. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  860. },
  861. },
  862. {
  863. .ident = "TECRA M4",
  864. .matches = {
  865. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  866. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  867. },
  868. },
  869. {
  870. .ident = "TECRA M4",
  871. .matches = {
  872. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  873. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  874. },
  875. },
  876. {
  877. .ident = "TECRA M5",
  878. .matches = {
  879. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  880. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  881. },
  882. },
  883. {
  884. .ident = "TECRA M6",
  885. .matches = {
  886. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  887. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  888. },
  889. },
  890. {
  891. .ident = "TECRA M7",
  892. .matches = {
  893. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  894. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  895. },
  896. },
  897. {
  898. .ident = "TECRA A8",
  899. .matches = {
  900. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  901. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  902. },
  903. },
  904. {
  905. .ident = "Satellite R20",
  906. .matches = {
  907. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  908. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  909. },
  910. },
  911. {
  912. .ident = "Satellite R25",
  913. .matches = {
  914. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  915. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  916. },
  917. },
  918. {
  919. .ident = "Satellite U200",
  920. .matches = {
  921. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  922. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  923. },
  924. },
  925. {
  926. .ident = "Satellite U200",
  927. .matches = {
  928. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  929. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  930. },
  931. },
  932. {
  933. .ident = "Satellite Pro U200",
  934. .matches = {
  935. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  936. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  937. },
  938. },
  939. {
  940. .ident = "Satellite U205",
  941. .matches = {
  942. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  943. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  944. },
  945. },
  946. {
  947. .ident = "SATELLITE U205",
  948. .matches = {
  949. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  950. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  951. },
  952. },
  953. {
  954. .ident = "Portege M500",
  955. .matches = {
  956. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  957. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  958. },
  959. },
  960. { } /* terminate list */
  961. };
  962. static const char *oemstrs[] = {
  963. "Tecra M3,",
  964. };
  965. int i;
  966. if (dmi_check_system(sysids))
  967. return 1;
  968. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  969. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  970. return 1;
  971. /* TECRA M4 sometimes forgets its identify and reports bogus
  972. * DMI information. As the bogus information is a bit
  973. * generic, match as many entries as possible. This manual
  974. * matching is necessary because dmi_system_id.matches is
  975. * limited to four entries.
  976. */
  977. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  978. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  979. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  980. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  981. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  982. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  983. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  984. return 1;
  985. return 0;
  986. }
  987. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  988. {
  989. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  990. unsigned long flags;
  991. int rc = 0;
  992. rc = ata_host_suspend(host, mesg);
  993. if (rc)
  994. return rc;
  995. /* Some braindamaged ACPI suspend implementations expect the
  996. * controller to be awake on entry; otherwise, it burns cpu
  997. * cycles and power trying to do something to the sleeping
  998. * beauty.
  999. */
  1000. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1001. pci_save_state(pdev);
  1002. /* mark its power state as "unknown", since we don't
  1003. * know if e.g. the BIOS will change its device state
  1004. * when we suspend.
  1005. */
  1006. if (pdev->current_state == PCI_D0)
  1007. pdev->current_state = PCI_UNKNOWN;
  1008. /* tell resume that it's waking up from broken suspend */
  1009. spin_lock_irqsave(&host->lock, flags);
  1010. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1011. spin_unlock_irqrestore(&host->lock, flags);
  1012. } else
  1013. ata_pci_device_do_suspend(pdev, mesg);
  1014. return 0;
  1015. }
  1016. static int piix_pci_device_resume(struct pci_dev *pdev)
  1017. {
  1018. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1019. unsigned long flags;
  1020. int rc;
  1021. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1022. spin_lock_irqsave(&host->lock, flags);
  1023. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1024. spin_unlock_irqrestore(&host->lock, flags);
  1025. pci_set_power_state(pdev, PCI_D0);
  1026. pci_restore_state(pdev);
  1027. /* PCI device wasn't disabled during suspend. Use
  1028. * pci_reenable_device() to avoid affecting the enable
  1029. * count.
  1030. */
  1031. rc = pci_reenable_device(pdev);
  1032. if (rc)
  1033. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1034. "device after resume (%d)\n", rc);
  1035. } else
  1036. rc = ata_pci_device_do_resume(pdev);
  1037. if (rc == 0)
  1038. ata_host_resume(host);
  1039. return rc;
  1040. }
  1041. #endif
  1042. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1043. {
  1044. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1045. }
  1046. #define AHCI_PCI_BAR 5
  1047. #define AHCI_GLOBAL_CTL 0x04
  1048. #define AHCI_ENABLE (1 << 31)
  1049. static int piix_disable_ahci(struct pci_dev *pdev)
  1050. {
  1051. void __iomem *mmio;
  1052. u32 tmp;
  1053. int rc = 0;
  1054. /* BUG: pci_enable_device has not yet been called. This
  1055. * works because this device is usually set up by BIOS.
  1056. */
  1057. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1058. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1059. return 0;
  1060. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1061. if (!mmio)
  1062. return -ENOMEM;
  1063. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1064. if (tmp & AHCI_ENABLE) {
  1065. tmp &= ~AHCI_ENABLE;
  1066. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1067. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1068. if (tmp & AHCI_ENABLE)
  1069. rc = -EIO;
  1070. }
  1071. pci_iounmap(pdev, mmio);
  1072. return rc;
  1073. }
  1074. /**
  1075. * piix_check_450nx_errata - Check for problem 450NX setup
  1076. * @ata_dev: the PCI device to check
  1077. *
  1078. * Check for the present of 450NX errata #19 and errata #25. If
  1079. * they are found return an error code so we can turn off DMA
  1080. */
  1081. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1082. {
  1083. struct pci_dev *pdev = NULL;
  1084. u16 cfg;
  1085. int no_piix_dma = 0;
  1086. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1087. /* Look for 450NX PXB. Check for problem configurations
  1088. A PCI quirk checks bit 6 already */
  1089. pci_read_config_word(pdev, 0x41, &cfg);
  1090. /* Only on the original revision: IDE DMA can hang */
  1091. if (pdev->revision == 0x00)
  1092. no_piix_dma = 1;
  1093. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1094. else if (cfg & (1<<14) && pdev->revision < 5)
  1095. no_piix_dma = 2;
  1096. }
  1097. if (no_piix_dma)
  1098. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1099. if (no_piix_dma == 2)
  1100. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1101. return no_piix_dma;
  1102. }
  1103. static void __devinit piix_init_pcs(struct ata_host *host,
  1104. const struct piix_map_db *map_db)
  1105. {
  1106. struct pci_dev *pdev = to_pci_dev(host->dev);
  1107. u16 pcs, new_pcs;
  1108. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1109. new_pcs = pcs | map_db->port_enable;
  1110. if (new_pcs != pcs) {
  1111. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1112. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1113. msleep(150);
  1114. }
  1115. }
  1116. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1117. struct ata_port_info *pinfo,
  1118. const struct piix_map_db *map_db)
  1119. {
  1120. const int *map;
  1121. int i, invalid_map = 0;
  1122. u8 map_value;
  1123. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1124. map = map_db->map[map_value & map_db->mask];
  1125. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1126. for (i = 0; i < 4; i++) {
  1127. switch (map[i]) {
  1128. case RV:
  1129. invalid_map = 1;
  1130. printk(" XX");
  1131. break;
  1132. case NA:
  1133. printk(" --");
  1134. break;
  1135. case IDE:
  1136. WARN_ON((i & 1) || map[i + 1] != IDE);
  1137. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1138. i++;
  1139. printk(" IDE IDE");
  1140. break;
  1141. default:
  1142. printk(" P%d", map[i]);
  1143. if (i & 1)
  1144. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1145. break;
  1146. }
  1147. }
  1148. printk(" ]\n");
  1149. if (invalid_map)
  1150. dev_printk(KERN_ERR, &pdev->dev,
  1151. "invalid MAP value %u\n", map_value);
  1152. return map;
  1153. }
  1154. static int __devinit piix_init_sidpr(struct ata_host *host)
  1155. {
  1156. struct pci_dev *pdev = to_pci_dev(host->dev);
  1157. struct piix_host_priv *hpriv = host->private_data;
  1158. struct ata_link *link0 = &host->ports[0]->link;
  1159. u32 scontrol;
  1160. int i, rc;
  1161. /* check for availability */
  1162. for (i = 0; i < 4; i++)
  1163. if (hpriv->map[i] == IDE)
  1164. return 0;
  1165. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1166. return 0;
  1167. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1168. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1169. return 0;
  1170. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1171. return 0;
  1172. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1173. /* SCR access via SIDPR doesn't work on some configurations.
  1174. * Give it a test drive by inhibiting power save modes which
  1175. * we'll do anyway.
  1176. */
  1177. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1178. /* if IPM is already 3, SCR access is probably working. Don't
  1179. * un-inhibit power save modes as BIOS might have inhibited
  1180. * them for a reason.
  1181. */
  1182. if ((scontrol & 0xf00) != 0x300) {
  1183. scontrol |= 0x300;
  1184. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1185. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1186. if ((scontrol & 0xf00) != 0x300) {
  1187. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1188. "SIDPR is available but doesn't work\n");
  1189. return 0;
  1190. }
  1191. }
  1192. /* okay, SCRs available, set ops and ask libata for slave_link */
  1193. for (i = 0; i < 2; i++) {
  1194. struct ata_port *ap = host->ports[i];
  1195. ap->ops = &piix_sidpr_sata_ops;
  1196. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1197. rc = ata_slave_link_init(ap);
  1198. if (rc)
  1199. return rc;
  1200. }
  1201. }
  1202. return 0;
  1203. }
  1204. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1205. {
  1206. static const struct dmi_system_id sysids[] = {
  1207. {
  1208. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1209. * isn't used to boot the system which
  1210. * disables the channel.
  1211. */
  1212. .ident = "M570U",
  1213. .matches = {
  1214. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1215. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1216. },
  1217. },
  1218. { } /* terminate list */
  1219. };
  1220. struct pci_dev *pdev = to_pci_dev(host->dev);
  1221. struct piix_host_priv *hpriv = host->private_data;
  1222. if (!dmi_check_system(sysids))
  1223. return;
  1224. /* The datasheet says that bit 18 is NOOP but certain systems
  1225. * seem to use it to disable a channel. Clear the bit on the
  1226. * affected systems.
  1227. */
  1228. if (hpriv->saved_iocfg & (1 << 18)) {
  1229. dev_printk(KERN_INFO, &pdev->dev,
  1230. "applying IOCFG bit18 quirk\n");
  1231. pci_write_config_dword(pdev, PIIX_IOCFG,
  1232. hpriv->saved_iocfg & ~(1 << 18));
  1233. }
  1234. }
  1235. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1236. {
  1237. static const struct dmi_system_id broken_systems[] = {
  1238. {
  1239. .ident = "HP Compaq 2510p",
  1240. .matches = {
  1241. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1242. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1243. },
  1244. /* PCI slot number of the controller */
  1245. .driver_data = (void *)0x1FUL,
  1246. },
  1247. { } /* terminate list */
  1248. };
  1249. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1250. if (dmi) {
  1251. unsigned long slot = (unsigned long)dmi->driver_data;
  1252. /* apply the quirk only to on-board controllers */
  1253. return slot == PCI_SLOT(pdev->devfn);
  1254. }
  1255. return false;
  1256. }
  1257. /**
  1258. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1259. * @pdev: PCI device to register
  1260. * @ent: Entry in piix_pci_tbl matching with @pdev
  1261. *
  1262. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1263. * and then hand over control to libata, for it to do the rest.
  1264. *
  1265. * LOCKING:
  1266. * Inherited from PCI layer (may sleep).
  1267. *
  1268. * RETURNS:
  1269. * Zero on success, or -ERRNO value.
  1270. */
  1271. static int __devinit piix_init_one(struct pci_dev *pdev,
  1272. const struct pci_device_id *ent)
  1273. {
  1274. static int printed_version;
  1275. struct device *dev = &pdev->dev;
  1276. struct ata_port_info port_info[2];
  1277. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1278. unsigned long port_flags;
  1279. struct ata_host *host;
  1280. struct piix_host_priv *hpriv;
  1281. int rc;
  1282. if (!printed_version++)
  1283. dev_printk(KERN_DEBUG, &pdev->dev,
  1284. "version " DRV_VERSION "\n");
  1285. /* no hotplugging support (FIXME) */
  1286. if (!in_module_init)
  1287. return -ENODEV;
  1288. if (piix_broken_system_poweroff(pdev)) {
  1289. piix_port_info[ent->driver_data].flags |=
  1290. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1291. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1292. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1293. "on poweroff and hibernation\n");
  1294. }
  1295. port_info[0] = piix_port_info[ent->driver_data];
  1296. port_info[1] = piix_port_info[ent->driver_data];
  1297. port_flags = port_info[0].flags;
  1298. /* enable device and prepare host */
  1299. rc = pcim_enable_device(pdev);
  1300. if (rc)
  1301. return rc;
  1302. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1303. if (!hpriv)
  1304. return -ENOMEM;
  1305. /* Save IOCFG, this will be used for cable detection, quirk
  1306. * detection and restoration on detach. This is necessary
  1307. * because some ACPI implementations mess up cable related
  1308. * bits on _STM. Reported on kernel bz#11879.
  1309. */
  1310. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1311. /* ICH6R may be driven by either ata_piix or ahci driver
  1312. * regardless of BIOS configuration. Make sure AHCI mode is
  1313. * off.
  1314. */
  1315. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1316. rc = piix_disable_ahci(pdev);
  1317. if (rc)
  1318. return rc;
  1319. }
  1320. /* SATA map init can change port_info, do it before prepping host */
  1321. if (port_flags & ATA_FLAG_SATA)
  1322. hpriv->map = piix_init_sata_map(pdev, port_info,
  1323. piix_map_db_table[ent->driver_data]);
  1324. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1325. if (rc)
  1326. return rc;
  1327. host->private_data = hpriv;
  1328. /* initialize controller */
  1329. if (port_flags & ATA_FLAG_SATA) {
  1330. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1331. rc = piix_init_sidpr(host);
  1332. if (rc)
  1333. return rc;
  1334. }
  1335. /* apply IOCFG bit18 quirk */
  1336. piix_iocfg_bit18_quirk(host);
  1337. /* On ICH5, some BIOSen disable the interrupt using the
  1338. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1339. * On ICH6, this bit has the same effect, but only when
  1340. * MSI is disabled (and it is disabled, as we don't use
  1341. * message-signalled interrupts currently).
  1342. */
  1343. if (port_flags & PIIX_FLAG_CHECKINTR)
  1344. pci_intx(pdev, 1);
  1345. if (piix_check_450nx_errata(pdev)) {
  1346. /* This writes into the master table but it does not
  1347. really matter for this errata as we will apply it to
  1348. all the PIIX devices on the board */
  1349. host->ports[0]->mwdma_mask = 0;
  1350. host->ports[0]->udma_mask = 0;
  1351. host->ports[1]->mwdma_mask = 0;
  1352. host->ports[1]->udma_mask = 0;
  1353. }
  1354. pci_set_master(pdev);
  1355. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1356. }
  1357. static void piix_remove_one(struct pci_dev *pdev)
  1358. {
  1359. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1360. struct piix_host_priv *hpriv = host->private_data;
  1361. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1362. ata_pci_remove_one(pdev);
  1363. }
  1364. static int __init piix_init(void)
  1365. {
  1366. int rc;
  1367. DPRINTK("pci_register_driver\n");
  1368. rc = pci_register_driver(&piix_pci_driver);
  1369. if (rc)
  1370. return rc;
  1371. in_module_init = 0;
  1372. DPRINTK("done\n");
  1373. return 0;
  1374. }
  1375. static void __exit piix_exit(void)
  1376. {
  1377. pci_unregister_driver(&piix_pci_driver);
  1378. }
  1379. module_init(piix_init);
  1380. module_exit(piix_exit);