gpio.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  80. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  81. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  82. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  83. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  84. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  85. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  86. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  87. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  96. #define OMAP24XX_GPIO_CTRL 0x0030
  97. #define OMAP24XX_GPIO_OE 0x0034
  98. #define OMAP24XX_GPIO_DATAIN 0x0038
  99. #define OMAP24XX_GPIO_DATAOUT 0x003c
  100. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  101. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  102. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  103. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  104. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  105. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  106. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  107. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  108. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  109. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  110. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  111. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  112. /*
  113. * omap34xx specific GPIO registers
  114. */
  115. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  116. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  117. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  118. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  119. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  120. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  121. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  122. struct gpio_bank {
  123. void __iomem *base;
  124. u16 irq;
  125. u16 virtual_irq_start;
  126. int method;
  127. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  128. u32 suspend_wakeup;
  129. u32 saved_wakeup;
  130. #endif
  131. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  132. u32 non_wakeup_gpios;
  133. u32 enabled_non_wakeup_gpios;
  134. u32 saved_datain;
  135. u32 saved_fallingdetect;
  136. u32 saved_risingdetect;
  137. #endif
  138. u32 level_mask;
  139. spinlock_t lock;
  140. struct gpio_chip chip;
  141. struct clk *dbck;
  142. };
  143. #define METHOD_MPUIO 0
  144. #define METHOD_GPIO_1510 1
  145. #define METHOD_GPIO_1610 2
  146. #define METHOD_GPIO_730 3
  147. #define METHOD_GPIO_24XX 4
  148. #ifdef CONFIG_ARCH_OMAP16XX
  149. static struct gpio_bank gpio_bank_1610[5] = {
  150. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  151. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  152. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  153. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  154. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  155. };
  156. #endif
  157. #ifdef CONFIG_ARCH_OMAP15XX
  158. static struct gpio_bank gpio_bank_1510[2] = {
  159. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  160. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  161. };
  162. #endif
  163. #ifdef CONFIG_ARCH_OMAP730
  164. static struct gpio_bank gpio_bank_730[7] = {
  165. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  166. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  167. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  168. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  169. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  170. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  171. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  172. };
  173. #endif
  174. #ifdef CONFIG_ARCH_OMAP24XX
  175. static struct gpio_bank gpio_bank_242x[4] = {
  176. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  177. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  178. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  179. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  180. };
  181. static struct gpio_bank gpio_bank_243x[5] = {
  182. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  184. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  185. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  186. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  187. };
  188. #endif
  189. #ifdef CONFIG_ARCH_OMAP34XX
  190. static struct gpio_bank gpio_bank_34xx[6] = {
  191. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  194. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  195. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  196. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  197. };
  198. #endif
  199. static struct gpio_bank *gpio_bank;
  200. static int gpio_bank_count;
  201. static inline struct gpio_bank *get_gpio_bank(int gpio)
  202. {
  203. if (cpu_is_omap15xx()) {
  204. if (OMAP_GPIO_IS_MPUIO(gpio))
  205. return &gpio_bank[0];
  206. return &gpio_bank[1];
  207. }
  208. if (cpu_is_omap16xx()) {
  209. if (OMAP_GPIO_IS_MPUIO(gpio))
  210. return &gpio_bank[0];
  211. return &gpio_bank[1 + (gpio >> 4)];
  212. }
  213. if (cpu_is_omap730()) {
  214. if (OMAP_GPIO_IS_MPUIO(gpio))
  215. return &gpio_bank[0];
  216. return &gpio_bank[1 + (gpio >> 5)];
  217. }
  218. if (cpu_is_omap24xx())
  219. return &gpio_bank[gpio >> 5];
  220. if (cpu_is_omap34xx())
  221. return &gpio_bank[gpio >> 5];
  222. BUG();
  223. return NULL;
  224. }
  225. static inline int get_gpio_index(int gpio)
  226. {
  227. if (cpu_is_omap730())
  228. return gpio & 0x1f;
  229. if (cpu_is_omap24xx())
  230. return gpio & 0x1f;
  231. if (cpu_is_omap34xx())
  232. return gpio & 0x1f;
  233. return gpio & 0x0f;
  234. }
  235. static inline int gpio_valid(int gpio)
  236. {
  237. if (gpio < 0)
  238. return -1;
  239. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  240. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  241. return -1;
  242. return 0;
  243. }
  244. if (cpu_is_omap15xx() && gpio < 16)
  245. return 0;
  246. if ((cpu_is_omap16xx()) && gpio < 64)
  247. return 0;
  248. if (cpu_is_omap730() && gpio < 192)
  249. return 0;
  250. if (cpu_is_omap24xx() && gpio < 128)
  251. return 0;
  252. if (cpu_is_omap34xx() && gpio < 160)
  253. return 0;
  254. return -1;
  255. }
  256. static int check_gpio(int gpio)
  257. {
  258. if (unlikely(gpio_valid(gpio)) < 0) {
  259. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  260. dump_stack();
  261. return -1;
  262. }
  263. return 0;
  264. }
  265. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  266. {
  267. void __iomem *reg = bank->base;
  268. u32 l;
  269. switch (bank->method) {
  270. #ifdef CONFIG_ARCH_OMAP1
  271. case METHOD_MPUIO:
  272. reg += OMAP_MPUIO_IO_CNTL;
  273. break;
  274. #endif
  275. #ifdef CONFIG_ARCH_OMAP15XX
  276. case METHOD_GPIO_1510:
  277. reg += OMAP1510_GPIO_DIR_CONTROL;
  278. break;
  279. #endif
  280. #ifdef CONFIG_ARCH_OMAP16XX
  281. case METHOD_GPIO_1610:
  282. reg += OMAP1610_GPIO_DIRECTION;
  283. break;
  284. #endif
  285. #ifdef CONFIG_ARCH_OMAP730
  286. case METHOD_GPIO_730:
  287. reg += OMAP730_GPIO_DIR_CONTROL;
  288. break;
  289. #endif
  290. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  291. case METHOD_GPIO_24XX:
  292. reg += OMAP24XX_GPIO_OE;
  293. break;
  294. #endif
  295. default:
  296. WARN_ON(1);
  297. return;
  298. }
  299. l = __raw_readl(reg);
  300. if (is_input)
  301. l |= 1 << gpio;
  302. else
  303. l &= ~(1 << gpio);
  304. __raw_writel(l, reg);
  305. }
  306. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  307. {
  308. void __iomem *reg = bank->base;
  309. u32 l = 0;
  310. switch (bank->method) {
  311. #ifdef CONFIG_ARCH_OMAP1
  312. case METHOD_MPUIO:
  313. reg += OMAP_MPUIO_OUTPUT;
  314. l = __raw_readl(reg);
  315. if (enable)
  316. l |= 1 << gpio;
  317. else
  318. l &= ~(1 << gpio);
  319. break;
  320. #endif
  321. #ifdef CONFIG_ARCH_OMAP15XX
  322. case METHOD_GPIO_1510:
  323. reg += OMAP1510_GPIO_DATA_OUTPUT;
  324. l = __raw_readl(reg);
  325. if (enable)
  326. l |= 1 << gpio;
  327. else
  328. l &= ~(1 << gpio);
  329. break;
  330. #endif
  331. #ifdef CONFIG_ARCH_OMAP16XX
  332. case METHOD_GPIO_1610:
  333. if (enable)
  334. reg += OMAP1610_GPIO_SET_DATAOUT;
  335. else
  336. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  337. l = 1 << gpio;
  338. break;
  339. #endif
  340. #ifdef CONFIG_ARCH_OMAP730
  341. case METHOD_GPIO_730:
  342. reg += OMAP730_GPIO_DATA_OUTPUT;
  343. l = __raw_readl(reg);
  344. if (enable)
  345. l |= 1 << gpio;
  346. else
  347. l &= ~(1 << gpio);
  348. break;
  349. #endif
  350. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  351. case METHOD_GPIO_24XX:
  352. if (enable)
  353. reg += OMAP24XX_GPIO_SETDATAOUT;
  354. else
  355. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  356. l = 1 << gpio;
  357. break;
  358. #endif
  359. default:
  360. WARN_ON(1);
  361. return;
  362. }
  363. __raw_writel(l, reg);
  364. }
  365. static int __omap_get_gpio_datain(int gpio)
  366. {
  367. struct gpio_bank *bank;
  368. void __iomem *reg;
  369. if (check_gpio(gpio) < 0)
  370. return -EINVAL;
  371. bank = get_gpio_bank(gpio);
  372. reg = bank->base;
  373. switch (bank->method) {
  374. #ifdef CONFIG_ARCH_OMAP1
  375. case METHOD_MPUIO:
  376. reg += OMAP_MPUIO_INPUT_LATCH;
  377. break;
  378. #endif
  379. #ifdef CONFIG_ARCH_OMAP15XX
  380. case METHOD_GPIO_1510:
  381. reg += OMAP1510_GPIO_DATA_INPUT;
  382. break;
  383. #endif
  384. #ifdef CONFIG_ARCH_OMAP16XX
  385. case METHOD_GPIO_1610:
  386. reg += OMAP1610_GPIO_DATAIN;
  387. break;
  388. #endif
  389. #ifdef CONFIG_ARCH_OMAP730
  390. case METHOD_GPIO_730:
  391. reg += OMAP730_GPIO_DATA_INPUT;
  392. break;
  393. #endif
  394. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  395. case METHOD_GPIO_24XX:
  396. reg += OMAP24XX_GPIO_DATAIN;
  397. break;
  398. #endif
  399. default:
  400. return -EINVAL;
  401. }
  402. return (__raw_readl(reg)
  403. & (1 << get_gpio_index(gpio))) != 0;
  404. }
  405. #define MOD_REG_BIT(reg, bit_mask, set) \
  406. do { \
  407. int l = __raw_readl(base + reg); \
  408. if (set) l |= bit_mask; \
  409. else l &= ~bit_mask; \
  410. __raw_writel(l, base + reg); \
  411. } while(0)
  412. void omap_set_gpio_debounce(int gpio, int enable)
  413. {
  414. struct gpio_bank *bank;
  415. void __iomem *reg;
  416. unsigned long flags;
  417. u32 val, l = 1 << get_gpio_index(gpio);
  418. if (cpu_class_is_omap1())
  419. return;
  420. bank = get_gpio_bank(gpio);
  421. reg = bank->base;
  422. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  423. spin_lock_irqsave(&bank->lock, flags);
  424. val = __raw_readl(reg);
  425. if (enable && !(val & l))
  426. val |= l;
  427. else if (!enable && (val & l))
  428. val &= ~l;
  429. else
  430. goto done;
  431. if (cpu_is_omap34xx()) {
  432. if (enable)
  433. clk_enable(bank->dbck);
  434. else
  435. clk_disable(bank->dbck);
  436. }
  437. __raw_writel(val, reg);
  438. done:
  439. spin_unlock_irqrestore(&bank->lock, flags);
  440. }
  441. EXPORT_SYMBOL(omap_set_gpio_debounce);
  442. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  443. {
  444. struct gpio_bank *bank;
  445. void __iomem *reg;
  446. if (cpu_class_is_omap1())
  447. return;
  448. bank = get_gpio_bank(gpio);
  449. reg = bank->base;
  450. enc_time &= 0xff;
  451. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  452. __raw_writel(enc_time, reg);
  453. }
  454. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  455. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  456. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  457. int trigger)
  458. {
  459. void __iomem *base = bank->base;
  460. u32 gpio_bit = 1 << gpio;
  461. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  462. trigger & IRQ_TYPE_LEVEL_LOW);
  463. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  464. trigger & IRQ_TYPE_LEVEL_HIGH);
  465. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  466. trigger & IRQ_TYPE_EDGE_RISING);
  467. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  468. trigger & IRQ_TYPE_EDGE_FALLING);
  469. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  470. if (trigger != 0)
  471. __raw_writel(1 << gpio, bank->base
  472. + OMAP24XX_GPIO_SETWKUENA);
  473. else
  474. __raw_writel(1 << gpio, bank->base
  475. + OMAP24XX_GPIO_CLEARWKUENA);
  476. } else {
  477. if (trigger != 0)
  478. bank->enabled_non_wakeup_gpios |= gpio_bit;
  479. else
  480. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  481. }
  482. bank->level_mask =
  483. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  484. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  485. }
  486. #endif
  487. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  488. {
  489. void __iomem *reg = bank->base;
  490. u32 l = 0;
  491. switch (bank->method) {
  492. #ifdef CONFIG_ARCH_OMAP1
  493. case METHOD_MPUIO:
  494. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  495. l = __raw_readl(reg);
  496. if (trigger & IRQ_TYPE_EDGE_RISING)
  497. l |= 1 << gpio;
  498. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  499. l &= ~(1 << gpio);
  500. else
  501. goto bad;
  502. break;
  503. #endif
  504. #ifdef CONFIG_ARCH_OMAP15XX
  505. case METHOD_GPIO_1510:
  506. reg += OMAP1510_GPIO_INT_CONTROL;
  507. l = __raw_readl(reg);
  508. if (trigger & IRQ_TYPE_EDGE_RISING)
  509. l |= 1 << gpio;
  510. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  511. l &= ~(1 << gpio);
  512. else
  513. goto bad;
  514. break;
  515. #endif
  516. #ifdef CONFIG_ARCH_OMAP16XX
  517. case METHOD_GPIO_1610:
  518. if (gpio & 0x08)
  519. reg += OMAP1610_GPIO_EDGE_CTRL2;
  520. else
  521. reg += OMAP1610_GPIO_EDGE_CTRL1;
  522. gpio &= 0x07;
  523. l = __raw_readl(reg);
  524. l &= ~(3 << (gpio << 1));
  525. if (trigger & IRQ_TYPE_EDGE_RISING)
  526. l |= 2 << (gpio << 1);
  527. if (trigger & IRQ_TYPE_EDGE_FALLING)
  528. l |= 1 << (gpio << 1);
  529. if (trigger)
  530. /* Enable wake-up during idle for dynamic tick */
  531. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  532. else
  533. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  534. break;
  535. #endif
  536. #ifdef CONFIG_ARCH_OMAP730
  537. case METHOD_GPIO_730:
  538. reg += OMAP730_GPIO_INT_CONTROL;
  539. l = __raw_readl(reg);
  540. if (trigger & IRQ_TYPE_EDGE_RISING)
  541. l |= 1 << gpio;
  542. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  543. l &= ~(1 << gpio);
  544. else
  545. goto bad;
  546. break;
  547. #endif
  548. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  549. case METHOD_GPIO_24XX:
  550. set_24xx_gpio_triggering(bank, gpio, trigger);
  551. break;
  552. #endif
  553. default:
  554. goto bad;
  555. }
  556. __raw_writel(l, reg);
  557. return 0;
  558. bad:
  559. return -EINVAL;
  560. }
  561. static int gpio_irq_type(unsigned irq, unsigned type)
  562. {
  563. struct gpio_bank *bank;
  564. unsigned gpio;
  565. int retval;
  566. unsigned long flags;
  567. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  568. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  569. else
  570. gpio = irq - IH_GPIO_BASE;
  571. if (check_gpio(gpio) < 0)
  572. return -EINVAL;
  573. if (type & ~IRQ_TYPE_SENSE_MASK)
  574. return -EINVAL;
  575. /* OMAP1 allows only only edge triggering */
  576. if (!cpu_class_is_omap2()
  577. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  578. return -EINVAL;
  579. bank = get_irq_chip_data(irq);
  580. spin_lock_irqsave(&bank->lock, flags);
  581. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  582. if (retval == 0) {
  583. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  584. irq_desc[irq].status |= type;
  585. }
  586. spin_unlock_irqrestore(&bank->lock, flags);
  587. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  588. __set_irq_handler_unlocked(irq, handle_level_irq);
  589. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  590. __set_irq_handler_unlocked(irq, handle_edge_irq);
  591. return retval;
  592. }
  593. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  594. {
  595. void __iomem *reg = bank->base;
  596. switch (bank->method) {
  597. #ifdef CONFIG_ARCH_OMAP1
  598. case METHOD_MPUIO:
  599. /* MPUIO irqstatus is reset by reading the status register,
  600. * so do nothing here */
  601. return;
  602. #endif
  603. #ifdef CONFIG_ARCH_OMAP15XX
  604. case METHOD_GPIO_1510:
  605. reg += OMAP1510_GPIO_INT_STATUS;
  606. break;
  607. #endif
  608. #ifdef CONFIG_ARCH_OMAP16XX
  609. case METHOD_GPIO_1610:
  610. reg += OMAP1610_GPIO_IRQSTATUS1;
  611. break;
  612. #endif
  613. #ifdef CONFIG_ARCH_OMAP730
  614. case METHOD_GPIO_730:
  615. reg += OMAP730_GPIO_INT_STATUS;
  616. break;
  617. #endif
  618. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  619. case METHOD_GPIO_24XX:
  620. reg += OMAP24XX_GPIO_IRQSTATUS1;
  621. break;
  622. #endif
  623. default:
  624. WARN_ON(1);
  625. return;
  626. }
  627. __raw_writel(gpio_mask, reg);
  628. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  629. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  630. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  631. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  632. #endif
  633. }
  634. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  635. {
  636. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  637. }
  638. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  639. {
  640. void __iomem *reg = bank->base;
  641. int inv = 0;
  642. u32 l;
  643. u32 mask;
  644. switch (bank->method) {
  645. #ifdef CONFIG_ARCH_OMAP1
  646. case METHOD_MPUIO:
  647. reg += OMAP_MPUIO_GPIO_MASKIT;
  648. mask = 0xffff;
  649. inv = 1;
  650. break;
  651. #endif
  652. #ifdef CONFIG_ARCH_OMAP15XX
  653. case METHOD_GPIO_1510:
  654. reg += OMAP1510_GPIO_INT_MASK;
  655. mask = 0xffff;
  656. inv = 1;
  657. break;
  658. #endif
  659. #ifdef CONFIG_ARCH_OMAP16XX
  660. case METHOD_GPIO_1610:
  661. reg += OMAP1610_GPIO_IRQENABLE1;
  662. mask = 0xffff;
  663. break;
  664. #endif
  665. #ifdef CONFIG_ARCH_OMAP730
  666. case METHOD_GPIO_730:
  667. reg += OMAP730_GPIO_INT_MASK;
  668. mask = 0xffffffff;
  669. inv = 1;
  670. break;
  671. #endif
  672. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  673. case METHOD_GPIO_24XX:
  674. reg += OMAP24XX_GPIO_IRQENABLE1;
  675. mask = 0xffffffff;
  676. break;
  677. #endif
  678. default:
  679. WARN_ON(1);
  680. return 0;
  681. }
  682. l = __raw_readl(reg);
  683. if (inv)
  684. l = ~l;
  685. l &= mask;
  686. return l;
  687. }
  688. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  689. {
  690. void __iomem *reg = bank->base;
  691. u32 l;
  692. switch (bank->method) {
  693. #ifdef CONFIG_ARCH_OMAP1
  694. case METHOD_MPUIO:
  695. reg += OMAP_MPUIO_GPIO_MASKIT;
  696. l = __raw_readl(reg);
  697. if (enable)
  698. l &= ~(gpio_mask);
  699. else
  700. l |= gpio_mask;
  701. break;
  702. #endif
  703. #ifdef CONFIG_ARCH_OMAP15XX
  704. case METHOD_GPIO_1510:
  705. reg += OMAP1510_GPIO_INT_MASK;
  706. l = __raw_readl(reg);
  707. if (enable)
  708. l &= ~(gpio_mask);
  709. else
  710. l |= gpio_mask;
  711. break;
  712. #endif
  713. #ifdef CONFIG_ARCH_OMAP16XX
  714. case METHOD_GPIO_1610:
  715. if (enable)
  716. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  717. else
  718. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  719. l = gpio_mask;
  720. break;
  721. #endif
  722. #ifdef CONFIG_ARCH_OMAP730
  723. case METHOD_GPIO_730:
  724. reg += OMAP730_GPIO_INT_MASK;
  725. l = __raw_readl(reg);
  726. if (enable)
  727. l &= ~(gpio_mask);
  728. else
  729. l |= gpio_mask;
  730. break;
  731. #endif
  732. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  733. case METHOD_GPIO_24XX:
  734. if (enable)
  735. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  736. else
  737. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  738. l = gpio_mask;
  739. break;
  740. #endif
  741. default:
  742. WARN_ON(1);
  743. return;
  744. }
  745. __raw_writel(l, reg);
  746. }
  747. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  748. {
  749. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  750. }
  751. /*
  752. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  753. * 1510 does not seem to have a wake-up register. If JTAG is connected
  754. * to the target, system will wake up always on GPIO events. While
  755. * system is running all registered GPIO interrupts need to have wake-up
  756. * enabled. When system is suspended, only selected GPIO interrupts need
  757. * to have wake-up enabled.
  758. */
  759. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  760. {
  761. unsigned long flags;
  762. switch (bank->method) {
  763. #ifdef CONFIG_ARCH_OMAP16XX
  764. case METHOD_MPUIO:
  765. case METHOD_GPIO_1610:
  766. spin_lock_irqsave(&bank->lock, flags);
  767. if (enable) {
  768. bank->suspend_wakeup |= (1 << gpio);
  769. enable_irq_wake(bank->irq);
  770. } else {
  771. disable_irq_wake(bank->irq);
  772. bank->suspend_wakeup &= ~(1 << gpio);
  773. }
  774. spin_unlock_irqrestore(&bank->lock, flags);
  775. return 0;
  776. #endif
  777. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  778. case METHOD_GPIO_24XX:
  779. if (bank->non_wakeup_gpios & (1 << gpio)) {
  780. printk(KERN_ERR "Unable to modify wakeup on "
  781. "non-wakeup GPIO%d\n",
  782. (bank - gpio_bank) * 32 + gpio);
  783. return -EINVAL;
  784. }
  785. spin_lock_irqsave(&bank->lock, flags);
  786. if (enable) {
  787. bank->suspend_wakeup |= (1 << gpio);
  788. enable_irq_wake(bank->irq);
  789. } else {
  790. disable_irq_wake(bank->irq);
  791. bank->suspend_wakeup &= ~(1 << gpio);
  792. }
  793. spin_unlock_irqrestore(&bank->lock, flags);
  794. return 0;
  795. #endif
  796. default:
  797. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  798. bank->method);
  799. return -EINVAL;
  800. }
  801. }
  802. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  803. {
  804. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  805. _set_gpio_irqenable(bank, gpio, 0);
  806. _clear_gpio_irqstatus(bank, gpio);
  807. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  808. }
  809. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  810. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  811. {
  812. unsigned int gpio = irq - IH_GPIO_BASE;
  813. struct gpio_bank *bank;
  814. int retval;
  815. if (check_gpio(gpio) < 0)
  816. return -ENODEV;
  817. bank = get_irq_chip_data(irq);
  818. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  819. return retval;
  820. }
  821. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  822. {
  823. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  824. unsigned long flags;
  825. spin_lock_irqsave(&bank->lock, flags);
  826. /* Set trigger to none. You need to enable the desired trigger with
  827. * request_irq() or set_irq_type().
  828. */
  829. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  830. #ifdef CONFIG_ARCH_OMAP15XX
  831. if (bank->method == METHOD_GPIO_1510) {
  832. void __iomem *reg;
  833. /* Claim the pin for MPU */
  834. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  835. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  836. }
  837. #endif
  838. spin_unlock_irqrestore(&bank->lock, flags);
  839. return 0;
  840. }
  841. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  842. {
  843. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  844. unsigned long flags;
  845. spin_lock_irqsave(&bank->lock, flags);
  846. #ifdef CONFIG_ARCH_OMAP16XX
  847. if (bank->method == METHOD_GPIO_1610) {
  848. /* Disable wake-up during idle for dynamic tick */
  849. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  850. __raw_writel(1 << offset, reg);
  851. }
  852. #endif
  853. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  854. if (bank->method == METHOD_GPIO_24XX) {
  855. /* Disable wake-up during idle for dynamic tick */
  856. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  857. __raw_writel(1 << offset, reg);
  858. }
  859. #endif
  860. _reset_gpio(bank, bank->chip.base + offset);
  861. spin_unlock_irqrestore(&bank->lock, flags);
  862. }
  863. /*
  864. * We need to unmask the GPIO bank interrupt as soon as possible to
  865. * avoid missing GPIO interrupts for other lines in the bank.
  866. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  867. * in the bank to avoid missing nested interrupts for a GPIO line.
  868. * If we wait to unmask individual GPIO lines in the bank after the
  869. * line's interrupt handler has been run, we may miss some nested
  870. * interrupts.
  871. */
  872. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  873. {
  874. void __iomem *isr_reg = NULL;
  875. u32 isr;
  876. unsigned int gpio_irq;
  877. struct gpio_bank *bank;
  878. u32 retrigger = 0;
  879. int unmasked = 0;
  880. desc->chip->ack(irq);
  881. bank = get_irq_data(irq);
  882. #ifdef CONFIG_ARCH_OMAP1
  883. if (bank->method == METHOD_MPUIO)
  884. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  885. #endif
  886. #ifdef CONFIG_ARCH_OMAP15XX
  887. if (bank->method == METHOD_GPIO_1510)
  888. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  889. #endif
  890. #if defined(CONFIG_ARCH_OMAP16XX)
  891. if (bank->method == METHOD_GPIO_1610)
  892. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  893. #endif
  894. #ifdef CONFIG_ARCH_OMAP730
  895. if (bank->method == METHOD_GPIO_730)
  896. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  897. #endif
  898. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  899. if (bank->method == METHOD_GPIO_24XX)
  900. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  901. #endif
  902. while(1) {
  903. u32 isr_saved, level_mask = 0;
  904. u32 enabled;
  905. enabled = _get_gpio_irqbank_mask(bank);
  906. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  907. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  908. isr &= 0x0000ffff;
  909. if (cpu_class_is_omap2()) {
  910. level_mask = bank->level_mask & enabled;
  911. }
  912. /* clear edge sensitive interrupts before handler(s) are
  913. called so that we don't miss any interrupt occurred while
  914. executing them */
  915. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  916. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  917. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  918. /* if there is only edge sensitive GPIO pin interrupts
  919. configured, we could unmask GPIO bank interrupt immediately */
  920. if (!level_mask && !unmasked) {
  921. unmasked = 1;
  922. desc->chip->unmask(irq);
  923. }
  924. isr |= retrigger;
  925. retrigger = 0;
  926. if (!isr)
  927. break;
  928. gpio_irq = bank->virtual_irq_start;
  929. for (; isr != 0; isr >>= 1, gpio_irq++) {
  930. if (!(isr & 1))
  931. continue;
  932. generic_handle_irq(gpio_irq);
  933. }
  934. }
  935. /* if bank has any level sensitive GPIO pin interrupt
  936. configured, we must unmask the bank interrupt only after
  937. handler(s) are executed in order to avoid spurious bank
  938. interrupt */
  939. if (!unmasked)
  940. desc->chip->unmask(irq);
  941. }
  942. static void gpio_irq_shutdown(unsigned int irq)
  943. {
  944. unsigned int gpio = irq - IH_GPIO_BASE;
  945. struct gpio_bank *bank = get_irq_chip_data(irq);
  946. _reset_gpio(bank, gpio);
  947. }
  948. static void gpio_ack_irq(unsigned int irq)
  949. {
  950. unsigned int gpio = irq - IH_GPIO_BASE;
  951. struct gpio_bank *bank = get_irq_chip_data(irq);
  952. _clear_gpio_irqstatus(bank, gpio);
  953. }
  954. static void gpio_mask_irq(unsigned int irq)
  955. {
  956. unsigned int gpio = irq - IH_GPIO_BASE;
  957. struct gpio_bank *bank = get_irq_chip_data(irq);
  958. _set_gpio_irqenable(bank, gpio, 0);
  959. }
  960. static void gpio_unmask_irq(unsigned int irq)
  961. {
  962. unsigned int gpio = irq - IH_GPIO_BASE;
  963. struct gpio_bank *bank = get_irq_chip_data(irq);
  964. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  965. /* For level-triggered GPIOs, the clearing must be done after
  966. * the HW source is cleared, thus after the handler has run */
  967. if (bank->level_mask & irq_mask) {
  968. _set_gpio_irqenable(bank, gpio, 0);
  969. _clear_gpio_irqstatus(bank, gpio);
  970. }
  971. _set_gpio_irqenable(bank, gpio, 1);
  972. }
  973. static struct irq_chip gpio_irq_chip = {
  974. .name = "GPIO",
  975. .shutdown = gpio_irq_shutdown,
  976. .ack = gpio_ack_irq,
  977. .mask = gpio_mask_irq,
  978. .unmask = gpio_unmask_irq,
  979. .set_type = gpio_irq_type,
  980. .set_wake = gpio_wake_enable,
  981. };
  982. /*---------------------------------------------------------------------*/
  983. #ifdef CONFIG_ARCH_OMAP1
  984. /* MPUIO uses the always-on 32k clock */
  985. static void mpuio_ack_irq(unsigned int irq)
  986. {
  987. /* The ISR is reset automatically, so do nothing here. */
  988. }
  989. static void mpuio_mask_irq(unsigned int irq)
  990. {
  991. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  992. struct gpio_bank *bank = get_irq_chip_data(irq);
  993. _set_gpio_irqenable(bank, gpio, 0);
  994. }
  995. static void mpuio_unmask_irq(unsigned int irq)
  996. {
  997. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  998. struct gpio_bank *bank = get_irq_chip_data(irq);
  999. _set_gpio_irqenable(bank, gpio, 1);
  1000. }
  1001. static struct irq_chip mpuio_irq_chip = {
  1002. .name = "MPUIO",
  1003. .ack = mpuio_ack_irq,
  1004. .mask = mpuio_mask_irq,
  1005. .unmask = mpuio_unmask_irq,
  1006. .set_type = gpio_irq_type,
  1007. #ifdef CONFIG_ARCH_OMAP16XX
  1008. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1009. .set_wake = gpio_wake_enable,
  1010. #endif
  1011. };
  1012. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1013. #ifdef CONFIG_ARCH_OMAP16XX
  1014. #include <linux/platform_device.h>
  1015. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1016. {
  1017. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1018. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1019. unsigned long flags;
  1020. spin_lock_irqsave(&bank->lock, flags);
  1021. bank->saved_wakeup = __raw_readl(mask_reg);
  1022. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1023. spin_unlock_irqrestore(&bank->lock, flags);
  1024. return 0;
  1025. }
  1026. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1027. {
  1028. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1029. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1030. unsigned long flags;
  1031. spin_lock_irqsave(&bank->lock, flags);
  1032. __raw_writel(bank->saved_wakeup, mask_reg);
  1033. spin_unlock_irqrestore(&bank->lock, flags);
  1034. return 0;
  1035. }
  1036. /* use platform_driver for this, now that there's no longer any
  1037. * point to sys_device (other than not disturbing old code).
  1038. */
  1039. static struct platform_driver omap_mpuio_driver = {
  1040. .suspend_late = omap_mpuio_suspend_late,
  1041. .resume_early = omap_mpuio_resume_early,
  1042. .driver = {
  1043. .name = "mpuio",
  1044. },
  1045. };
  1046. static struct platform_device omap_mpuio_device = {
  1047. .name = "mpuio",
  1048. .id = -1,
  1049. .dev = {
  1050. .driver = &omap_mpuio_driver.driver,
  1051. }
  1052. /* could list the /proc/iomem resources */
  1053. };
  1054. static inline void mpuio_init(void)
  1055. {
  1056. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1057. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1058. (void) platform_device_register(&omap_mpuio_device);
  1059. }
  1060. #else
  1061. static inline void mpuio_init(void) {}
  1062. #endif /* 16xx */
  1063. #else
  1064. extern struct irq_chip mpuio_irq_chip;
  1065. #define bank_is_mpuio(bank) 0
  1066. static inline void mpuio_init(void) {}
  1067. #endif
  1068. /*---------------------------------------------------------------------*/
  1069. /* REVISIT these are stupid implementations! replace by ones that
  1070. * don't switch on METHOD_* and which mostly avoid spinlocks
  1071. */
  1072. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1073. {
  1074. struct gpio_bank *bank;
  1075. unsigned long flags;
  1076. bank = container_of(chip, struct gpio_bank, chip);
  1077. spin_lock_irqsave(&bank->lock, flags);
  1078. _set_gpio_direction(bank, offset, 1);
  1079. spin_unlock_irqrestore(&bank->lock, flags);
  1080. return 0;
  1081. }
  1082. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1083. {
  1084. return __omap_get_gpio_datain(chip->base + offset);
  1085. }
  1086. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1087. {
  1088. struct gpio_bank *bank;
  1089. unsigned long flags;
  1090. bank = container_of(chip, struct gpio_bank, chip);
  1091. spin_lock_irqsave(&bank->lock, flags);
  1092. _set_gpio_dataout(bank, offset, value);
  1093. _set_gpio_direction(bank, offset, 0);
  1094. spin_unlock_irqrestore(&bank->lock, flags);
  1095. return 0;
  1096. }
  1097. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1098. {
  1099. struct gpio_bank *bank;
  1100. unsigned long flags;
  1101. bank = container_of(chip, struct gpio_bank, chip);
  1102. spin_lock_irqsave(&bank->lock, flags);
  1103. _set_gpio_dataout(bank, offset, value);
  1104. spin_unlock_irqrestore(&bank->lock, flags);
  1105. }
  1106. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1107. {
  1108. struct gpio_bank *bank;
  1109. bank = container_of(chip, struct gpio_bank, chip);
  1110. return bank->virtual_irq_start + offset;
  1111. }
  1112. /*---------------------------------------------------------------------*/
  1113. static int initialized;
  1114. #if !defined(CONFIG_ARCH_OMAP3)
  1115. static struct clk * gpio_ick;
  1116. #endif
  1117. #if defined(CONFIG_ARCH_OMAP2)
  1118. static struct clk * gpio_fck;
  1119. #endif
  1120. #if defined(CONFIG_ARCH_OMAP2430)
  1121. static struct clk * gpio5_ick;
  1122. static struct clk * gpio5_fck;
  1123. #endif
  1124. #if defined(CONFIG_ARCH_OMAP3)
  1125. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1126. #endif
  1127. /* This lock class tells lockdep that GPIO irqs are in a different
  1128. * category than their parents, so it won't report false recursion.
  1129. */
  1130. static struct lock_class_key gpio_lock_class;
  1131. static int __init _omap_gpio_init(void)
  1132. {
  1133. int i;
  1134. int gpio = 0;
  1135. struct gpio_bank *bank;
  1136. char clk_name[11];
  1137. initialized = 1;
  1138. #if defined(CONFIG_ARCH_OMAP1)
  1139. if (cpu_is_omap15xx()) {
  1140. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1141. if (IS_ERR(gpio_ick))
  1142. printk("Could not get arm_gpio_ck\n");
  1143. else
  1144. clk_enable(gpio_ick);
  1145. }
  1146. #endif
  1147. #if defined(CONFIG_ARCH_OMAP2)
  1148. if (cpu_class_is_omap2()) {
  1149. gpio_ick = clk_get(NULL, "gpios_ick");
  1150. if (IS_ERR(gpio_ick))
  1151. printk("Could not get gpios_ick\n");
  1152. else
  1153. clk_enable(gpio_ick);
  1154. gpio_fck = clk_get(NULL, "gpios_fck");
  1155. if (IS_ERR(gpio_fck))
  1156. printk("Could not get gpios_fck\n");
  1157. else
  1158. clk_enable(gpio_fck);
  1159. /*
  1160. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1161. */
  1162. #if defined(CONFIG_ARCH_OMAP2430)
  1163. if (cpu_is_omap2430()) {
  1164. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1165. if (IS_ERR(gpio5_ick))
  1166. printk("Could not get gpio5_ick\n");
  1167. else
  1168. clk_enable(gpio5_ick);
  1169. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1170. if (IS_ERR(gpio5_fck))
  1171. printk("Could not get gpio5_fck\n");
  1172. else
  1173. clk_enable(gpio5_fck);
  1174. }
  1175. #endif
  1176. }
  1177. #endif
  1178. #if defined(CONFIG_ARCH_OMAP3)
  1179. if (cpu_is_omap34xx()) {
  1180. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1181. sprintf(clk_name, "gpio%d_ick", i + 1);
  1182. gpio_iclks[i] = clk_get(NULL, clk_name);
  1183. if (IS_ERR(gpio_iclks[i]))
  1184. printk(KERN_ERR "Could not get %s\n", clk_name);
  1185. else
  1186. clk_enable(gpio_iclks[i]);
  1187. }
  1188. }
  1189. #endif
  1190. #ifdef CONFIG_ARCH_OMAP15XX
  1191. if (cpu_is_omap15xx()) {
  1192. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1193. gpio_bank_count = 2;
  1194. gpio_bank = gpio_bank_1510;
  1195. }
  1196. #endif
  1197. #if defined(CONFIG_ARCH_OMAP16XX)
  1198. if (cpu_is_omap16xx()) {
  1199. u32 rev;
  1200. gpio_bank_count = 5;
  1201. gpio_bank = gpio_bank_1610;
  1202. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1203. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1204. (rev >> 4) & 0x0f, rev & 0x0f);
  1205. }
  1206. #endif
  1207. #ifdef CONFIG_ARCH_OMAP730
  1208. if (cpu_is_omap730()) {
  1209. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1210. gpio_bank_count = 7;
  1211. gpio_bank = gpio_bank_730;
  1212. }
  1213. #endif
  1214. #ifdef CONFIG_ARCH_OMAP24XX
  1215. if (cpu_is_omap242x()) {
  1216. int rev;
  1217. gpio_bank_count = 4;
  1218. gpio_bank = gpio_bank_242x;
  1219. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1220. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1221. (rev >> 4) & 0x0f, rev & 0x0f);
  1222. }
  1223. if (cpu_is_omap243x()) {
  1224. int rev;
  1225. gpio_bank_count = 5;
  1226. gpio_bank = gpio_bank_243x;
  1227. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1228. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1229. (rev >> 4) & 0x0f, rev & 0x0f);
  1230. }
  1231. #endif
  1232. #ifdef CONFIG_ARCH_OMAP34XX
  1233. if (cpu_is_omap34xx()) {
  1234. int rev;
  1235. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1236. gpio_bank = gpio_bank_34xx;
  1237. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1238. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1239. (rev >> 4) & 0x0f, rev & 0x0f);
  1240. }
  1241. #endif
  1242. for (i = 0; i < gpio_bank_count; i++) {
  1243. int j, gpio_count = 16;
  1244. bank = &gpio_bank[i];
  1245. spin_lock_init(&bank->lock);
  1246. if (bank_is_mpuio(bank))
  1247. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1248. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1249. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1250. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1251. }
  1252. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1253. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1254. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1255. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1256. }
  1257. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1258. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1259. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1260. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1261. }
  1262. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1263. if (bank->method == METHOD_GPIO_24XX) {
  1264. static const u32 non_wakeup_gpios[] = {
  1265. 0xe203ffc0, 0x08700040
  1266. };
  1267. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1268. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1269. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1270. /* Initialize interface clock ungated, module enabled */
  1271. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1272. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1273. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1274. gpio_count = 32;
  1275. }
  1276. #endif
  1277. /* REVISIT eventually switch from OMAP-specific gpio structs
  1278. * over to the generic ones
  1279. */
  1280. bank->chip.request = omap_gpio_request;
  1281. bank->chip.free = omap_gpio_free;
  1282. bank->chip.direction_input = gpio_input;
  1283. bank->chip.get = gpio_get;
  1284. bank->chip.direction_output = gpio_output;
  1285. bank->chip.set = gpio_set;
  1286. bank->chip.to_irq = gpio_2irq;
  1287. if (bank_is_mpuio(bank)) {
  1288. bank->chip.label = "mpuio";
  1289. #ifdef CONFIG_ARCH_OMAP16XX
  1290. bank->chip.dev = &omap_mpuio_device.dev;
  1291. #endif
  1292. bank->chip.base = OMAP_MPUIO(0);
  1293. } else {
  1294. bank->chip.label = "gpio";
  1295. bank->chip.base = gpio;
  1296. gpio += gpio_count;
  1297. }
  1298. bank->chip.ngpio = gpio_count;
  1299. gpiochip_add(&bank->chip);
  1300. for (j = bank->virtual_irq_start;
  1301. j < bank->virtual_irq_start + gpio_count; j++) {
  1302. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1303. set_irq_chip_data(j, bank);
  1304. if (bank_is_mpuio(bank))
  1305. set_irq_chip(j, &mpuio_irq_chip);
  1306. else
  1307. set_irq_chip(j, &gpio_irq_chip);
  1308. set_irq_handler(j, handle_simple_irq);
  1309. set_irq_flags(j, IRQF_VALID);
  1310. }
  1311. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1312. set_irq_data(bank->irq, bank);
  1313. if (cpu_is_omap34xx()) {
  1314. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1315. bank->dbck = clk_get(NULL, clk_name);
  1316. if (IS_ERR(bank->dbck))
  1317. printk(KERN_ERR "Could not get %s\n", clk_name);
  1318. }
  1319. }
  1320. /* Enable system clock for GPIO module.
  1321. * The CAM_CLK_CTRL *is* really the right place. */
  1322. if (cpu_is_omap16xx())
  1323. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1324. /* Enable autoidle for the OCP interface */
  1325. if (cpu_is_omap24xx())
  1326. omap_writel(1 << 0, 0x48019010);
  1327. if (cpu_is_omap34xx())
  1328. omap_writel(1 << 0, 0x48306814);
  1329. return 0;
  1330. }
  1331. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1332. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1333. {
  1334. int i;
  1335. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1336. return 0;
  1337. for (i = 0; i < gpio_bank_count; i++) {
  1338. struct gpio_bank *bank = &gpio_bank[i];
  1339. void __iomem *wake_status;
  1340. void __iomem *wake_clear;
  1341. void __iomem *wake_set;
  1342. unsigned long flags;
  1343. switch (bank->method) {
  1344. #ifdef CONFIG_ARCH_OMAP16XX
  1345. case METHOD_GPIO_1610:
  1346. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1347. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1348. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1349. break;
  1350. #endif
  1351. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1352. case METHOD_GPIO_24XX:
  1353. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1354. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1355. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1356. break;
  1357. #endif
  1358. default:
  1359. continue;
  1360. }
  1361. spin_lock_irqsave(&bank->lock, flags);
  1362. bank->saved_wakeup = __raw_readl(wake_status);
  1363. __raw_writel(0xffffffff, wake_clear);
  1364. __raw_writel(bank->suspend_wakeup, wake_set);
  1365. spin_unlock_irqrestore(&bank->lock, flags);
  1366. }
  1367. return 0;
  1368. }
  1369. static int omap_gpio_resume(struct sys_device *dev)
  1370. {
  1371. int i;
  1372. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1373. return 0;
  1374. for (i = 0; i < gpio_bank_count; i++) {
  1375. struct gpio_bank *bank = &gpio_bank[i];
  1376. void __iomem *wake_clear;
  1377. void __iomem *wake_set;
  1378. unsigned long flags;
  1379. switch (bank->method) {
  1380. #ifdef CONFIG_ARCH_OMAP16XX
  1381. case METHOD_GPIO_1610:
  1382. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1383. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1384. break;
  1385. #endif
  1386. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1387. case METHOD_GPIO_24XX:
  1388. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1389. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1390. break;
  1391. #endif
  1392. default:
  1393. continue;
  1394. }
  1395. spin_lock_irqsave(&bank->lock, flags);
  1396. __raw_writel(0xffffffff, wake_clear);
  1397. __raw_writel(bank->saved_wakeup, wake_set);
  1398. spin_unlock_irqrestore(&bank->lock, flags);
  1399. }
  1400. return 0;
  1401. }
  1402. static struct sysdev_class omap_gpio_sysclass = {
  1403. .name = "gpio",
  1404. .suspend = omap_gpio_suspend,
  1405. .resume = omap_gpio_resume,
  1406. };
  1407. static struct sys_device omap_gpio_device = {
  1408. .id = 0,
  1409. .cls = &omap_gpio_sysclass,
  1410. };
  1411. #endif
  1412. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1413. static int workaround_enabled;
  1414. void omap2_gpio_prepare_for_retention(void)
  1415. {
  1416. int i, c = 0;
  1417. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1418. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1419. for (i = 0; i < gpio_bank_count; i++) {
  1420. struct gpio_bank *bank = &gpio_bank[i];
  1421. u32 l1, l2;
  1422. if (!(bank->enabled_non_wakeup_gpios))
  1423. continue;
  1424. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1425. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1426. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1427. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1428. #endif
  1429. bank->saved_fallingdetect = l1;
  1430. bank->saved_risingdetect = l2;
  1431. l1 &= ~bank->enabled_non_wakeup_gpios;
  1432. l2 &= ~bank->enabled_non_wakeup_gpios;
  1433. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1434. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1435. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1436. #endif
  1437. c++;
  1438. }
  1439. if (!c) {
  1440. workaround_enabled = 0;
  1441. return;
  1442. }
  1443. workaround_enabled = 1;
  1444. }
  1445. void omap2_gpio_resume_after_retention(void)
  1446. {
  1447. int i;
  1448. if (!workaround_enabled)
  1449. return;
  1450. for (i = 0; i < gpio_bank_count; i++) {
  1451. struct gpio_bank *bank = &gpio_bank[i];
  1452. u32 l;
  1453. if (!(bank->enabled_non_wakeup_gpios))
  1454. continue;
  1455. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1456. __raw_writel(bank->saved_fallingdetect,
  1457. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1458. __raw_writel(bank->saved_risingdetect,
  1459. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1460. #endif
  1461. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1462. * state. If so, generate an IRQ by software. This is
  1463. * horribly racy, but it's the best we can do to work around
  1464. * this silicon bug. */
  1465. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1466. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1467. #endif
  1468. l ^= bank->saved_datain;
  1469. l &= bank->non_wakeup_gpios;
  1470. if (l) {
  1471. u32 old0, old1;
  1472. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1473. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1474. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1475. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1476. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1477. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1478. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1479. #endif
  1480. }
  1481. }
  1482. }
  1483. #endif
  1484. /*
  1485. * This may get called early from board specific init
  1486. * for boards that have interrupts routed via FPGA.
  1487. */
  1488. int __init omap_gpio_init(void)
  1489. {
  1490. if (!initialized)
  1491. return _omap_gpio_init();
  1492. else
  1493. return 0;
  1494. }
  1495. static int __init omap_gpio_sysinit(void)
  1496. {
  1497. int ret = 0;
  1498. if (!initialized)
  1499. ret = _omap_gpio_init();
  1500. mpuio_init();
  1501. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1502. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1503. if (ret == 0) {
  1504. ret = sysdev_class_register(&omap_gpio_sysclass);
  1505. if (ret == 0)
  1506. ret = sysdev_register(&omap_gpio_device);
  1507. }
  1508. }
  1509. #endif
  1510. return ret;
  1511. }
  1512. arch_initcall(omap_gpio_sysinit);
  1513. #ifdef CONFIG_DEBUG_FS
  1514. #include <linux/debugfs.h>
  1515. #include <linux/seq_file.h>
  1516. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1517. {
  1518. void __iomem *reg = bank->base;
  1519. switch (bank->method) {
  1520. case METHOD_MPUIO:
  1521. reg += OMAP_MPUIO_IO_CNTL;
  1522. break;
  1523. case METHOD_GPIO_1510:
  1524. reg += OMAP1510_GPIO_DIR_CONTROL;
  1525. break;
  1526. case METHOD_GPIO_1610:
  1527. reg += OMAP1610_GPIO_DIRECTION;
  1528. break;
  1529. case METHOD_GPIO_730:
  1530. reg += OMAP730_GPIO_DIR_CONTROL;
  1531. break;
  1532. case METHOD_GPIO_24XX:
  1533. reg += OMAP24XX_GPIO_OE;
  1534. break;
  1535. }
  1536. return __raw_readl(reg) & mask;
  1537. }
  1538. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1539. {
  1540. unsigned i, j, gpio;
  1541. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1542. struct gpio_bank *bank = gpio_bank + i;
  1543. unsigned bankwidth = 16;
  1544. u32 mask = 1;
  1545. if (bank_is_mpuio(bank))
  1546. gpio = OMAP_MPUIO(0);
  1547. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1548. bankwidth = 32;
  1549. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1550. unsigned irq, value, is_in, irqstat;
  1551. const char *label;
  1552. label = gpiochip_is_requested(&bank->chip, j);
  1553. if (!label)
  1554. continue;
  1555. irq = bank->virtual_irq_start + j;
  1556. value = gpio_get_value(gpio);
  1557. is_in = gpio_is_input(bank, mask);
  1558. if (bank_is_mpuio(bank))
  1559. seq_printf(s, "MPUIO %2d ", j);
  1560. else
  1561. seq_printf(s, "GPIO %3d ", gpio);
  1562. seq_printf(s, "(%-20.20s): %s %s",
  1563. label,
  1564. is_in ? "in " : "out",
  1565. value ? "hi" : "lo");
  1566. /* FIXME for at least omap2, show pullup/pulldown state */
  1567. irqstat = irq_desc[irq].status;
  1568. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || \
  1569. defined(CONFIG_ARCH_OMAP34XX)
  1570. if (is_in && ((bank->suspend_wakeup & mask)
  1571. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1572. char *trigger = NULL;
  1573. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1574. case IRQ_TYPE_EDGE_FALLING:
  1575. trigger = "falling";
  1576. break;
  1577. case IRQ_TYPE_EDGE_RISING:
  1578. trigger = "rising";
  1579. break;
  1580. case IRQ_TYPE_EDGE_BOTH:
  1581. trigger = "bothedge";
  1582. break;
  1583. case IRQ_TYPE_LEVEL_LOW:
  1584. trigger = "low";
  1585. break;
  1586. case IRQ_TYPE_LEVEL_HIGH:
  1587. trigger = "high";
  1588. break;
  1589. case IRQ_TYPE_NONE:
  1590. trigger = "(?)";
  1591. break;
  1592. }
  1593. seq_printf(s, ", irq-%d %-8s%s",
  1594. irq, trigger,
  1595. (bank->suspend_wakeup & mask)
  1596. ? " wakeup" : "");
  1597. }
  1598. #endif
  1599. seq_printf(s, "\n");
  1600. }
  1601. if (bank_is_mpuio(bank)) {
  1602. seq_printf(s, "\n");
  1603. gpio = 0;
  1604. }
  1605. }
  1606. return 0;
  1607. }
  1608. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1609. {
  1610. return single_open(file, dbg_gpio_show, &inode->i_private);
  1611. }
  1612. static const struct file_operations debug_fops = {
  1613. .open = dbg_gpio_open,
  1614. .read = seq_read,
  1615. .llseek = seq_lseek,
  1616. .release = single_release,
  1617. };
  1618. static int __init omap_gpio_debuginit(void)
  1619. {
  1620. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1621. NULL, NULL, &debug_fops);
  1622. return 0;
  1623. }
  1624. late_initcall(omap_gpio_debuginit);
  1625. #endif