dma.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440
  1. /*
  2. * linux/arch/arm/plat-omap/dma.c
  3. *
  4. * Copyright (C) 2003 - 2008 Nokia Corporation
  5. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  6. * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
  7. * Graphics DMA and LCD DMA graphics tranformations
  8. * by Imre Deak <imre.deak@nokia.com>
  9. * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
  10. * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
  11. * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
  12. *
  13. * Support functions for the OMAP internal DMA channels.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License version 2 as
  17. * published by the Free Software Foundation.
  18. *
  19. */
  20. #include <linux/module.h>
  21. #include <linux/init.h>
  22. #include <linux/sched.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/errno.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/io.h>
  28. #include <asm/system.h>
  29. #include <mach/hardware.h>
  30. #include <mach/dma.h>
  31. #include <mach/tc.h>
  32. #undef DEBUG
  33. #ifndef CONFIG_ARCH_OMAP1
  34. enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
  35. DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
  36. };
  37. enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
  38. #endif
  39. #define OMAP_DMA_ACTIVE 0x01
  40. #define OMAP_DMA_CCR_EN (1 << 7)
  41. #define OMAP2_DMA_CSR_CLEAR_MASK 0xffe
  42. #define OMAP_FUNC_MUX_ARM_BASE (0xfffe1000 + 0xec)
  43. static int enable_1510_mode;
  44. struct omap_dma_lch {
  45. int next_lch;
  46. int dev_id;
  47. u16 saved_csr;
  48. u16 enabled_irqs;
  49. const char *dev_name;
  50. void (*callback)(int lch, u16 ch_status, void *data);
  51. void *data;
  52. #ifndef CONFIG_ARCH_OMAP1
  53. /* required for Dynamic chaining */
  54. int prev_linked_ch;
  55. int next_linked_ch;
  56. int state;
  57. int chain_id;
  58. int status;
  59. #endif
  60. long flags;
  61. };
  62. struct dma_link_info {
  63. int *linked_dmach_q;
  64. int no_of_lchs_linked;
  65. int q_count;
  66. int q_tail;
  67. int q_head;
  68. int chain_state;
  69. int chain_mode;
  70. };
  71. static struct dma_link_info *dma_linked_lch;
  72. #ifndef CONFIG_ARCH_OMAP1
  73. /* Chain handling macros */
  74. #define OMAP_DMA_CHAIN_QINIT(chain_id) \
  75. do { \
  76. dma_linked_lch[chain_id].q_head = \
  77. dma_linked_lch[chain_id].q_tail = \
  78. dma_linked_lch[chain_id].q_count = 0; \
  79. } while (0)
  80. #define OMAP_DMA_CHAIN_QFULL(chain_id) \
  81. (dma_linked_lch[chain_id].no_of_lchs_linked == \
  82. dma_linked_lch[chain_id].q_count)
  83. #define OMAP_DMA_CHAIN_QLAST(chain_id) \
  84. do { \
  85. ((dma_linked_lch[chain_id].no_of_lchs_linked-1) == \
  86. dma_linked_lch[chain_id].q_count) \
  87. } while (0)
  88. #define OMAP_DMA_CHAIN_QEMPTY(chain_id) \
  89. (0 == dma_linked_lch[chain_id].q_count)
  90. #define __OMAP_DMA_CHAIN_INCQ(end) \
  91. ((end) = ((end)+1) % dma_linked_lch[chain_id].no_of_lchs_linked)
  92. #define OMAP_DMA_CHAIN_INCQHEAD(chain_id) \
  93. do { \
  94. __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_head); \
  95. dma_linked_lch[chain_id].q_count--; \
  96. } while (0)
  97. #define OMAP_DMA_CHAIN_INCQTAIL(chain_id) \
  98. do { \
  99. __OMAP_DMA_CHAIN_INCQ(dma_linked_lch[chain_id].q_tail); \
  100. dma_linked_lch[chain_id].q_count++; \
  101. } while (0)
  102. #endif
  103. static int dma_lch_count;
  104. static int dma_chan_count;
  105. static spinlock_t dma_chan_lock;
  106. static struct omap_dma_lch *dma_chan;
  107. static void __iomem *omap_dma_base;
  108. static const u8 omap1_dma_irq[OMAP1_LOGICAL_DMA_CH_COUNT] = {
  109. INT_DMA_CH0_6, INT_DMA_CH1_7, INT_DMA_CH2_8, INT_DMA_CH3,
  110. INT_DMA_CH4, INT_DMA_CH5, INT_1610_DMA_CH6, INT_1610_DMA_CH7,
  111. INT_1610_DMA_CH8, INT_1610_DMA_CH9, INT_1610_DMA_CH10,
  112. INT_1610_DMA_CH11, INT_1610_DMA_CH12, INT_1610_DMA_CH13,
  113. INT_1610_DMA_CH14, INT_1610_DMA_CH15, INT_DMA_LCD
  114. };
  115. static inline void disable_lnk(int lch);
  116. static void omap_disable_channel_irq(int lch);
  117. static inline void omap_enable_channel_irq(int lch);
  118. #define REVISIT_24XX() printk(KERN_ERR "FIXME: no %s on 24xx\n", \
  119. __func__);
  120. #define dma_read(reg) \
  121. ({ \
  122. u32 __val; \
  123. if (cpu_class_is_omap1()) \
  124. __val = __raw_readw(omap_dma_base + OMAP1_DMA_##reg); \
  125. else \
  126. __val = __raw_readl(omap_dma_base + OMAP_DMA4_##reg); \
  127. __val; \
  128. })
  129. #define dma_write(val, reg) \
  130. ({ \
  131. if (cpu_class_is_omap1()) \
  132. __raw_writew((u16)(val), omap_dma_base + OMAP1_DMA_##reg); \
  133. else \
  134. __raw_writel((val), omap_dma_base + OMAP_DMA4_##reg); \
  135. })
  136. #ifdef CONFIG_ARCH_OMAP15XX
  137. /* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
  138. int omap_dma_in_1510_mode(void)
  139. {
  140. return enable_1510_mode;
  141. }
  142. #else
  143. #define omap_dma_in_1510_mode() 0
  144. #endif
  145. #ifdef CONFIG_ARCH_OMAP1
  146. static inline int get_gdma_dev(int req)
  147. {
  148. u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
  149. int shift = ((req - 1) % 5) * 6;
  150. return ((omap_readl(reg) >> shift) & 0x3f) + 1;
  151. }
  152. static inline void set_gdma_dev(int req, int dev)
  153. {
  154. u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
  155. int shift = ((req - 1) % 5) * 6;
  156. u32 l;
  157. l = omap_readl(reg);
  158. l &= ~(0x3f << shift);
  159. l |= (dev - 1) << shift;
  160. omap_writel(l, reg);
  161. }
  162. #else
  163. #define set_gdma_dev(req, dev) do {} while (0)
  164. #endif
  165. /* Omap1 only */
  166. static void clear_lch_regs(int lch)
  167. {
  168. int i;
  169. void __iomem *lch_base = omap_dma_base + OMAP1_DMA_CH_BASE(lch);
  170. for (i = 0; i < 0x2c; i += 2)
  171. __raw_writew(0, lch_base + i);
  172. }
  173. void omap_set_dma_priority(int lch, int dst_port, int priority)
  174. {
  175. unsigned long reg;
  176. u32 l;
  177. if (cpu_class_is_omap1()) {
  178. switch (dst_port) {
  179. case OMAP_DMA_PORT_OCP_T1: /* FFFECC00 */
  180. reg = OMAP_TC_OCPT1_PRIOR;
  181. break;
  182. case OMAP_DMA_PORT_OCP_T2: /* FFFECCD0 */
  183. reg = OMAP_TC_OCPT2_PRIOR;
  184. break;
  185. case OMAP_DMA_PORT_EMIFF: /* FFFECC08 */
  186. reg = OMAP_TC_EMIFF_PRIOR;
  187. break;
  188. case OMAP_DMA_PORT_EMIFS: /* FFFECC04 */
  189. reg = OMAP_TC_EMIFS_PRIOR;
  190. break;
  191. default:
  192. BUG();
  193. return;
  194. }
  195. l = omap_readl(reg);
  196. l &= ~(0xf << 8);
  197. l |= (priority & 0xf) << 8;
  198. omap_writel(l, reg);
  199. }
  200. if (cpu_class_is_omap2()) {
  201. u32 ccr;
  202. ccr = dma_read(CCR(lch));
  203. if (priority)
  204. ccr |= (1 << 6);
  205. else
  206. ccr &= ~(1 << 6);
  207. dma_write(ccr, CCR(lch));
  208. }
  209. }
  210. EXPORT_SYMBOL(omap_set_dma_priority);
  211. void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
  212. int frame_count, int sync_mode,
  213. int dma_trigger, int src_or_dst_synch)
  214. {
  215. u32 l;
  216. l = dma_read(CSDP(lch));
  217. l &= ~0x03;
  218. l |= data_type;
  219. dma_write(l, CSDP(lch));
  220. if (cpu_class_is_omap1()) {
  221. u16 ccr;
  222. ccr = dma_read(CCR(lch));
  223. ccr &= ~(1 << 5);
  224. if (sync_mode == OMAP_DMA_SYNC_FRAME)
  225. ccr |= 1 << 5;
  226. dma_write(ccr, CCR(lch));
  227. ccr = dma_read(CCR2(lch));
  228. ccr &= ~(1 << 2);
  229. if (sync_mode == OMAP_DMA_SYNC_BLOCK)
  230. ccr |= 1 << 2;
  231. dma_write(ccr, CCR2(lch));
  232. }
  233. if (cpu_class_is_omap2() && dma_trigger) {
  234. u32 val;
  235. val = dma_read(CCR(lch));
  236. /* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
  237. val &= ~((3 << 19) | 0x1f);
  238. val |= (dma_trigger & ~0x1f) << 14;
  239. val |= dma_trigger & 0x1f;
  240. if (sync_mode & OMAP_DMA_SYNC_FRAME)
  241. val |= 1 << 5;
  242. else
  243. val &= ~(1 << 5);
  244. if (sync_mode & OMAP_DMA_SYNC_BLOCK)
  245. val |= 1 << 18;
  246. else
  247. val &= ~(1 << 18);
  248. if (src_or_dst_synch)
  249. val |= 1 << 24; /* source synch */
  250. else
  251. val &= ~(1 << 24); /* dest synch */
  252. dma_write(val, CCR(lch));
  253. }
  254. dma_write(elem_count, CEN(lch));
  255. dma_write(frame_count, CFN(lch));
  256. }
  257. EXPORT_SYMBOL(omap_set_dma_transfer_params);
  258. void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode, u32 color)
  259. {
  260. u16 w;
  261. BUG_ON(omap_dma_in_1510_mode());
  262. if (cpu_class_is_omap2()) {
  263. REVISIT_24XX();
  264. return;
  265. }
  266. w = dma_read(CCR2(lch));
  267. w &= ~0x03;
  268. switch (mode) {
  269. case OMAP_DMA_CONSTANT_FILL:
  270. w |= 0x01;
  271. break;
  272. case OMAP_DMA_TRANSPARENT_COPY:
  273. w |= 0x02;
  274. break;
  275. case OMAP_DMA_COLOR_DIS:
  276. break;
  277. default:
  278. BUG();
  279. }
  280. dma_write(w, CCR2(lch));
  281. w = dma_read(LCH_CTRL(lch));
  282. w &= ~0x0f;
  283. /* Default is channel type 2D */
  284. if (mode) {
  285. dma_write((u16)color, COLOR_L(lch));
  286. dma_write((u16)(color >> 16), COLOR_U(lch));
  287. w |= 1; /* Channel type G */
  288. }
  289. dma_write(w, LCH_CTRL(lch));
  290. }
  291. EXPORT_SYMBOL(omap_set_dma_color_mode);
  292. void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode)
  293. {
  294. if (cpu_class_is_omap2()) {
  295. u32 csdp;
  296. csdp = dma_read(CSDP(lch));
  297. csdp &= ~(0x3 << 16);
  298. csdp |= (mode << 16);
  299. dma_write(csdp, CSDP(lch));
  300. }
  301. }
  302. EXPORT_SYMBOL(omap_set_dma_write_mode);
  303. void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
  304. {
  305. if (cpu_class_is_omap1() && !cpu_is_omap15xx()) {
  306. u32 l;
  307. l = dma_read(LCH_CTRL(lch));
  308. l &= ~0x7;
  309. l |= mode;
  310. dma_write(l, LCH_CTRL(lch));
  311. }
  312. }
  313. EXPORT_SYMBOL(omap_set_dma_channel_mode);
  314. /* Note that src_port is only for omap1 */
  315. void omap_set_dma_src_params(int lch, int src_port, int src_amode,
  316. unsigned long src_start,
  317. int src_ei, int src_fi)
  318. {
  319. u32 l;
  320. if (cpu_class_is_omap1()) {
  321. u16 w;
  322. w = dma_read(CSDP(lch));
  323. w &= ~(0x1f << 2);
  324. w |= src_port << 2;
  325. dma_write(w, CSDP(lch));
  326. }
  327. l = dma_read(CCR(lch));
  328. l &= ~(0x03 << 12);
  329. l |= src_amode << 12;
  330. dma_write(l, CCR(lch));
  331. if (cpu_class_is_omap1()) {
  332. dma_write(src_start >> 16, CSSA_U(lch));
  333. dma_write((u16)src_start, CSSA_L(lch));
  334. }
  335. if (cpu_class_is_omap2())
  336. dma_write(src_start, CSSA(lch));
  337. dma_write(src_ei, CSEI(lch));
  338. dma_write(src_fi, CSFI(lch));
  339. }
  340. EXPORT_SYMBOL(omap_set_dma_src_params);
  341. void omap_set_dma_params(int lch, struct omap_dma_channel_params *params)
  342. {
  343. omap_set_dma_transfer_params(lch, params->data_type,
  344. params->elem_count, params->frame_count,
  345. params->sync_mode, params->trigger,
  346. params->src_or_dst_synch);
  347. omap_set_dma_src_params(lch, params->src_port,
  348. params->src_amode, params->src_start,
  349. params->src_ei, params->src_fi);
  350. omap_set_dma_dest_params(lch, params->dst_port,
  351. params->dst_amode, params->dst_start,
  352. params->dst_ei, params->dst_fi);
  353. if (params->read_prio || params->write_prio)
  354. omap_dma_set_prio_lch(lch, params->read_prio,
  355. params->write_prio);
  356. }
  357. EXPORT_SYMBOL(omap_set_dma_params);
  358. void omap_set_dma_src_index(int lch, int eidx, int fidx)
  359. {
  360. if (cpu_class_is_omap2())
  361. return;
  362. dma_write(eidx, CSEI(lch));
  363. dma_write(fidx, CSFI(lch));
  364. }
  365. EXPORT_SYMBOL(omap_set_dma_src_index);
  366. void omap_set_dma_src_data_pack(int lch, int enable)
  367. {
  368. u32 l;
  369. l = dma_read(CSDP(lch));
  370. l &= ~(1 << 6);
  371. if (enable)
  372. l |= (1 << 6);
  373. dma_write(l, CSDP(lch));
  374. }
  375. EXPORT_SYMBOL(omap_set_dma_src_data_pack);
  376. void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
  377. {
  378. unsigned int burst = 0;
  379. u32 l;
  380. l = dma_read(CSDP(lch));
  381. l &= ~(0x03 << 7);
  382. switch (burst_mode) {
  383. case OMAP_DMA_DATA_BURST_DIS:
  384. break;
  385. case OMAP_DMA_DATA_BURST_4:
  386. if (cpu_class_is_omap2())
  387. burst = 0x1;
  388. else
  389. burst = 0x2;
  390. break;
  391. case OMAP_DMA_DATA_BURST_8:
  392. if (cpu_class_is_omap2()) {
  393. burst = 0x2;
  394. break;
  395. }
  396. /* not supported by current hardware on OMAP1
  397. * w |= (0x03 << 7);
  398. * fall through
  399. */
  400. case OMAP_DMA_DATA_BURST_16:
  401. if (cpu_class_is_omap2()) {
  402. burst = 0x3;
  403. break;
  404. }
  405. /* OMAP1 don't support burst 16
  406. * fall through
  407. */
  408. default:
  409. BUG();
  410. }
  411. l |= (burst << 7);
  412. dma_write(l, CSDP(lch));
  413. }
  414. EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
  415. /* Note that dest_port is only for OMAP1 */
  416. void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
  417. unsigned long dest_start,
  418. int dst_ei, int dst_fi)
  419. {
  420. u32 l;
  421. if (cpu_class_is_omap1()) {
  422. l = dma_read(CSDP(lch));
  423. l &= ~(0x1f << 9);
  424. l |= dest_port << 9;
  425. dma_write(l, CSDP(lch));
  426. }
  427. l = dma_read(CCR(lch));
  428. l &= ~(0x03 << 14);
  429. l |= dest_amode << 14;
  430. dma_write(l, CCR(lch));
  431. if (cpu_class_is_omap1()) {
  432. dma_write(dest_start >> 16, CDSA_U(lch));
  433. dma_write(dest_start, CDSA_L(lch));
  434. }
  435. if (cpu_class_is_omap2())
  436. dma_write(dest_start, CDSA(lch));
  437. dma_write(dst_ei, CDEI(lch));
  438. dma_write(dst_fi, CDFI(lch));
  439. }
  440. EXPORT_SYMBOL(omap_set_dma_dest_params);
  441. void omap_set_dma_dest_index(int lch, int eidx, int fidx)
  442. {
  443. if (cpu_class_is_omap2())
  444. return;
  445. dma_write(eidx, CDEI(lch));
  446. dma_write(fidx, CDFI(lch));
  447. }
  448. EXPORT_SYMBOL(omap_set_dma_dest_index);
  449. void omap_set_dma_dest_data_pack(int lch, int enable)
  450. {
  451. u32 l;
  452. l = dma_read(CSDP(lch));
  453. l &= ~(1 << 13);
  454. if (enable)
  455. l |= 1 << 13;
  456. dma_write(l, CSDP(lch));
  457. }
  458. EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
  459. void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
  460. {
  461. unsigned int burst = 0;
  462. u32 l;
  463. l = dma_read(CSDP(lch));
  464. l &= ~(0x03 << 14);
  465. switch (burst_mode) {
  466. case OMAP_DMA_DATA_BURST_DIS:
  467. break;
  468. case OMAP_DMA_DATA_BURST_4:
  469. if (cpu_class_is_omap2())
  470. burst = 0x1;
  471. else
  472. burst = 0x2;
  473. break;
  474. case OMAP_DMA_DATA_BURST_8:
  475. if (cpu_class_is_omap2())
  476. burst = 0x2;
  477. else
  478. burst = 0x3;
  479. break;
  480. case OMAP_DMA_DATA_BURST_16:
  481. if (cpu_class_is_omap2()) {
  482. burst = 0x3;
  483. break;
  484. }
  485. /* OMAP1 don't support burst 16
  486. * fall through
  487. */
  488. default:
  489. printk(KERN_ERR "Invalid DMA burst mode\n");
  490. BUG();
  491. return;
  492. }
  493. l |= (burst << 14);
  494. dma_write(l, CSDP(lch));
  495. }
  496. EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
  497. static inline void omap_enable_channel_irq(int lch)
  498. {
  499. u32 status;
  500. /* Clear CSR */
  501. if (cpu_class_is_omap1())
  502. status = dma_read(CSR(lch));
  503. else if (cpu_class_is_omap2())
  504. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
  505. /* Enable some nice interrupts. */
  506. dma_write(dma_chan[lch].enabled_irqs, CICR(lch));
  507. }
  508. static void omap_disable_channel_irq(int lch)
  509. {
  510. if (cpu_class_is_omap2())
  511. dma_write(0, CICR(lch));
  512. }
  513. void omap_enable_dma_irq(int lch, u16 bits)
  514. {
  515. dma_chan[lch].enabled_irqs |= bits;
  516. }
  517. EXPORT_SYMBOL(omap_enable_dma_irq);
  518. void omap_disable_dma_irq(int lch, u16 bits)
  519. {
  520. dma_chan[lch].enabled_irqs &= ~bits;
  521. }
  522. EXPORT_SYMBOL(omap_disable_dma_irq);
  523. static inline void enable_lnk(int lch)
  524. {
  525. u32 l;
  526. l = dma_read(CLNK_CTRL(lch));
  527. if (cpu_class_is_omap1())
  528. l &= ~(1 << 14);
  529. /* Set the ENABLE_LNK bits */
  530. if (dma_chan[lch].next_lch != -1)
  531. l = dma_chan[lch].next_lch | (1 << 15);
  532. #ifndef CONFIG_ARCH_OMAP1
  533. if (cpu_class_is_omap2())
  534. if (dma_chan[lch].next_linked_ch != -1)
  535. l = dma_chan[lch].next_linked_ch | (1 << 15);
  536. #endif
  537. dma_write(l, CLNK_CTRL(lch));
  538. }
  539. static inline void disable_lnk(int lch)
  540. {
  541. u32 l;
  542. l = dma_read(CLNK_CTRL(lch));
  543. /* Disable interrupts */
  544. if (cpu_class_is_omap1()) {
  545. dma_write(0, CICR(lch));
  546. /* Set the STOP_LNK bit */
  547. l |= 1 << 14;
  548. }
  549. if (cpu_class_is_omap2()) {
  550. omap_disable_channel_irq(lch);
  551. /* Clear the ENABLE_LNK bit */
  552. l &= ~(1 << 15);
  553. }
  554. dma_write(l, CLNK_CTRL(lch));
  555. dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
  556. }
  557. static inline void omap2_enable_irq_lch(int lch)
  558. {
  559. u32 val;
  560. if (!cpu_class_is_omap2())
  561. return;
  562. val = dma_read(IRQENABLE_L0);
  563. val |= 1 << lch;
  564. dma_write(val, IRQENABLE_L0);
  565. }
  566. int omap_request_dma(int dev_id, const char *dev_name,
  567. void (*callback)(int lch, u16 ch_status, void *data),
  568. void *data, int *dma_ch_out)
  569. {
  570. int ch, free_ch = -1;
  571. unsigned long flags;
  572. struct omap_dma_lch *chan;
  573. spin_lock_irqsave(&dma_chan_lock, flags);
  574. for (ch = 0; ch < dma_chan_count; ch++) {
  575. if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
  576. free_ch = ch;
  577. if (dev_id == 0)
  578. break;
  579. }
  580. }
  581. if (free_ch == -1) {
  582. spin_unlock_irqrestore(&dma_chan_lock, flags);
  583. return -EBUSY;
  584. }
  585. chan = dma_chan + free_ch;
  586. chan->dev_id = dev_id;
  587. if (cpu_class_is_omap1())
  588. clear_lch_regs(free_ch);
  589. if (cpu_class_is_omap2())
  590. omap_clear_dma(free_ch);
  591. spin_unlock_irqrestore(&dma_chan_lock, flags);
  592. chan->dev_name = dev_name;
  593. chan->callback = callback;
  594. chan->data = data;
  595. chan->flags = 0;
  596. #ifndef CONFIG_ARCH_OMAP1
  597. if (cpu_class_is_omap2()) {
  598. chan->chain_id = -1;
  599. chan->next_linked_ch = -1;
  600. }
  601. #endif
  602. chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
  603. if (cpu_class_is_omap1())
  604. chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
  605. else if (cpu_class_is_omap2())
  606. chan->enabled_irqs |= OMAP2_DMA_MISALIGNED_ERR_IRQ |
  607. OMAP2_DMA_TRANS_ERR_IRQ;
  608. if (cpu_is_omap16xx()) {
  609. /* If the sync device is set, configure it dynamically. */
  610. if (dev_id != 0) {
  611. set_gdma_dev(free_ch + 1, dev_id);
  612. dev_id = free_ch + 1;
  613. }
  614. /*
  615. * Disable the 1510 compatibility mode and set the sync device
  616. * id.
  617. */
  618. dma_write(dev_id | (1 << 10), CCR(free_ch));
  619. } else if (cpu_is_omap730() || cpu_is_omap15xx()) {
  620. dma_write(dev_id, CCR(free_ch));
  621. }
  622. if (cpu_class_is_omap2()) {
  623. omap2_enable_irq_lch(free_ch);
  624. omap_enable_channel_irq(free_ch);
  625. /* Clear the CSR register and IRQ status register */
  626. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(free_ch));
  627. dma_write(1 << free_ch, IRQSTATUS_L0);
  628. }
  629. *dma_ch_out = free_ch;
  630. return 0;
  631. }
  632. EXPORT_SYMBOL(omap_request_dma);
  633. void omap_free_dma(int lch)
  634. {
  635. unsigned long flags;
  636. spin_lock_irqsave(&dma_chan_lock, flags);
  637. if (dma_chan[lch].dev_id == -1) {
  638. pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
  639. lch);
  640. spin_unlock_irqrestore(&dma_chan_lock, flags);
  641. return;
  642. }
  643. dma_chan[lch].dev_id = -1;
  644. dma_chan[lch].next_lch = -1;
  645. dma_chan[lch].callback = NULL;
  646. spin_unlock_irqrestore(&dma_chan_lock, flags);
  647. if (cpu_class_is_omap1()) {
  648. /* Disable all DMA interrupts for the channel. */
  649. dma_write(0, CICR(lch));
  650. /* Make sure the DMA transfer is stopped. */
  651. dma_write(0, CCR(lch));
  652. }
  653. if (cpu_class_is_omap2()) {
  654. u32 val;
  655. /* Disable interrupts */
  656. val = dma_read(IRQENABLE_L0);
  657. val &= ~(1 << lch);
  658. dma_write(val, IRQENABLE_L0);
  659. /* Clear the CSR register and IRQ status register */
  660. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(lch));
  661. dma_write(1 << lch, IRQSTATUS_L0);
  662. /* Disable all DMA interrupts for the channel. */
  663. dma_write(0, CICR(lch));
  664. /* Make sure the DMA transfer is stopped. */
  665. dma_write(0, CCR(lch));
  666. omap_clear_dma(lch);
  667. }
  668. }
  669. EXPORT_SYMBOL(omap_free_dma);
  670. /**
  671. * @brief omap_dma_set_global_params : Set global priority settings for dma
  672. *
  673. * @param arb_rate
  674. * @param max_fifo_depth
  675. * @param tparams - Number of thereads to reserve : DMA_THREAD_RESERVE_NORM
  676. * DMA_THREAD_RESERVE_ONET
  677. * DMA_THREAD_RESERVE_TWOT
  678. * DMA_THREAD_RESERVE_THREET
  679. */
  680. void
  681. omap_dma_set_global_params(int arb_rate, int max_fifo_depth, int tparams)
  682. {
  683. u32 reg;
  684. if (!cpu_class_is_omap2()) {
  685. printk(KERN_ERR "FIXME: no %s on 15xx/16xx\n", __func__);
  686. return;
  687. }
  688. if (arb_rate == 0)
  689. arb_rate = 1;
  690. reg = (arb_rate & 0xff) << 16;
  691. reg |= (0xff & max_fifo_depth);
  692. dma_write(reg, GCR);
  693. }
  694. EXPORT_SYMBOL(omap_dma_set_global_params);
  695. /**
  696. * @brief omap_dma_set_prio_lch : Set channel wise priority settings
  697. *
  698. * @param lch
  699. * @param read_prio - Read priority
  700. * @param write_prio - Write priority
  701. * Both of the above can be set with one of the following values :
  702. * DMA_CH_PRIO_HIGH/DMA_CH_PRIO_LOW
  703. */
  704. int
  705. omap_dma_set_prio_lch(int lch, unsigned char read_prio,
  706. unsigned char write_prio)
  707. {
  708. u32 l;
  709. if (unlikely((lch < 0 || lch >= dma_lch_count))) {
  710. printk(KERN_ERR "Invalid channel id\n");
  711. return -EINVAL;
  712. }
  713. l = dma_read(CCR(lch));
  714. l &= ~((1 << 6) | (1 << 26));
  715. if (cpu_is_omap2430() || cpu_is_omap34xx())
  716. l |= ((read_prio & 0x1) << 6) | ((write_prio & 0x1) << 26);
  717. else
  718. l |= ((read_prio & 0x1) << 6);
  719. dma_write(l, CCR(lch));
  720. return 0;
  721. }
  722. EXPORT_SYMBOL(omap_dma_set_prio_lch);
  723. /*
  724. * Clears any DMA state so the DMA engine is ready to restart with new buffers
  725. * through omap_start_dma(). Any buffers in flight are discarded.
  726. */
  727. void omap_clear_dma(int lch)
  728. {
  729. unsigned long flags;
  730. local_irq_save(flags);
  731. if (cpu_class_is_omap1()) {
  732. u32 l;
  733. l = dma_read(CCR(lch));
  734. l &= ~OMAP_DMA_CCR_EN;
  735. dma_write(l, CCR(lch));
  736. /* Clear pending interrupts */
  737. l = dma_read(CSR(lch));
  738. }
  739. if (cpu_class_is_omap2()) {
  740. int i;
  741. void __iomem *lch_base = omap_dma_base + OMAP_DMA4_CH_BASE(lch);
  742. for (i = 0; i < 0x44; i += 4)
  743. __raw_writel(0, lch_base + i);
  744. }
  745. local_irq_restore(flags);
  746. }
  747. EXPORT_SYMBOL(omap_clear_dma);
  748. void omap_start_dma(int lch)
  749. {
  750. u32 l;
  751. if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
  752. int next_lch, cur_lch;
  753. char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
  754. dma_chan_link_map[lch] = 1;
  755. /* Set the link register of the first channel */
  756. enable_lnk(lch);
  757. memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
  758. cur_lch = dma_chan[lch].next_lch;
  759. do {
  760. next_lch = dma_chan[cur_lch].next_lch;
  761. /* The loop case: we've been here already */
  762. if (dma_chan_link_map[cur_lch])
  763. break;
  764. /* Mark the current channel */
  765. dma_chan_link_map[cur_lch] = 1;
  766. enable_lnk(cur_lch);
  767. omap_enable_channel_irq(cur_lch);
  768. cur_lch = next_lch;
  769. } while (next_lch != -1);
  770. } else if (cpu_class_is_omap2()) {
  771. /* Errata: Need to write lch even if not using chaining */
  772. dma_write(lch, CLNK_CTRL(lch));
  773. }
  774. omap_enable_channel_irq(lch);
  775. l = dma_read(CCR(lch));
  776. /*
  777. * Errata: On ES2.0 BUFFERING disable must be set.
  778. * This will always fail on ES1.0
  779. */
  780. if (cpu_is_omap24xx())
  781. l |= OMAP_DMA_CCR_EN;
  782. l |= OMAP_DMA_CCR_EN;
  783. dma_write(l, CCR(lch));
  784. dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
  785. }
  786. EXPORT_SYMBOL(omap_start_dma);
  787. void omap_stop_dma(int lch)
  788. {
  789. u32 l;
  790. if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
  791. int next_lch, cur_lch = lch;
  792. char dma_chan_link_map[OMAP_DMA4_LOGICAL_DMA_CH_COUNT];
  793. memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
  794. do {
  795. /* The loop case: we've been here already */
  796. if (dma_chan_link_map[cur_lch])
  797. break;
  798. /* Mark the current channel */
  799. dma_chan_link_map[cur_lch] = 1;
  800. disable_lnk(cur_lch);
  801. next_lch = dma_chan[cur_lch].next_lch;
  802. cur_lch = next_lch;
  803. } while (next_lch != -1);
  804. return;
  805. }
  806. /* Disable all interrupts on the channel */
  807. if (cpu_class_is_omap1())
  808. dma_write(0, CICR(lch));
  809. l = dma_read(CCR(lch));
  810. l &= ~OMAP_DMA_CCR_EN;
  811. dma_write(l, CCR(lch));
  812. dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
  813. }
  814. EXPORT_SYMBOL(omap_stop_dma);
  815. /*
  816. * Allows changing the DMA callback function or data. This may be needed if
  817. * the driver shares a single DMA channel for multiple dma triggers.
  818. */
  819. int omap_set_dma_callback(int lch,
  820. void (*callback)(int lch, u16 ch_status, void *data),
  821. void *data)
  822. {
  823. unsigned long flags;
  824. if (lch < 0)
  825. return -ENODEV;
  826. spin_lock_irqsave(&dma_chan_lock, flags);
  827. if (dma_chan[lch].dev_id == -1) {
  828. printk(KERN_ERR "DMA callback for not set for free channel\n");
  829. spin_unlock_irqrestore(&dma_chan_lock, flags);
  830. return -EINVAL;
  831. }
  832. dma_chan[lch].callback = callback;
  833. dma_chan[lch].data = data;
  834. spin_unlock_irqrestore(&dma_chan_lock, flags);
  835. return 0;
  836. }
  837. EXPORT_SYMBOL(omap_set_dma_callback);
  838. /*
  839. * Returns current physical source address for the given DMA channel.
  840. * If the channel is running the caller must disable interrupts prior calling
  841. * this function and process the returned value before re-enabling interrupt to
  842. * prevent races with the interrupt handler. Note that in continuous mode there
  843. * is a chance for CSSA_L register overflow inbetween the two reads resulting
  844. * in incorrect return value.
  845. */
  846. dma_addr_t omap_get_dma_src_pos(int lch)
  847. {
  848. dma_addr_t offset = 0;
  849. if (cpu_is_omap15xx())
  850. offset = dma_read(CPC(lch));
  851. else
  852. offset = dma_read(CSAC(lch));
  853. /*
  854. * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  855. * read before the DMA controller finished disabling the channel.
  856. */
  857. if (!cpu_is_omap15xx() && offset == 0)
  858. offset = dma_read(CSAC(lch));
  859. if (cpu_class_is_omap1())
  860. offset |= (dma_read(CSSA_U(lch)) << 16);
  861. return offset;
  862. }
  863. EXPORT_SYMBOL(omap_get_dma_src_pos);
  864. /*
  865. * Returns current physical destination address for the given DMA channel.
  866. * If the channel is running the caller must disable interrupts prior calling
  867. * this function and process the returned value before re-enabling interrupt to
  868. * prevent races with the interrupt handler. Note that in continuous mode there
  869. * is a chance for CDSA_L register overflow inbetween the two reads resulting
  870. * in incorrect return value.
  871. */
  872. dma_addr_t omap_get_dma_dst_pos(int lch)
  873. {
  874. dma_addr_t offset = 0;
  875. if (cpu_is_omap15xx())
  876. offset = dma_read(CPC(lch));
  877. else
  878. offset = dma_read(CDAC(lch));
  879. /*
  880. * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
  881. * read before the DMA controller finished disabling the channel.
  882. */
  883. if (!cpu_is_omap15xx() && offset == 0)
  884. offset = dma_read(CDAC(lch));
  885. if (cpu_class_is_omap1())
  886. offset |= (dma_read(CDSA_U(lch)) << 16);
  887. return offset;
  888. }
  889. EXPORT_SYMBOL(omap_get_dma_dst_pos);
  890. int omap_get_dma_active_status(int lch)
  891. {
  892. return (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN) != 0;
  893. }
  894. EXPORT_SYMBOL(omap_get_dma_active_status);
  895. int omap_dma_running(void)
  896. {
  897. int lch;
  898. /* Check if LCD DMA is running */
  899. if (cpu_is_omap16xx())
  900. if (omap_readw(OMAP1610_DMA_LCD_CCR) & OMAP_DMA_CCR_EN)
  901. return 1;
  902. for (lch = 0; lch < dma_chan_count; lch++)
  903. if (dma_read(CCR(lch)) & OMAP_DMA_CCR_EN)
  904. return 1;
  905. return 0;
  906. }
  907. /*
  908. * lch_queue DMA will start right after lch_head one is finished.
  909. * For this DMA link to start, you still need to start (see omap_start_dma)
  910. * the first one. That will fire up the entire queue.
  911. */
  912. void omap_dma_link_lch(int lch_head, int lch_queue)
  913. {
  914. if (omap_dma_in_1510_mode()) {
  915. printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
  916. BUG();
  917. return;
  918. }
  919. if ((dma_chan[lch_head].dev_id == -1) ||
  920. (dma_chan[lch_queue].dev_id == -1)) {
  921. printk(KERN_ERR "omap_dma: trying to link "
  922. "non requested channels\n");
  923. dump_stack();
  924. }
  925. dma_chan[lch_head].next_lch = lch_queue;
  926. }
  927. EXPORT_SYMBOL(omap_dma_link_lch);
  928. /*
  929. * Once the DMA queue is stopped, we can destroy it.
  930. */
  931. void omap_dma_unlink_lch(int lch_head, int lch_queue)
  932. {
  933. if (omap_dma_in_1510_mode()) {
  934. printk(KERN_ERR "DMA linking is not supported in 1510 mode\n");
  935. BUG();
  936. return;
  937. }
  938. if (dma_chan[lch_head].next_lch != lch_queue ||
  939. dma_chan[lch_head].next_lch == -1) {
  940. printk(KERN_ERR "omap_dma: trying to unlink "
  941. "non linked channels\n");
  942. dump_stack();
  943. }
  944. if ((dma_chan[lch_head].flags & OMAP_DMA_ACTIVE) ||
  945. (dma_chan[lch_head].flags & OMAP_DMA_ACTIVE)) {
  946. printk(KERN_ERR "omap_dma: You need to stop the DMA channels "
  947. "before unlinking\n");
  948. dump_stack();
  949. }
  950. dma_chan[lch_head].next_lch = -1;
  951. }
  952. EXPORT_SYMBOL(omap_dma_unlink_lch);
  953. /*----------------------------------------------------------------------------*/
  954. #ifndef CONFIG_ARCH_OMAP1
  955. /* Create chain of DMA channesls */
  956. static void create_dma_lch_chain(int lch_head, int lch_queue)
  957. {
  958. u32 l;
  959. /* Check if this is the first link in chain */
  960. if (dma_chan[lch_head].next_linked_ch == -1) {
  961. dma_chan[lch_head].next_linked_ch = lch_queue;
  962. dma_chan[lch_head].prev_linked_ch = lch_queue;
  963. dma_chan[lch_queue].next_linked_ch = lch_head;
  964. dma_chan[lch_queue].prev_linked_ch = lch_head;
  965. }
  966. /* a link exists, link the new channel in circular chain */
  967. else {
  968. dma_chan[lch_queue].next_linked_ch =
  969. dma_chan[lch_head].next_linked_ch;
  970. dma_chan[lch_queue].prev_linked_ch = lch_head;
  971. dma_chan[lch_head].next_linked_ch = lch_queue;
  972. dma_chan[dma_chan[lch_queue].next_linked_ch].prev_linked_ch =
  973. lch_queue;
  974. }
  975. l = dma_read(CLNK_CTRL(lch_head));
  976. l &= ~(0x1f);
  977. l |= lch_queue;
  978. dma_write(l, CLNK_CTRL(lch_head));
  979. l = dma_read(CLNK_CTRL(lch_queue));
  980. l &= ~(0x1f);
  981. l |= (dma_chan[lch_queue].next_linked_ch);
  982. dma_write(l, CLNK_CTRL(lch_queue));
  983. }
  984. /**
  985. * @brief omap_request_dma_chain : Request a chain of DMA channels
  986. *
  987. * @param dev_id - Device id using the dma channel
  988. * @param dev_name - Device name
  989. * @param callback - Call back function
  990. * @chain_id -
  991. * @no_of_chans - Number of channels requested
  992. * @chain_mode - Dynamic or static chaining : OMAP_DMA_STATIC_CHAIN
  993. * OMAP_DMA_DYNAMIC_CHAIN
  994. * @params - Channel parameters
  995. *
  996. * @return - Succes : 0
  997. * Failure: -EINVAL/-ENOMEM
  998. */
  999. int omap_request_dma_chain(int dev_id, const char *dev_name,
  1000. void (*callback) (int chain_id, u16 ch_status,
  1001. void *data),
  1002. int *chain_id, int no_of_chans, int chain_mode,
  1003. struct omap_dma_channel_params params)
  1004. {
  1005. int *channels;
  1006. int i, err;
  1007. /* Is the chain mode valid ? */
  1008. if (chain_mode != OMAP_DMA_STATIC_CHAIN
  1009. && chain_mode != OMAP_DMA_DYNAMIC_CHAIN) {
  1010. printk(KERN_ERR "Invalid chain mode requested\n");
  1011. return -EINVAL;
  1012. }
  1013. if (unlikely((no_of_chans < 1
  1014. || no_of_chans > dma_lch_count))) {
  1015. printk(KERN_ERR "Invalid Number of channels requested\n");
  1016. return -EINVAL;
  1017. }
  1018. /* Allocate a queue to maintain the status of the channels
  1019. * in the chain */
  1020. channels = kmalloc(sizeof(*channels) * no_of_chans, GFP_KERNEL);
  1021. if (channels == NULL) {
  1022. printk(KERN_ERR "omap_dma: No memory for channel queue\n");
  1023. return -ENOMEM;
  1024. }
  1025. /* request and reserve DMA channels for the chain */
  1026. for (i = 0; i < no_of_chans; i++) {
  1027. err = omap_request_dma(dev_id, dev_name,
  1028. callback, NULL, &channels[i]);
  1029. if (err < 0) {
  1030. int j;
  1031. for (j = 0; j < i; j++)
  1032. omap_free_dma(channels[j]);
  1033. kfree(channels);
  1034. printk(KERN_ERR "omap_dma: Request failed %d\n", err);
  1035. return err;
  1036. }
  1037. dma_chan[channels[i]].prev_linked_ch = -1;
  1038. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1039. /*
  1040. * Allowing client drivers to set common parameters now,
  1041. * so that later only relevant (src_start, dest_start
  1042. * and element count) can be set
  1043. */
  1044. omap_set_dma_params(channels[i], &params);
  1045. }
  1046. *chain_id = channels[0];
  1047. dma_linked_lch[*chain_id].linked_dmach_q = channels;
  1048. dma_linked_lch[*chain_id].chain_mode = chain_mode;
  1049. dma_linked_lch[*chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
  1050. dma_linked_lch[*chain_id].no_of_lchs_linked = no_of_chans;
  1051. for (i = 0; i < no_of_chans; i++)
  1052. dma_chan[channels[i]].chain_id = *chain_id;
  1053. /* Reset the Queue pointers */
  1054. OMAP_DMA_CHAIN_QINIT(*chain_id);
  1055. /* Set up the chain */
  1056. if (no_of_chans == 1)
  1057. create_dma_lch_chain(channels[0], channels[0]);
  1058. else {
  1059. for (i = 0; i < (no_of_chans - 1); i++)
  1060. create_dma_lch_chain(channels[i], channels[i + 1]);
  1061. }
  1062. return 0;
  1063. }
  1064. EXPORT_SYMBOL(omap_request_dma_chain);
  1065. /**
  1066. * @brief omap_modify_dma_chain_param : Modify the chain's params - Modify the
  1067. * params after setting it. Dont do this while dma is running!!
  1068. *
  1069. * @param chain_id - Chained logical channel id.
  1070. * @param params
  1071. *
  1072. * @return - Success : 0
  1073. * Failure : -EINVAL
  1074. */
  1075. int omap_modify_dma_chain_params(int chain_id,
  1076. struct omap_dma_channel_params params)
  1077. {
  1078. int *channels;
  1079. u32 i;
  1080. /* Check for input params */
  1081. if (unlikely((chain_id < 0
  1082. || chain_id >= dma_lch_count))) {
  1083. printk(KERN_ERR "Invalid chain id\n");
  1084. return -EINVAL;
  1085. }
  1086. /* Check if the chain exists */
  1087. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1088. printk(KERN_ERR "Chain doesn't exists\n");
  1089. return -EINVAL;
  1090. }
  1091. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1092. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1093. /*
  1094. * Allowing client drivers to set common parameters now,
  1095. * so that later only relevant (src_start, dest_start
  1096. * and element count) can be set
  1097. */
  1098. omap_set_dma_params(channels[i], &params);
  1099. }
  1100. return 0;
  1101. }
  1102. EXPORT_SYMBOL(omap_modify_dma_chain_params);
  1103. /**
  1104. * @brief omap_free_dma_chain - Free all the logical channels in a chain.
  1105. *
  1106. * @param chain_id
  1107. *
  1108. * @return - Success : 0
  1109. * Failure : -EINVAL
  1110. */
  1111. int omap_free_dma_chain(int chain_id)
  1112. {
  1113. int *channels;
  1114. u32 i;
  1115. /* Check for input params */
  1116. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1117. printk(KERN_ERR "Invalid chain id\n");
  1118. return -EINVAL;
  1119. }
  1120. /* Check if the chain exists */
  1121. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1122. printk(KERN_ERR "Chain doesn't exists\n");
  1123. return -EINVAL;
  1124. }
  1125. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1126. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1127. dma_chan[channels[i]].next_linked_ch = -1;
  1128. dma_chan[channels[i]].prev_linked_ch = -1;
  1129. dma_chan[channels[i]].chain_id = -1;
  1130. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1131. omap_free_dma(channels[i]);
  1132. }
  1133. kfree(channels);
  1134. dma_linked_lch[chain_id].linked_dmach_q = NULL;
  1135. dma_linked_lch[chain_id].chain_mode = -1;
  1136. dma_linked_lch[chain_id].chain_state = -1;
  1137. return (0);
  1138. }
  1139. EXPORT_SYMBOL(omap_free_dma_chain);
  1140. /**
  1141. * @brief omap_dma_chain_status - Check if the chain is in
  1142. * active / inactive state.
  1143. * @param chain_id
  1144. *
  1145. * @return - Success : OMAP_DMA_CHAIN_ACTIVE/OMAP_DMA_CHAIN_INACTIVE
  1146. * Failure : -EINVAL
  1147. */
  1148. int omap_dma_chain_status(int chain_id)
  1149. {
  1150. /* Check for input params */
  1151. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1152. printk(KERN_ERR "Invalid chain id\n");
  1153. return -EINVAL;
  1154. }
  1155. /* Check if the chain exists */
  1156. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1157. printk(KERN_ERR "Chain doesn't exists\n");
  1158. return -EINVAL;
  1159. }
  1160. pr_debug("CHAINID=%d, qcnt=%d\n", chain_id,
  1161. dma_linked_lch[chain_id].q_count);
  1162. if (OMAP_DMA_CHAIN_QEMPTY(chain_id))
  1163. return OMAP_DMA_CHAIN_INACTIVE;
  1164. return OMAP_DMA_CHAIN_ACTIVE;
  1165. }
  1166. EXPORT_SYMBOL(omap_dma_chain_status);
  1167. /**
  1168. * @brief omap_dma_chain_a_transfer - Get a free channel from a chain,
  1169. * set the params and start the transfer.
  1170. *
  1171. * @param chain_id
  1172. * @param src_start - buffer start address
  1173. * @param dest_start - Dest address
  1174. * @param elem_count
  1175. * @param frame_count
  1176. * @param callbk_data - channel callback parameter data.
  1177. *
  1178. * @return - Success : 0
  1179. * Failure: -EINVAL/-EBUSY
  1180. */
  1181. int omap_dma_chain_a_transfer(int chain_id, int src_start, int dest_start,
  1182. int elem_count, int frame_count, void *callbk_data)
  1183. {
  1184. int *channels;
  1185. u32 l, lch;
  1186. int start_dma = 0;
  1187. /*
  1188. * if buffer size is less than 1 then there is
  1189. * no use of starting the chain
  1190. */
  1191. if (elem_count < 1) {
  1192. printk(KERN_ERR "Invalid buffer size\n");
  1193. return -EINVAL;
  1194. }
  1195. /* Check for input params */
  1196. if (unlikely((chain_id < 0
  1197. || chain_id >= dma_lch_count))) {
  1198. printk(KERN_ERR "Invalid chain id\n");
  1199. return -EINVAL;
  1200. }
  1201. /* Check if the chain exists */
  1202. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1203. printk(KERN_ERR "Chain doesn't exist\n");
  1204. return -EINVAL;
  1205. }
  1206. /* Check if all the channels in chain are in use */
  1207. if (OMAP_DMA_CHAIN_QFULL(chain_id))
  1208. return -EBUSY;
  1209. /* Frame count may be negative in case of indexed transfers */
  1210. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1211. /* Get a free channel */
  1212. lch = channels[dma_linked_lch[chain_id].q_tail];
  1213. /* Store the callback data */
  1214. dma_chan[lch].data = callbk_data;
  1215. /* Increment the q_tail */
  1216. OMAP_DMA_CHAIN_INCQTAIL(chain_id);
  1217. /* Set the params to the free channel */
  1218. if (src_start != 0)
  1219. dma_write(src_start, CSSA(lch));
  1220. if (dest_start != 0)
  1221. dma_write(dest_start, CDSA(lch));
  1222. /* Write the buffer size */
  1223. dma_write(elem_count, CEN(lch));
  1224. dma_write(frame_count, CFN(lch));
  1225. /*
  1226. * If the chain is dynamically linked,
  1227. * then we may have to start the chain if its not active
  1228. */
  1229. if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_DYNAMIC_CHAIN) {
  1230. /*
  1231. * In Dynamic chain, if the chain is not started,
  1232. * queue the channel
  1233. */
  1234. if (dma_linked_lch[chain_id].chain_state ==
  1235. DMA_CHAIN_NOTSTARTED) {
  1236. /* Enable the link in previous channel */
  1237. if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
  1238. DMA_CH_QUEUED)
  1239. enable_lnk(dma_chan[lch].prev_linked_ch);
  1240. dma_chan[lch].state = DMA_CH_QUEUED;
  1241. }
  1242. /*
  1243. * Chain is already started, make sure its active,
  1244. * if not then start the chain
  1245. */
  1246. else {
  1247. start_dma = 1;
  1248. if (dma_chan[dma_chan[lch].prev_linked_ch].state ==
  1249. DMA_CH_STARTED) {
  1250. enable_lnk(dma_chan[lch].prev_linked_ch);
  1251. dma_chan[lch].state = DMA_CH_QUEUED;
  1252. start_dma = 0;
  1253. if (0 == ((1 << 7) & dma_read(
  1254. CCR(dma_chan[lch].prev_linked_ch)))) {
  1255. disable_lnk(dma_chan[lch].
  1256. prev_linked_ch);
  1257. pr_debug("\n prev ch is stopped\n");
  1258. start_dma = 1;
  1259. }
  1260. }
  1261. else if (dma_chan[dma_chan[lch].prev_linked_ch].state
  1262. == DMA_CH_QUEUED) {
  1263. enable_lnk(dma_chan[lch].prev_linked_ch);
  1264. dma_chan[lch].state = DMA_CH_QUEUED;
  1265. start_dma = 0;
  1266. }
  1267. omap_enable_channel_irq(lch);
  1268. l = dma_read(CCR(lch));
  1269. if ((0 == (l & (1 << 24))))
  1270. l &= ~(1 << 25);
  1271. else
  1272. l |= (1 << 25);
  1273. if (start_dma == 1) {
  1274. if (0 == (l & (1 << 7))) {
  1275. l |= (1 << 7);
  1276. dma_chan[lch].state = DMA_CH_STARTED;
  1277. pr_debug("starting %d\n", lch);
  1278. dma_write(l, CCR(lch));
  1279. } else
  1280. start_dma = 0;
  1281. } else {
  1282. if (0 == (l & (1 << 7)))
  1283. dma_write(l, CCR(lch));
  1284. }
  1285. dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
  1286. }
  1287. }
  1288. return 0;
  1289. }
  1290. EXPORT_SYMBOL(omap_dma_chain_a_transfer);
  1291. /**
  1292. * @brief omap_start_dma_chain_transfers - Start the chain
  1293. *
  1294. * @param chain_id
  1295. *
  1296. * @return - Success : 0
  1297. * Failure : -EINVAL/-EBUSY
  1298. */
  1299. int omap_start_dma_chain_transfers(int chain_id)
  1300. {
  1301. int *channels;
  1302. u32 l, i;
  1303. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1304. printk(KERN_ERR "Invalid chain id\n");
  1305. return -EINVAL;
  1306. }
  1307. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1308. if (dma_linked_lch[channels[0]].chain_state == DMA_CHAIN_STARTED) {
  1309. printk(KERN_ERR "Chain is already started\n");
  1310. return -EBUSY;
  1311. }
  1312. if (dma_linked_lch[chain_id].chain_mode == OMAP_DMA_STATIC_CHAIN) {
  1313. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked;
  1314. i++) {
  1315. enable_lnk(channels[i]);
  1316. omap_enable_channel_irq(channels[i]);
  1317. }
  1318. } else {
  1319. omap_enable_channel_irq(channels[0]);
  1320. }
  1321. l = dma_read(CCR(channels[0]));
  1322. l |= (1 << 7);
  1323. dma_linked_lch[chain_id].chain_state = DMA_CHAIN_STARTED;
  1324. dma_chan[channels[0]].state = DMA_CH_STARTED;
  1325. if ((0 == (l & (1 << 24))))
  1326. l &= ~(1 << 25);
  1327. else
  1328. l |= (1 << 25);
  1329. dma_write(l, CCR(channels[0]));
  1330. dma_chan[channels[0]].flags |= OMAP_DMA_ACTIVE;
  1331. return 0;
  1332. }
  1333. EXPORT_SYMBOL(omap_start_dma_chain_transfers);
  1334. /**
  1335. * @brief omap_stop_dma_chain_transfers - Stop the dma transfer of a chain.
  1336. *
  1337. * @param chain_id
  1338. *
  1339. * @return - Success : 0
  1340. * Failure : EINVAL
  1341. */
  1342. int omap_stop_dma_chain_transfers(int chain_id)
  1343. {
  1344. int *channels;
  1345. u32 l, i;
  1346. u32 sys_cf;
  1347. /* Check for input params */
  1348. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1349. printk(KERN_ERR "Invalid chain id\n");
  1350. return -EINVAL;
  1351. }
  1352. /* Check if the chain exists */
  1353. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1354. printk(KERN_ERR "Chain doesn't exists\n");
  1355. return -EINVAL;
  1356. }
  1357. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1358. /*
  1359. * DMA Errata:
  1360. * Special programming model needed to disable DMA before end of block
  1361. */
  1362. sys_cf = dma_read(OCP_SYSCONFIG);
  1363. l = sys_cf;
  1364. /* Middle mode reg set no Standby */
  1365. l &= ~((1 << 12)|(1 << 13));
  1366. dma_write(l, OCP_SYSCONFIG);
  1367. for (i = 0; i < dma_linked_lch[chain_id].no_of_lchs_linked; i++) {
  1368. /* Stop the Channel transmission */
  1369. l = dma_read(CCR(channels[i]));
  1370. l &= ~(1 << 7);
  1371. dma_write(l, CCR(channels[i]));
  1372. /* Disable the link in all the channels */
  1373. disable_lnk(channels[i]);
  1374. dma_chan[channels[i]].state = DMA_CH_NOTSTARTED;
  1375. }
  1376. dma_linked_lch[chain_id].chain_state = DMA_CHAIN_NOTSTARTED;
  1377. /* Reset the Queue pointers */
  1378. OMAP_DMA_CHAIN_QINIT(chain_id);
  1379. /* Errata - put in the old value */
  1380. dma_write(sys_cf, OCP_SYSCONFIG);
  1381. return 0;
  1382. }
  1383. EXPORT_SYMBOL(omap_stop_dma_chain_transfers);
  1384. /* Get the index of the ongoing DMA in chain */
  1385. /**
  1386. * @brief omap_get_dma_chain_index - Get the element and frame index
  1387. * of the ongoing DMA in chain
  1388. *
  1389. * @param chain_id
  1390. * @param ei - Element index
  1391. * @param fi - Frame index
  1392. *
  1393. * @return - Success : 0
  1394. * Failure : -EINVAL
  1395. */
  1396. int omap_get_dma_chain_index(int chain_id, int *ei, int *fi)
  1397. {
  1398. int lch;
  1399. int *channels;
  1400. /* Check for input params */
  1401. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1402. printk(KERN_ERR "Invalid chain id\n");
  1403. return -EINVAL;
  1404. }
  1405. /* Check if the chain exists */
  1406. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1407. printk(KERN_ERR "Chain doesn't exists\n");
  1408. return -EINVAL;
  1409. }
  1410. if ((!ei) || (!fi))
  1411. return -EINVAL;
  1412. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1413. /* Get the current channel */
  1414. lch = channels[dma_linked_lch[chain_id].q_head];
  1415. *ei = dma_read(CCEN(lch));
  1416. *fi = dma_read(CCFN(lch));
  1417. return 0;
  1418. }
  1419. EXPORT_SYMBOL(omap_get_dma_chain_index);
  1420. /**
  1421. * @brief omap_get_dma_chain_dst_pos - Get the destination position of the
  1422. * ongoing DMA in chain
  1423. *
  1424. * @param chain_id
  1425. *
  1426. * @return - Success : Destination position
  1427. * Failure : -EINVAL
  1428. */
  1429. int omap_get_dma_chain_dst_pos(int chain_id)
  1430. {
  1431. int lch;
  1432. int *channels;
  1433. /* Check for input params */
  1434. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1435. printk(KERN_ERR "Invalid chain id\n");
  1436. return -EINVAL;
  1437. }
  1438. /* Check if the chain exists */
  1439. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1440. printk(KERN_ERR "Chain doesn't exists\n");
  1441. return -EINVAL;
  1442. }
  1443. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1444. /* Get the current channel */
  1445. lch = channels[dma_linked_lch[chain_id].q_head];
  1446. return dma_read(CDAC(lch));
  1447. }
  1448. EXPORT_SYMBOL(omap_get_dma_chain_dst_pos);
  1449. /**
  1450. * @brief omap_get_dma_chain_src_pos - Get the source position
  1451. * of the ongoing DMA in chain
  1452. * @param chain_id
  1453. *
  1454. * @return - Success : Destination position
  1455. * Failure : -EINVAL
  1456. */
  1457. int omap_get_dma_chain_src_pos(int chain_id)
  1458. {
  1459. int lch;
  1460. int *channels;
  1461. /* Check for input params */
  1462. if (unlikely((chain_id < 0 || chain_id >= dma_lch_count))) {
  1463. printk(KERN_ERR "Invalid chain id\n");
  1464. return -EINVAL;
  1465. }
  1466. /* Check if the chain exists */
  1467. if (dma_linked_lch[chain_id].linked_dmach_q == NULL) {
  1468. printk(KERN_ERR "Chain doesn't exists\n");
  1469. return -EINVAL;
  1470. }
  1471. channels = dma_linked_lch[chain_id].linked_dmach_q;
  1472. /* Get the current channel */
  1473. lch = channels[dma_linked_lch[chain_id].q_head];
  1474. return dma_read(CSAC(lch));
  1475. }
  1476. EXPORT_SYMBOL(omap_get_dma_chain_src_pos);
  1477. #endif /* ifndef CONFIG_ARCH_OMAP1 */
  1478. /*----------------------------------------------------------------------------*/
  1479. #ifdef CONFIG_ARCH_OMAP1
  1480. static int omap1_dma_handle_ch(int ch)
  1481. {
  1482. u32 csr;
  1483. if (enable_1510_mode && ch >= 6) {
  1484. csr = dma_chan[ch].saved_csr;
  1485. dma_chan[ch].saved_csr = 0;
  1486. } else
  1487. csr = dma_read(CSR(ch));
  1488. if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
  1489. dma_chan[ch + 6].saved_csr = csr >> 7;
  1490. csr &= 0x7f;
  1491. }
  1492. if ((csr & 0x3f) == 0)
  1493. return 0;
  1494. if (unlikely(dma_chan[ch].dev_id == -1)) {
  1495. printk(KERN_WARNING "Spurious interrupt from DMA channel "
  1496. "%d (CSR %04x)\n", ch, csr);
  1497. return 0;
  1498. }
  1499. if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
  1500. printk(KERN_WARNING "DMA timeout with device %d\n",
  1501. dma_chan[ch].dev_id);
  1502. if (unlikely(csr & OMAP_DMA_DROP_IRQ))
  1503. printk(KERN_WARNING "DMA synchronization event drop occurred "
  1504. "with device %d\n", dma_chan[ch].dev_id);
  1505. if (likely(csr & OMAP_DMA_BLOCK_IRQ))
  1506. dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
  1507. if (likely(dma_chan[ch].callback != NULL))
  1508. dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
  1509. return 1;
  1510. }
  1511. static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
  1512. {
  1513. int ch = ((int) dev_id) - 1;
  1514. int handled = 0;
  1515. for (;;) {
  1516. int handled_now = 0;
  1517. handled_now += omap1_dma_handle_ch(ch);
  1518. if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
  1519. handled_now += omap1_dma_handle_ch(ch + 6);
  1520. if (!handled_now)
  1521. break;
  1522. handled += handled_now;
  1523. }
  1524. return handled ? IRQ_HANDLED : IRQ_NONE;
  1525. }
  1526. #else
  1527. #define omap1_dma_irq_handler NULL
  1528. #endif
  1529. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1530. static int omap2_dma_handle_ch(int ch)
  1531. {
  1532. u32 status = dma_read(CSR(ch));
  1533. if (!status) {
  1534. if (printk_ratelimit())
  1535. printk(KERN_WARNING "Spurious DMA IRQ for lch %d\n",
  1536. ch);
  1537. dma_write(1 << ch, IRQSTATUS_L0);
  1538. return 0;
  1539. }
  1540. if (unlikely(dma_chan[ch].dev_id == -1)) {
  1541. if (printk_ratelimit())
  1542. printk(KERN_WARNING "IRQ %04x for non-allocated DMA"
  1543. "channel %d\n", status, ch);
  1544. return 0;
  1545. }
  1546. if (unlikely(status & OMAP_DMA_DROP_IRQ))
  1547. printk(KERN_INFO
  1548. "DMA synchronization event drop occurred with device "
  1549. "%d\n", dma_chan[ch].dev_id);
  1550. if (unlikely(status & OMAP2_DMA_TRANS_ERR_IRQ)) {
  1551. printk(KERN_INFO "DMA transaction error with device %d\n",
  1552. dma_chan[ch].dev_id);
  1553. if (cpu_class_is_omap2()) {
  1554. /* Errata: sDMA Channel is not disabled
  1555. * after a transaction error. So we explicitely
  1556. * disable the channel
  1557. */
  1558. u32 ccr;
  1559. ccr = dma_read(CCR(ch));
  1560. ccr &= ~OMAP_DMA_CCR_EN;
  1561. dma_write(ccr, CCR(ch));
  1562. dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
  1563. }
  1564. }
  1565. if (unlikely(status & OMAP2_DMA_SECURE_ERR_IRQ))
  1566. printk(KERN_INFO "DMA secure error with device %d\n",
  1567. dma_chan[ch].dev_id);
  1568. if (unlikely(status & OMAP2_DMA_MISALIGNED_ERR_IRQ))
  1569. printk(KERN_INFO "DMA misaligned error with device %d\n",
  1570. dma_chan[ch].dev_id);
  1571. dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR(ch));
  1572. dma_write(1 << ch, IRQSTATUS_L0);
  1573. /* If the ch is not chained then chain_id will be -1 */
  1574. if (dma_chan[ch].chain_id != -1) {
  1575. int chain_id = dma_chan[ch].chain_id;
  1576. dma_chan[ch].state = DMA_CH_NOTSTARTED;
  1577. if (dma_read(CLNK_CTRL(ch)) & (1 << 15))
  1578. dma_chan[dma_chan[ch].next_linked_ch].state =
  1579. DMA_CH_STARTED;
  1580. if (dma_linked_lch[chain_id].chain_mode ==
  1581. OMAP_DMA_DYNAMIC_CHAIN)
  1582. disable_lnk(ch);
  1583. if (!OMAP_DMA_CHAIN_QEMPTY(chain_id))
  1584. OMAP_DMA_CHAIN_INCQHEAD(chain_id);
  1585. status = dma_read(CSR(ch));
  1586. }
  1587. dma_write(status, CSR(ch));
  1588. if (likely(dma_chan[ch].callback != NULL))
  1589. dma_chan[ch].callback(ch, status, dma_chan[ch].data);
  1590. return 0;
  1591. }
  1592. /* STATUS register count is from 1-32 while our is 0-31 */
  1593. static irqreturn_t omap2_dma_irq_handler(int irq, void *dev_id)
  1594. {
  1595. u32 val;
  1596. int i;
  1597. val = dma_read(IRQSTATUS_L0);
  1598. if (val == 0) {
  1599. if (printk_ratelimit())
  1600. printk(KERN_WARNING "Spurious DMA IRQ\n");
  1601. return IRQ_HANDLED;
  1602. }
  1603. for (i = 0; i < dma_lch_count && val != 0; i++) {
  1604. if (val & 1)
  1605. omap2_dma_handle_ch(i);
  1606. val >>= 1;
  1607. }
  1608. return IRQ_HANDLED;
  1609. }
  1610. static struct irqaction omap24xx_dma_irq = {
  1611. .name = "DMA",
  1612. .handler = omap2_dma_irq_handler,
  1613. .flags = IRQF_DISABLED
  1614. };
  1615. #else
  1616. static struct irqaction omap24xx_dma_irq;
  1617. #endif
  1618. /*----------------------------------------------------------------------------*/
  1619. static struct lcd_dma_info {
  1620. spinlock_t lock;
  1621. int reserved;
  1622. void (*callback)(u16 status, void *data);
  1623. void *cb_data;
  1624. int active;
  1625. unsigned long addr, size;
  1626. int rotate, data_type, xres, yres;
  1627. int vxres;
  1628. int mirror;
  1629. int xscale, yscale;
  1630. int ext_ctrl;
  1631. int src_port;
  1632. int single_transfer;
  1633. } lcd_dma;
  1634. void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
  1635. int data_type)
  1636. {
  1637. lcd_dma.addr = addr;
  1638. lcd_dma.data_type = data_type;
  1639. lcd_dma.xres = fb_xres;
  1640. lcd_dma.yres = fb_yres;
  1641. }
  1642. EXPORT_SYMBOL(omap_set_lcd_dma_b1);
  1643. void omap_set_lcd_dma_src_port(int port)
  1644. {
  1645. lcd_dma.src_port = port;
  1646. }
  1647. void omap_set_lcd_dma_ext_controller(int external)
  1648. {
  1649. lcd_dma.ext_ctrl = external;
  1650. }
  1651. EXPORT_SYMBOL(omap_set_lcd_dma_ext_controller);
  1652. void omap_set_lcd_dma_single_transfer(int single)
  1653. {
  1654. lcd_dma.single_transfer = single;
  1655. }
  1656. EXPORT_SYMBOL(omap_set_lcd_dma_single_transfer);
  1657. void omap_set_lcd_dma_b1_rotation(int rotate)
  1658. {
  1659. if (omap_dma_in_1510_mode()) {
  1660. printk(KERN_ERR "DMA rotation is not supported in 1510 mode\n");
  1661. BUG();
  1662. return;
  1663. }
  1664. lcd_dma.rotate = rotate;
  1665. }
  1666. EXPORT_SYMBOL(omap_set_lcd_dma_b1_rotation);
  1667. void omap_set_lcd_dma_b1_mirror(int mirror)
  1668. {
  1669. if (omap_dma_in_1510_mode()) {
  1670. printk(KERN_ERR "DMA mirror is not supported in 1510 mode\n");
  1671. BUG();
  1672. }
  1673. lcd_dma.mirror = mirror;
  1674. }
  1675. EXPORT_SYMBOL(omap_set_lcd_dma_b1_mirror);
  1676. void omap_set_lcd_dma_b1_vxres(unsigned long vxres)
  1677. {
  1678. if (omap_dma_in_1510_mode()) {
  1679. printk(KERN_ERR "DMA virtual resulotion is not supported "
  1680. "in 1510 mode\n");
  1681. BUG();
  1682. }
  1683. lcd_dma.vxres = vxres;
  1684. }
  1685. EXPORT_SYMBOL(omap_set_lcd_dma_b1_vxres);
  1686. void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale)
  1687. {
  1688. if (omap_dma_in_1510_mode()) {
  1689. printk(KERN_ERR "DMA scale is not supported in 1510 mode\n");
  1690. BUG();
  1691. }
  1692. lcd_dma.xscale = xscale;
  1693. lcd_dma.yscale = yscale;
  1694. }
  1695. EXPORT_SYMBOL(omap_set_lcd_dma_b1_scale);
  1696. static void set_b1_regs(void)
  1697. {
  1698. unsigned long top, bottom;
  1699. int es;
  1700. u16 w;
  1701. unsigned long en, fn;
  1702. long ei, fi;
  1703. unsigned long vxres;
  1704. unsigned int xscale, yscale;
  1705. switch (lcd_dma.data_type) {
  1706. case OMAP_DMA_DATA_TYPE_S8:
  1707. es = 1;
  1708. break;
  1709. case OMAP_DMA_DATA_TYPE_S16:
  1710. es = 2;
  1711. break;
  1712. case OMAP_DMA_DATA_TYPE_S32:
  1713. es = 4;
  1714. break;
  1715. default:
  1716. BUG();
  1717. return;
  1718. }
  1719. vxres = lcd_dma.vxres ? lcd_dma.vxres : lcd_dma.xres;
  1720. xscale = lcd_dma.xscale ? lcd_dma.xscale : 1;
  1721. yscale = lcd_dma.yscale ? lcd_dma.yscale : 1;
  1722. BUG_ON(vxres < lcd_dma.xres);
  1723. #define PIXADDR(x, y) (lcd_dma.addr + \
  1724. ((y) * vxres * yscale + (x) * xscale) * es)
  1725. #define PIXSTEP(sx, sy, dx, dy) (PIXADDR(dx, dy) - PIXADDR(sx, sy) - es + 1)
  1726. switch (lcd_dma.rotate) {
  1727. case 0:
  1728. if (!lcd_dma.mirror) {
  1729. top = PIXADDR(0, 0);
  1730. bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1731. /* 1510 DMA requires the bottom address to be 2 more
  1732. * than the actual last memory access location. */
  1733. if (omap_dma_in_1510_mode() &&
  1734. lcd_dma.data_type == OMAP_DMA_DATA_TYPE_S32)
  1735. bottom += 2;
  1736. ei = PIXSTEP(0, 0, 1, 0);
  1737. fi = PIXSTEP(lcd_dma.xres - 1, 0, 0, 1);
  1738. } else {
  1739. top = PIXADDR(lcd_dma.xres - 1, 0);
  1740. bottom = PIXADDR(0, lcd_dma.yres - 1);
  1741. ei = PIXSTEP(1, 0, 0, 0);
  1742. fi = PIXSTEP(0, 0, lcd_dma.xres - 1, 1);
  1743. }
  1744. en = lcd_dma.xres;
  1745. fn = lcd_dma.yres;
  1746. break;
  1747. case 90:
  1748. if (!lcd_dma.mirror) {
  1749. top = PIXADDR(0, lcd_dma.yres - 1);
  1750. bottom = PIXADDR(lcd_dma.xres - 1, 0);
  1751. ei = PIXSTEP(0, 1, 0, 0);
  1752. fi = PIXSTEP(0, 0, 1, lcd_dma.yres - 1);
  1753. } else {
  1754. top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1755. bottom = PIXADDR(0, 0);
  1756. ei = PIXSTEP(0, 1, 0, 0);
  1757. fi = PIXSTEP(1, 0, 0, lcd_dma.yres - 1);
  1758. }
  1759. en = lcd_dma.yres;
  1760. fn = lcd_dma.xres;
  1761. break;
  1762. case 180:
  1763. if (!lcd_dma.mirror) {
  1764. top = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1765. bottom = PIXADDR(0, 0);
  1766. ei = PIXSTEP(1, 0, 0, 0);
  1767. fi = PIXSTEP(0, 1, lcd_dma.xres - 1, 0);
  1768. } else {
  1769. top = PIXADDR(0, lcd_dma.yres - 1);
  1770. bottom = PIXADDR(lcd_dma.xres - 1, 0);
  1771. ei = PIXSTEP(0, 0, 1, 0);
  1772. fi = PIXSTEP(lcd_dma.xres - 1, 1, 0, 0);
  1773. }
  1774. en = lcd_dma.xres;
  1775. fn = lcd_dma.yres;
  1776. break;
  1777. case 270:
  1778. if (!lcd_dma.mirror) {
  1779. top = PIXADDR(lcd_dma.xres - 1, 0);
  1780. bottom = PIXADDR(0, lcd_dma.yres - 1);
  1781. ei = PIXSTEP(0, 0, 0, 1);
  1782. fi = PIXSTEP(1, lcd_dma.yres - 1, 0, 0);
  1783. } else {
  1784. top = PIXADDR(0, 0);
  1785. bottom = PIXADDR(lcd_dma.xres - 1, lcd_dma.yres - 1);
  1786. ei = PIXSTEP(0, 0, 0, 1);
  1787. fi = PIXSTEP(0, lcd_dma.yres - 1, 1, 0);
  1788. }
  1789. en = lcd_dma.yres;
  1790. fn = lcd_dma.xres;
  1791. break;
  1792. default:
  1793. BUG();
  1794. return; /* Suppress warning about uninitialized vars */
  1795. }
  1796. if (omap_dma_in_1510_mode()) {
  1797. omap_writew(top >> 16, OMAP1510_DMA_LCD_TOP_F1_U);
  1798. omap_writew(top, OMAP1510_DMA_LCD_TOP_F1_L);
  1799. omap_writew(bottom >> 16, OMAP1510_DMA_LCD_BOT_F1_U);
  1800. omap_writew(bottom, OMAP1510_DMA_LCD_BOT_F1_L);
  1801. return;
  1802. }
  1803. /* 1610 regs */
  1804. omap_writew(top >> 16, OMAP1610_DMA_LCD_TOP_B1_U);
  1805. omap_writew(top, OMAP1610_DMA_LCD_TOP_B1_L);
  1806. omap_writew(bottom >> 16, OMAP1610_DMA_LCD_BOT_B1_U);
  1807. omap_writew(bottom, OMAP1610_DMA_LCD_BOT_B1_L);
  1808. omap_writew(en, OMAP1610_DMA_LCD_SRC_EN_B1);
  1809. omap_writew(fn, OMAP1610_DMA_LCD_SRC_FN_B1);
  1810. w = omap_readw(OMAP1610_DMA_LCD_CSDP);
  1811. w &= ~0x03;
  1812. w |= lcd_dma.data_type;
  1813. omap_writew(w, OMAP1610_DMA_LCD_CSDP);
  1814. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1815. /* Always set the source port as SDRAM for now*/
  1816. w &= ~(0x03 << 6);
  1817. if (lcd_dma.callback != NULL)
  1818. w |= 1 << 1; /* Block interrupt enable */
  1819. else
  1820. w &= ~(1 << 1);
  1821. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1822. if (!(lcd_dma.rotate || lcd_dma.mirror ||
  1823. lcd_dma.vxres || lcd_dma.xscale || lcd_dma.yscale))
  1824. return;
  1825. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1826. /* Set the double-indexed addressing mode */
  1827. w |= (0x03 << 12);
  1828. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1829. omap_writew(ei, OMAP1610_DMA_LCD_SRC_EI_B1);
  1830. omap_writew(fi >> 16, OMAP1610_DMA_LCD_SRC_FI_B1_U);
  1831. omap_writew(fi, OMAP1610_DMA_LCD_SRC_FI_B1_L);
  1832. }
  1833. static irqreturn_t lcd_dma_irq_handler(int irq, void *dev_id)
  1834. {
  1835. u16 w;
  1836. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1837. if (unlikely(!(w & (1 << 3)))) {
  1838. printk(KERN_WARNING "Spurious LCD DMA IRQ\n");
  1839. return IRQ_NONE;
  1840. }
  1841. /* Ack the IRQ */
  1842. w |= (1 << 3);
  1843. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1844. lcd_dma.active = 0;
  1845. if (lcd_dma.callback != NULL)
  1846. lcd_dma.callback(w, lcd_dma.cb_data);
  1847. return IRQ_HANDLED;
  1848. }
  1849. int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
  1850. void *data)
  1851. {
  1852. spin_lock_irq(&lcd_dma.lock);
  1853. if (lcd_dma.reserved) {
  1854. spin_unlock_irq(&lcd_dma.lock);
  1855. printk(KERN_ERR "LCD DMA channel already reserved\n");
  1856. BUG();
  1857. return -EBUSY;
  1858. }
  1859. lcd_dma.reserved = 1;
  1860. spin_unlock_irq(&lcd_dma.lock);
  1861. lcd_dma.callback = callback;
  1862. lcd_dma.cb_data = data;
  1863. lcd_dma.active = 0;
  1864. lcd_dma.single_transfer = 0;
  1865. lcd_dma.rotate = 0;
  1866. lcd_dma.vxres = 0;
  1867. lcd_dma.mirror = 0;
  1868. lcd_dma.xscale = 0;
  1869. lcd_dma.yscale = 0;
  1870. lcd_dma.ext_ctrl = 0;
  1871. lcd_dma.src_port = 0;
  1872. return 0;
  1873. }
  1874. EXPORT_SYMBOL(omap_request_lcd_dma);
  1875. void omap_free_lcd_dma(void)
  1876. {
  1877. spin_lock(&lcd_dma.lock);
  1878. if (!lcd_dma.reserved) {
  1879. spin_unlock(&lcd_dma.lock);
  1880. printk(KERN_ERR "LCD DMA is not reserved\n");
  1881. BUG();
  1882. return;
  1883. }
  1884. if (!enable_1510_mode)
  1885. omap_writew(omap_readw(OMAP1610_DMA_LCD_CCR) & ~1,
  1886. OMAP1610_DMA_LCD_CCR);
  1887. lcd_dma.reserved = 0;
  1888. spin_unlock(&lcd_dma.lock);
  1889. }
  1890. EXPORT_SYMBOL(omap_free_lcd_dma);
  1891. void omap_enable_lcd_dma(void)
  1892. {
  1893. u16 w;
  1894. /*
  1895. * Set the Enable bit only if an external controller is
  1896. * connected. Otherwise the OMAP internal controller will
  1897. * start the transfer when it gets enabled.
  1898. */
  1899. if (enable_1510_mode || !lcd_dma.ext_ctrl)
  1900. return;
  1901. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1902. w |= 1 << 8;
  1903. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1904. lcd_dma.active = 1;
  1905. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1906. w |= 1 << 7;
  1907. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1908. }
  1909. EXPORT_SYMBOL(omap_enable_lcd_dma);
  1910. void omap_setup_lcd_dma(void)
  1911. {
  1912. BUG_ON(lcd_dma.active);
  1913. if (!enable_1510_mode) {
  1914. /* Set some reasonable defaults */
  1915. omap_writew(0x5440, OMAP1610_DMA_LCD_CCR);
  1916. omap_writew(0x9102, OMAP1610_DMA_LCD_CSDP);
  1917. omap_writew(0x0004, OMAP1610_DMA_LCD_LCH_CTRL);
  1918. }
  1919. set_b1_regs();
  1920. if (!enable_1510_mode) {
  1921. u16 w;
  1922. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1923. /*
  1924. * If DMA was already active set the end_prog bit to have
  1925. * the programmed register set loaded into the active
  1926. * register set.
  1927. */
  1928. w |= 1 << 11; /* End_prog */
  1929. if (!lcd_dma.single_transfer)
  1930. w |= (3 << 8); /* Auto_init, repeat */
  1931. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1932. }
  1933. }
  1934. EXPORT_SYMBOL(omap_setup_lcd_dma);
  1935. void omap_stop_lcd_dma(void)
  1936. {
  1937. u16 w;
  1938. lcd_dma.active = 0;
  1939. if (enable_1510_mode || !lcd_dma.ext_ctrl)
  1940. return;
  1941. w = omap_readw(OMAP1610_DMA_LCD_CCR);
  1942. w &= ~(1 << 7);
  1943. omap_writew(w, OMAP1610_DMA_LCD_CCR);
  1944. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  1945. w &= ~(1 << 8);
  1946. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  1947. }
  1948. EXPORT_SYMBOL(omap_stop_lcd_dma);
  1949. /*----------------------------------------------------------------------------*/
  1950. static int __init omap_init_dma(void)
  1951. {
  1952. int ch, r;
  1953. if (cpu_class_is_omap1()) {
  1954. omap_dma_base = IO_ADDRESS(OMAP1_DMA_BASE);
  1955. dma_lch_count = OMAP1_LOGICAL_DMA_CH_COUNT;
  1956. } else if (cpu_is_omap24xx()) {
  1957. omap_dma_base = IO_ADDRESS(OMAP24XX_DMA4_BASE);
  1958. dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  1959. } else if (cpu_is_omap34xx()) {
  1960. omap_dma_base = IO_ADDRESS(OMAP34XX_DMA4_BASE);
  1961. dma_lch_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  1962. } else {
  1963. pr_err("DMA init failed for unsupported omap\n");
  1964. return -ENODEV;
  1965. }
  1966. dma_chan = kzalloc(sizeof(struct omap_dma_lch) * dma_lch_count,
  1967. GFP_KERNEL);
  1968. if (!dma_chan)
  1969. return -ENOMEM;
  1970. if (cpu_class_is_omap2()) {
  1971. dma_linked_lch = kzalloc(sizeof(struct dma_link_info) *
  1972. dma_lch_count, GFP_KERNEL);
  1973. if (!dma_linked_lch) {
  1974. kfree(dma_chan);
  1975. return -ENOMEM;
  1976. }
  1977. }
  1978. if (cpu_is_omap15xx()) {
  1979. printk(KERN_INFO "DMA support for OMAP15xx initialized\n");
  1980. dma_chan_count = 9;
  1981. enable_1510_mode = 1;
  1982. } else if (cpu_is_omap16xx() || cpu_is_omap730()) {
  1983. printk(KERN_INFO "OMAP DMA hardware version %d\n",
  1984. dma_read(HW_ID));
  1985. printk(KERN_INFO "DMA capabilities: %08x:%08x:%04x:%04x:%04x\n",
  1986. (dma_read(CAPS_0_U) << 16) |
  1987. dma_read(CAPS_0_L),
  1988. (dma_read(CAPS_1_U) << 16) |
  1989. dma_read(CAPS_1_L),
  1990. dma_read(CAPS_2), dma_read(CAPS_3),
  1991. dma_read(CAPS_4));
  1992. if (!enable_1510_mode) {
  1993. u16 w;
  1994. /* Disable OMAP 3.0/3.1 compatibility mode. */
  1995. w = dma_read(GSCR);
  1996. w |= 1 << 3;
  1997. dma_write(w, GSCR);
  1998. dma_chan_count = 16;
  1999. } else
  2000. dma_chan_count = 9;
  2001. if (cpu_is_omap16xx()) {
  2002. u16 w;
  2003. /* this would prevent OMAP sleep */
  2004. w = omap_readw(OMAP1610_DMA_LCD_CTRL);
  2005. w &= ~(1 << 8);
  2006. omap_writew(w, OMAP1610_DMA_LCD_CTRL);
  2007. }
  2008. } else if (cpu_class_is_omap2()) {
  2009. u8 revision = dma_read(REVISION) & 0xff;
  2010. printk(KERN_INFO "OMAP DMA hardware revision %d.%d\n",
  2011. revision >> 4, revision & 0xf);
  2012. dma_chan_count = OMAP_DMA4_LOGICAL_DMA_CH_COUNT;
  2013. } else {
  2014. dma_chan_count = 0;
  2015. return 0;
  2016. }
  2017. spin_lock_init(&lcd_dma.lock);
  2018. spin_lock_init(&dma_chan_lock);
  2019. for (ch = 0; ch < dma_chan_count; ch++) {
  2020. omap_clear_dma(ch);
  2021. dma_chan[ch].dev_id = -1;
  2022. dma_chan[ch].next_lch = -1;
  2023. if (ch >= 6 && enable_1510_mode)
  2024. continue;
  2025. if (cpu_class_is_omap1()) {
  2026. /*
  2027. * request_irq() doesn't like dev_id (ie. ch) being
  2028. * zero, so we have to kludge around this.
  2029. */
  2030. r = request_irq(omap1_dma_irq[ch],
  2031. omap1_dma_irq_handler, 0, "DMA",
  2032. (void *) (ch + 1));
  2033. if (r != 0) {
  2034. int i;
  2035. printk(KERN_ERR "unable to request IRQ %d "
  2036. "for DMA (error %d)\n",
  2037. omap1_dma_irq[ch], r);
  2038. for (i = 0; i < ch; i++)
  2039. free_irq(omap1_dma_irq[i],
  2040. (void *) (i + 1));
  2041. return r;
  2042. }
  2043. }
  2044. }
  2045. if (cpu_is_omap2430() || cpu_is_omap34xx())
  2046. omap_dma_set_global_params(DMA_DEFAULT_ARB_RATE,
  2047. DMA_DEFAULT_FIFO_DEPTH, 0);
  2048. if (cpu_class_is_omap2())
  2049. setup_irq(INT_24XX_SDMA_IRQ0, &omap24xx_dma_irq);
  2050. /* FIXME: Update LCD DMA to work on 24xx */
  2051. if (cpu_class_is_omap1()) {
  2052. r = request_irq(INT_DMA_LCD, lcd_dma_irq_handler, 0,
  2053. "LCD DMA", NULL);
  2054. if (r != 0) {
  2055. int i;
  2056. printk(KERN_ERR "unable to request IRQ for LCD DMA "
  2057. "(error %d)\n", r);
  2058. for (i = 0; i < dma_chan_count; i++)
  2059. free_irq(omap1_dma_irq[i], (void *) (i + 1));
  2060. return r;
  2061. }
  2062. }
  2063. return 0;
  2064. }
  2065. arch_initcall(omap_init_dma);