pxa27x.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sysdev.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/pxa-regs.h>
  24. #include <mach/pxa2xx-regs.h>
  25. #include <mach/mfp-pxa27x.h>
  26. #include <mach/reset.h>
  27. #include <mach/ohci.h>
  28. #include <mach/pm.h>
  29. #include <mach/dma.h>
  30. #include <mach/i2c.h>
  31. #include "generic.h"
  32. #include "devices.h"
  33. #include "clock.h"
  34. void pxa27x_clear_otgph(void)
  35. {
  36. if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
  37. PSSR |= PSSR_OTGPH;
  38. }
  39. EXPORT_SYMBOL(pxa27x_clear_otgph);
  40. /* Crystal clock: 13MHz */
  41. #define BASE_CLK 13000000
  42. /*
  43. * Get the clock frequency as reflected by CCSR and the turbo flag.
  44. * We assume these values have been applied via a fcs.
  45. * If info is not 0 we also display the current settings.
  46. */
  47. unsigned int pxa27x_get_clk_frequency_khz(int info)
  48. {
  49. unsigned long ccsr, clkcfg;
  50. unsigned int l, L, m, M, n2, N, S;
  51. int cccr_a, t, ht, b;
  52. ccsr = CCSR;
  53. cccr_a = CCCR & (1 << 25);
  54. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  55. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  56. t = clkcfg & (1 << 0);
  57. ht = clkcfg & (1 << 2);
  58. b = clkcfg & (1 << 3);
  59. l = ccsr & 0x1f;
  60. n2 = (ccsr>>7) & 0xf;
  61. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  62. L = l * BASE_CLK;
  63. N = (L * n2) / 2;
  64. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  65. S = (b) ? L : (L/2);
  66. if (info) {
  67. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  68. L / 1000000, (L % 1000000) / 10000, l );
  69. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  70. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  71. (t) ? "" : "in" );
  72. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  73. M / 1000000, (M % 1000000) / 10000, m );
  74. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  75. S / 1000000, (S % 1000000) / 10000 );
  76. }
  77. return (t) ? (N/1000) : (L/1000);
  78. }
  79. /*
  80. * Return the current mem clock frequency in units of 10kHz as
  81. * reflected by CCCR[A], B, and L
  82. */
  83. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  84. {
  85. unsigned long ccsr, clkcfg;
  86. unsigned int l, L, m, M;
  87. int cccr_a, b;
  88. ccsr = CCSR;
  89. cccr_a = CCCR & (1 << 25);
  90. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  91. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  92. b = clkcfg & (1 << 3);
  93. l = ccsr & 0x1f;
  94. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  95. L = l * BASE_CLK;
  96. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  97. return (M / 10000);
  98. }
  99. /*
  100. * Return the current LCD clock frequency in units of 10kHz as
  101. */
  102. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  103. {
  104. unsigned long ccsr;
  105. unsigned int l, L, k, K;
  106. ccsr = CCSR;
  107. l = ccsr & 0x1f;
  108. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  109. L = l * BASE_CLK;
  110. K = L / k;
  111. return (K / 10000);
  112. }
  113. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  114. {
  115. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  116. }
  117. static const struct clkops clk_pxa27x_lcd_ops = {
  118. .enable = clk_cken_enable,
  119. .disable = clk_cken_disable,
  120. .getrate = clk_pxa27x_lcd_getrate,
  121. };
  122. static DEFINE_CK(pxa27x_lcd, LCD, &clk_pxa27x_lcd_ops);
  123. static DEFINE_CK(pxa27x_camera, CAMERA, &clk_pxa27x_lcd_ops);
  124. static DEFINE_CKEN(pxa27x_ffuart, FFUART, 14857000, 1);
  125. static DEFINE_CKEN(pxa27x_btuart, BTUART, 14857000, 1);
  126. static DEFINE_CKEN(pxa27x_stuart, STUART, 14857000, 1);
  127. static DEFINE_CKEN(pxa27x_i2s, I2S, 14682000, 0);
  128. static DEFINE_CKEN(pxa27x_i2c, I2C, 32842000, 0);
  129. static DEFINE_CKEN(pxa27x_usb, USB, 48000000, 5);
  130. static DEFINE_CKEN(pxa27x_mmc, MMC, 19500000, 0);
  131. static DEFINE_CKEN(pxa27x_ficp, FICP, 48000000, 0);
  132. static DEFINE_CKEN(pxa27x_usbhost, USBHOST, 48000000, 0);
  133. static DEFINE_CKEN(pxa27x_pwri2c, PWRI2C, 13000000, 0);
  134. static DEFINE_CKEN(pxa27x_keypad, KEYPAD, 32768, 0);
  135. static DEFINE_CKEN(pxa27x_ssp1, SSP1, 13000000, 0);
  136. static DEFINE_CKEN(pxa27x_ssp2, SSP2, 13000000, 0);
  137. static DEFINE_CKEN(pxa27x_ssp3, SSP3, 13000000, 0);
  138. static DEFINE_CKEN(pxa27x_pwm0, PWM0, 13000000, 0);
  139. static DEFINE_CKEN(pxa27x_pwm1, PWM1, 13000000, 0);
  140. static DEFINE_CKEN(pxa27x_ac97, AC97, 24576000, 0);
  141. static DEFINE_CKEN(pxa27x_ac97conf, AC97CONF, 24576000, 0);
  142. static DEFINE_CKEN(pxa27x_msl, MSL, 48000000, 0);
  143. static DEFINE_CKEN(pxa27x_usim, USIM, 48000000, 0);
  144. static DEFINE_CKEN(pxa27x_memstk, MEMSTK, 19500000, 0);
  145. static DEFINE_CKEN(pxa27x_im, IM, 0, 0);
  146. static DEFINE_CKEN(pxa27x_memc, MEMC, 0, 0);
  147. static struct clk_lookup pxa27x_clkregs[] = {
  148. INIT_CLKREG(&clk_pxa27x_lcd, "pxa2xx-fb", NULL),
  149. INIT_CLKREG(&clk_pxa27x_camera, "pxa27x-camera.0", NULL),
  150. INIT_CLKREG(&clk_pxa27x_ffuart, "pxa2xx-uart.0", NULL),
  151. INIT_CLKREG(&clk_pxa27x_btuart, "pxa2xx-uart.1", NULL),
  152. INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-uart.2", NULL),
  153. INIT_CLKREG(&clk_pxa27x_i2s, "pxa2xx-i2s", NULL),
  154. INIT_CLKREG(&clk_pxa27x_i2c, "pxa2xx-i2c.0", NULL),
  155. INIT_CLKREG(&clk_pxa27x_usb, "pxa27x-udc", NULL),
  156. INIT_CLKREG(&clk_pxa27x_mmc, "pxa2xx-mci.0", NULL),
  157. INIT_CLKREG(&clk_pxa27x_stuart, "pxa2xx-ir", "UARTCLK"),
  158. INIT_CLKREG(&clk_pxa27x_ficp, "pxa2xx-ir", "FICPCLK"),
  159. INIT_CLKREG(&clk_pxa27x_usbhost, "pxa27x-ohci", NULL),
  160. INIT_CLKREG(&clk_pxa27x_pwri2c, "pxa2xx-i2c.1", NULL),
  161. INIT_CLKREG(&clk_pxa27x_keypad, "pxa27x-keypad", NULL),
  162. INIT_CLKREG(&clk_pxa27x_ssp1, "pxa27x-ssp.0", NULL),
  163. INIT_CLKREG(&clk_pxa27x_ssp2, "pxa27x-ssp.1", NULL),
  164. INIT_CLKREG(&clk_pxa27x_ssp3, "pxa27x-ssp.2", NULL),
  165. INIT_CLKREG(&clk_pxa27x_pwm0, "pxa27x-pwm.0", NULL),
  166. INIT_CLKREG(&clk_pxa27x_pwm1, "pxa27x-pwm.1", NULL),
  167. INIT_CLKREG(&clk_pxa27x_ac97, NULL, "AC97CLK"),
  168. INIT_CLKREG(&clk_pxa27x_ac97conf, NULL, "AC97CONFCLK"),
  169. INIT_CLKREG(&clk_pxa27x_msl, NULL, "MSLCLK"),
  170. INIT_CLKREG(&clk_pxa27x_usim, NULL, "USIMCLK"),
  171. INIT_CLKREG(&clk_pxa27x_memstk, NULL, "MSTKCLK"),
  172. INIT_CLKREG(&clk_pxa27x_im, NULL, "IMCLK"),
  173. INIT_CLKREG(&clk_pxa27x_memc, NULL, "MEMCLK"),
  174. };
  175. #ifdef CONFIG_PM
  176. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  177. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  178. /*
  179. * List of global PXA peripheral registers to preserve.
  180. * More ones like CP and general purpose register values are preserved
  181. * with the stack pointer in sleep.S.
  182. */
  183. enum {
  184. SLEEP_SAVE_PSTR,
  185. SLEEP_SAVE_CKEN,
  186. SLEEP_SAVE_MDREFR,
  187. SLEEP_SAVE_PCFR,
  188. SLEEP_SAVE_COUNT
  189. };
  190. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  191. {
  192. SAVE(MDREFR);
  193. SAVE(PCFR);
  194. SAVE(CKEN);
  195. SAVE(PSTR);
  196. }
  197. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  198. {
  199. RESTORE(MDREFR);
  200. RESTORE(PCFR);
  201. PSSR = PSSR_RDH | PSSR_PH;
  202. RESTORE(CKEN);
  203. RESTORE(PSTR);
  204. }
  205. void pxa27x_cpu_pm_enter(suspend_state_t state)
  206. {
  207. extern void pxa_cpu_standby(void);
  208. /* ensure voltage-change sequencer not initiated, which hangs */
  209. PCFR &= ~PCFR_FVC;
  210. /* Clear edge-detect status register. */
  211. PEDR = 0xDF12FE1B;
  212. /* Clear reset status */
  213. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  214. switch (state) {
  215. case PM_SUSPEND_STANDBY:
  216. pxa_cpu_standby();
  217. break;
  218. case PM_SUSPEND_MEM:
  219. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  220. break;
  221. }
  222. }
  223. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  224. {
  225. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  226. }
  227. static int pxa27x_cpu_pm_prepare(void)
  228. {
  229. /* set resume return address */
  230. PSPR = virt_to_phys(pxa_cpu_resume);
  231. return 0;
  232. }
  233. static void pxa27x_cpu_pm_finish(void)
  234. {
  235. /* ensure not to come back here if it wasn't intended */
  236. PSPR = 0;
  237. }
  238. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  239. .save_count = SLEEP_SAVE_COUNT,
  240. .save = pxa27x_cpu_pm_save,
  241. .restore = pxa27x_cpu_pm_restore,
  242. .valid = pxa27x_cpu_pm_valid,
  243. .enter = pxa27x_cpu_pm_enter,
  244. .prepare = pxa27x_cpu_pm_prepare,
  245. .finish = pxa27x_cpu_pm_finish,
  246. };
  247. static void __init pxa27x_init_pm(void)
  248. {
  249. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  250. }
  251. #else
  252. static inline void pxa27x_init_pm(void) {}
  253. #endif
  254. /* PXA27x: Various gpios can issue wakeup events. This logic only
  255. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  256. */
  257. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  258. {
  259. int gpio = IRQ_TO_GPIO(irq);
  260. uint32_t mask;
  261. if (gpio >= 0 && gpio < 128)
  262. return gpio_set_wake(gpio, on);
  263. if (irq == IRQ_KEYPAD)
  264. return keypad_set_wake(on);
  265. switch (irq) {
  266. case IRQ_RTCAlrm:
  267. mask = PWER_RTC;
  268. break;
  269. case IRQ_USB:
  270. mask = 1u << 26;
  271. break;
  272. default:
  273. return -EINVAL;
  274. }
  275. if (on)
  276. PWER |= mask;
  277. else
  278. PWER &=~mask;
  279. return 0;
  280. }
  281. void __init pxa27x_init_irq(void)
  282. {
  283. pxa_init_irq(34, pxa27x_set_wake);
  284. pxa_init_gpio(121, pxa27x_set_wake);
  285. }
  286. /*
  287. * device registration specific to PXA27x.
  288. */
  289. void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  290. {
  291. local_irq_disable();
  292. PCFR |= PCFR_PI2CEN;
  293. local_irq_enable();
  294. pxa_register_device(&pxa27x_device_i2c_power, info);
  295. }
  296. static struct platform_device *devices[] __initdata = {
  297. &pxa27x_device_udc,
  298. &pxa_device_ffuart,
  299. &pxa_device_btuart,
  300. &pxa_device_stuart,
  301. &pxa_device_i2s,
  302. &sa1100_device_rtc,
  303. &pxa_device_rtc,
  304. &pxa27x_device_ssp1,
  305. &pxa27x_device_ssp2,
  306. &pxa27x_device_ssp3,
  307. &pxa27x_device_pwm0,
  308. &pxa27x_device_pwm1,
  309. };
  310. static struct sys_device pxa27x_sysdev[] = {
  311. {
  312. .cls = &pxa_irq_sysclass,
  313. }, {
  314. .cls = &pxa2xx_mfp_sysclass,
  315. }, {
  316. .cls = &pxa_gpio_sysclass,
  317. },
  318. };
  319. static int __init pxa27x_init(void)
  320. {
  321. int i, ret = 0;
  322. if (cpu_is_pxa27x()) {
  323. reset_status = RCSR;
  324. clks_register(pxa27x_clkregs, ARRAY_SIZE(pxa27x_clkregs));
  325. if ((ret = pxa_init_dma(32)))
  326. return ret;
  327. pxa27x_init_pm();
  328. for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
  329. ret = sysdev_register(&pxa27x_sysdev[i]);
  330. if (ret)
  331. pr_err("failed to register sysdev[%d]\n", i);
  332. }
  333. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  334. }
  335. return ret;
  336. }
  337. postcore_initcall(pxa27x_init);