clock34xx.h 91 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235
  1. /*
  2. * OMAP3 clock framework
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2008 Nokia Corporation
  6. *
  7. * Written by Paul Walmsley
  8. * With many device clock fixes by Kevin Hilman and Jouni Högander
  9. * DPLL bypass clock support added by Roman Tereshonkov
  10. *
  11. */
  12. /*
  13. * Virtual clocks are introduced as convenient tools.
  14. * They are sources for other clocks and not supposed
  15. * to be requested from drivers directly.
  16. */
  17. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  18. #define __ARCH_ARM_MACH_OMAP2_CLOCK34XX_H
  19. #include <mach/control.h>
  20. #include "clock.h"
  21. #include "cm.h"
  22. #include "cm-regbits-34xx.h"
  23. #include "prm.h"
  24. #include "prm-regbits-34xx.h"
  25. static void omap3_dpll_recalc(struct clk *clk);
  26. static void omap3_clkoutx2_recalc(struct clk *clk);
  27. static void omap3_dpll_allow_idle(struct clk *clk);
  28. static void omap3_dpll_deny_idle(struct clk *clk);
  29. static u32 omap3_dpll_autoidle_read(struct clk *clk);
  30. static int omap3_noncore_dpll_enable(struct clk *clk);
  31. static void omap3_noncore_dpll_disable(struct clk *clk);
  32. /* Maximum DPLL multiplier, divider values for OMAP3 */
  33. #define OMAP3_MAX_DPLL_MULT 2048
  34. #define OMAP3_MAX_DPLL_DIV 128
  35. /*
  36. * DPLL1 supplies clock to the MPU.
  37. * DPLL2 supplies clock to the IVA2.
  38. * DPLL3 supplies CORE domain clocks.
  39. * DPLL4 supplies peripheral clocks.
  40. * DPLL5 supplies other peripheral clocks (USBHOST, USIM).
  41. */
  42. /* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
  43. #define DPLL_LOW_POWER_STOP 0x1
  44. #define DPLL_LOW_POWER_BYPASS 0x5
  45. #define DPLL_LOCKED 0x7
  46. /* PRM CLOCKS */
  47. /* According to timer32k.c, this is a 32768Hz clock, not a 32000Hz clock. */
  48. static struct clk omap_32k_fck = {
  49. .name = "omap_32k_fck",
  50. .rate = 32768,
  51. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  52. ALWAYS_ENABLED,
  53. .recalc = &propagate_rate,
  54. };
  55. static struct clk secure_32k_fck = {
  56. .name = "secure_32k_fck",
  57. .rate = 32768,
  58. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  59. ALWAYS_ENABLED,
  60. .recalc = &propagate_rate,
  61. };
  62. /* Virtual source clocks for osc_sys_ck */
  63. static struct clk virt_12m_ck = {
  64. .name = "virt_12m_ck",
  65. .rate = 12000000,
  66. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  67. ALWAYS_ENABLED,
  68. .recalc = &propagate_rate,
  69. };
  70. static struct clk virt_13m_ck = {
  71. .name = "virt_13m_ck",
  72. .rate = 13000000,
  73. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  74. ALWAYS_ENABLED,
  75. .recalc = &propagate_rate,
  76. };
  77. static struct clk virt_16_8m_ck = {
  78. .name = "virt_16_8m_ck",
  79. .rate = 16800000,
  80. .flags = CLOCK_IN_OMAP3430ES2 | RATE_FIXED | RATE_PROPAGATES |
  81. ALWAYS_ENABLED,
  82. .recalc = &propagate_rate,
  83. };
  84. static struct clk virt_19_2m_ck = {
  85. .name = "virt_19_2m_ck",
  86. .rate = 19200000,
  87. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  88. ALWAYS_ENABLED,
  89. .recalc = &propagate_rate,
  90. };
  91. static struct clk virt_26m_ck = {
  92. .name = "virt_26m_ck",
  93. .rate = 26000000,
  94. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  95. ALWAYS_ENABLED,
  96. .recalc = &propagate_rate,
  97. };
  98. static struct clk virt_38_4m_ck = {
  99. .name = "virt_38_4m_ck",
  100. .rate = 38400000,
  101. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  102. ALWAYS_ENABLED,
  103. .recalc = &propagate_rate,
  104. };
  105. static const struct clksel_rate osc_sys_12m_rates[] = {
  106. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  107. { .div = 0 }
  108. };
  109. static const struct clksel_rate osc_sys_13m_rates[] = {
  110. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  111. { .div = 0 }
  112. };
  113. static const struct clksel_rate osc_sys_16_8m_rates[] = {
  114. { .div = 1, .val = 5, .flags = RATE_IN_3430ES2 | DEFAULT_RATE },
  115. { .div = 0 }
  116. };
  117. static const struct clksel_rate osc_sys_19_2m_rates[] = {
  118. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  119. { .div = 0 }
  120. };
  121. static const struct clksel_rate osc_sys_26m_rates[] = {
  122. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  123. { .div = 0 }
  124. };
  125. static const struct clksel_rate osc_sys_38_4m_rates[] = {
  126. { .div = 1, .val = 4, .flags = RATE_IN_343X | DEFAULT_RATE },
  127. { .div = 0 }
  128. };
  129. static const struct clksel osc_sys_clksel[] = {
  130. { .parent = &virt_12m_ck, .rates = osc_sys_12m_rates },
  131. { .parent = &virt_13m_ck, .rates = osc_sys_13m_rates },
  132. { .parent = &virt_16_8m_ck, .rates = osc_sys_16_8m_rates },
  133. { .parent = &virt_19_2m_ck, .rates = osc_sys_19_2m_rates },
  134. { .parent = &virt_26m_ck, .rates = osc_sys_26m_rates },
  135. { .parent = &virt_38_4m_ck, .rates = osc_sys_38_4m_rates },
  136. { .parent = NULL },
  137. };
  138. /* Oscillator clock */
  139. /* 12, 13, 16.8, 19.2, 26, or 38.4 MHz */
  140. static struct clk osc_sys_ck = {
  141. .name = "osc_sys_ck",
  142. .init = &omap2_init_clksel_parent,
  143. .clksel_reg = OMAP3430_PRM_CLKSEL,
  144. .clksel_mask = OMAP3430_SYS_CLKIN_SEL_MASK,
  145. .clksel = osc_sys_clksel,
  146. /* REVISIT: deal with autoextclkmode? */
  147. .flags = CLOCK_IN_OMAP343X | RATE_FIXED | RATE_PROPAGATES |
  148. ALWAYS_ENABLED,
  149. .recalc = &omap2_clksel_recalc,
  150. };
  151. static const struct clksel_rate div2_rates[] = {
  152. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  153. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  154. { .div = 0 }
  155. };
  156. static const struct clksel sys_clksel[] = {
  157. { .parent = &osc_sys_ck, .rates = div2_rates },
  158. { .parent = NULL }
  159. };
  160. /* Latency: this clock is only enabled after PRM_CLKSETUP.SETUP_TIME */
  161. /* Feeds DPLLs - divided first by PRM_CLKSRC_CTRL.SYSCLKDIV? */
  162. static struct clk sys_ck = {
  163. .name = "sys_ck",
  164. .parent = &osc_sys_ck,
  165. .init = &omap2_init_clksel_parent,
  166. .clksel_reg = OMAP3430_PRM_CLKSRC_CTRL,
  167. .clksel_mask = OMAP_SYSCLKDIV_MASK,
  168. .clksel = sys_clksel,
  169. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  170. .recalc = &omap2_clksel_recalc,
  171. };
  172. static struct clk sys_altclk = {
  173. .name = "sys_altclk",
  174. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  175. .recalc = &propagate_rate,
  176. };
  177. /* Optional external clock input for some McBSPs */
  178. static struct clk mcbsp_clks = {
  179. .name = "mcbsp_clks",
  180. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  181. .recalc = &propagate_rate,
  182. };
  183. /* PRM EXTERNAL CLOCK OUTPUT */
  184. static struct clk sys_clkout1 = {
  185. .name = "sys_clkout1",
  186. .parent = &osc_sys_ck,
  187. .enable_reg = OMAP3430_PRM_CLKOUT_CTRL,
  188. .enable_bit = OMAP3430_CLKOUT_EN_SHIFT,
  189. .flags = CLOCK_IN_OMAP343X,
  190. .recalc = &followparent_recalc,
  191. };
  192. /* DPLLS */
  193. /* CM CLOCKS */
  194. static const struct clksel_rate dpll_bypass_rates[] = {
  195. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  196. { .div = 0 }
  197. };
  198. static const struct clksel_rate dpll_locked_rates[] = {
  199. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  200. { .div = 0 }
  201. };
  202. static const struct clksel_rate div16_dpll_rates[] = {
  203. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  204. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  205. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  206. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  207. { .div = 5, .val = 5, .flags = RATE_IN_343X },
  208. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  209. { .div = 7, .val = 7, .flags = RATE_IN_343X },
  210. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  211. { .div = 9, .val = 9, .flags = RATE_IN_343X },
  212. { .div = 10, .val = 10, .flags = RATE_IN_343X },
  213. { .div = 11, .val = 11, .flags = RATE_IN_343X },
  214. { .div = 12, .val = 12, .flags = RATE_IN_343X },
  215. { .div = 13, .val = 13, .flags = RATE_IN_343X },
  216. { .div = 14, .val = 14, .flags = RATE_IN_343X },
  217. { .div = 15, .val = 15, .flags = RATE_IN_343X },
  218. { .div = 16, .val = 16, .flags = RATE_IN_343X },
  219. { .div = 0 }
  220. };
  221. /* DPLL1 */
  222. /* MPU clock source */
  223. /* Type: DPLL */
  224. static struct dpll_data dpll1_dd = {
  225. .mult_div1_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  226. .mult_mask = OMAP3430_MPU_DPLL_MULT_MASK,
  227. .div1_mask = OMAP3430_MPU_DPLL_DIV_MASK,
  228. .control_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKEN_PLL),
  229. .enable_mask = OMAP3430_EN_MPU_DPLL_MASK,
  230. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  231. .auto_recal_bit = OMAP3430_EN_MPU_DPLL_DRIFTGUARD_SHIFT,
  232. .recal_en_bit = OMAP3430_MPU_DPLL_RECAL_EN_SHIFT,
  233. .recal_st_bit = OMAP3430_MPU_DPLL_ST_SHIFT,
  234. .autoidle_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  235. .autoidle_mask = OMAP3430_AUTO_MPU_DPLL_MASK,
  236. .idlest_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  237. .idlest_bit = OMAP3430_ST_MPU_CLK_SHIFT,
  238. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  239. .max_divider = OMAP3_MAX_DPLL_DIV,
  240. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  241. };
  242. static struct clk dpll1_ck = {
  243. .name = "dpll1_ck",
  244. .parent = &sys_ck,
  245. .dpll_data = &dpll1_dd,
  246. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  247. .round_rate = &omap2_dpll_round_rate,
  248. .recalc = &omap3_dpll_recalc,
  249. };
  250. /*
  251. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  252. * DPLL isn't bypassed.
  253. */
  254. static struct clk dpll1_x2_ck = {
  255. .name = "dpll1_x2_ck",
  256. .parent = &dpll1_ck,
  257. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  258. PARENT_CONTROLS_CLOCK,
  259. .recalc = &omap3_clkoutx2_recalc,
  260. };
  261. /* On DPLL1, unlike other DPLLs, the divider is downstream from CLKOUTX2 */
  262. static const struct clksel div16_dpll1_x2m2_clksel[] = {
  263. { .parent = &dpll1_x2_ck, .rates = div16_dpll_rates },
  264. { .parent = NULL }
  265. };
  266. /*
  267. * Does not exist in the TRM - needed to separate the M2 divider from
  268. * bypass selection in mpu_ck
  269. */
  270. static struct clk dpll1_x2m2_ck = {
  271. .name = "dpll1_x2m2_ck",
  272. .parent = &dpll1_x2_ck,
  273. .init = &omap2_init_clksel_parent,
  274. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL),
  275. .clksel_mask = OMAP3430_MPU_DPLL_CLKOUT_DIV_MASK,
  276. .clksel = div16_dpll1_x2m2_clksel,
  277. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  278. PARENT_CONTROLS_CLOCK,
  279. .recalc = &omap2_clksel_recalc,
  280. };
  281. /* DPLL2 */
  282. /* IVA2 clock source */
  283. /* Type: DPLL */
  284. static struct dpll_data dpll2_dd = {
  285. .mult_div1_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  286. .mult_mask = OMAP3430_IVA2_DPLL_MULT_MASK,
  287. .div1_mask = OMAP3430_IVA2_DPLL_DIV_MASK,
  288. .control_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL),
  289. .enable_mask = OMAP3430_EN_IVA2_DPLL_MASK,
  290. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED) |
  291. (1 << DPLL_LOW_POWER_BYPASS),
  292. .auto_recal_bit = OMAP3430_EN_IVA2_DPLL_DRIFTGUARD_SHIFT,
  293. .recal_en_bit = OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT,
  294. .recal_st_bit = OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT,
  295. .autoidle_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_AUTOIDLE_PLL),
  296. .autoidle_mask = OMAP3430_AUTO_IVA2_DPLL_MASK,
  297. .idlest_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_IDLEST_PLL),
  298. .idlest_bit = OMAP3430_ST_IVA2_CLK_SHIFT,
  299. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  300. .max_divider = OMAP3_MAX_DPLL_DIV,
  301. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  302. };
  303. static struct clk dpll2_ck = {
  304. .name = "dpll2_ck",
  305. .parent = &sys_ck,
  306. .dpll_data = &dpll2_dd,
  307. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  308. .enable = &omap3_noncore_dpll_enable,
  309. .disable = &omap3_noncore_dpll_disable,
  310. .round_rate = &omap2_dpll_round_rate,
  311. .recalc = &omap3_dpll_recalc,
  312. };
  313. static const struct clksel div16_dpll2_m2x2_clksel[] = {
  314. { .parent = &dpll2_ck, .rates = div16_dpll_rates },
  315. { .parent = NULL }
  316. };
  317. /*
  318. * The TRM is conflicted on whether IVA2 clock comes from DPLL2 CLKOUT
  319. * or CLKOUTX2. CLKOUT seems most plausible.
  320. */
  321. static struct clk dpll2_m2_ck = {
  322. .name = "dpll2_m2_ck",
  323. .parent = &dpll2_ck,
  324. .init = &omap2_init_clksel_parent,
  325. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  326. OMAP3430_CM_CLKSEL2_PLL),
  327. .clksel_mask = OMAP3430_IVA2_DPLL_CLKOUT_DIV_MASK,
  328. .clksel = div16_dpll2_m2x2_clksel,
  329. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  330. PARENT_CONTROLS_CLOCK,
  331. .recalc = &omap2_clksel_recalc,
  332. };
  333. /*
  334. * DPLL3
  335. * Source clock for all interfaces and for some device fclks
  336. * REVISIT: Also supports fast relock bypass - not included below
  337. */
  338. static struct dpll_data dpll3_dd = {
  339. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  340. .mult_mask = OMAP3430_CORE_DPLL_MULT_MASK,
  341. .div1_mask = OMAP3430_CORE_DPLL_DIV_MASK,
  342. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  343. .enable_mask = OMAP3430_EN_CORE_DPLL_MASK,
  344. .auto_recal_bit = OMAP3430_EN_CORE_DPLL_DRIFTGUARD_SHIFT,
  345. .recal_en_bit = OMAP3430_CORE_DPLL_RECAL_EN_SHIFT,
  346. .recal_st_bit = OMAP3430_CORE_DPLL_ST_SHIFT,
  347. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  348. .autoidle_mask = OMAP3430_AUTO_CORE_DPLL_MASK,
  349. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  350. .max_divider = OMAP3_MAX_DPLL_DIV,
  351. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  352. };
  353. static struct clk dpll3_ck = {
  354. .name = "dpll3_ck",
  355. .parent = &sys_ck,
  356. .dpll_data = &dpll3_dd,
  357. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  358. .round_rate = &omap2_dpll_round_rate,
  359. .recalc = &omap3_dpll_recalc,
  360. };
  361. /*
  362. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  363. * DPLL isn't bypassed
  364. */
  365. static struct clk dpll3_x2_ck = {
  366. .name = "dpll3_x2_ck",
  367. .parent = &dpll3_ck,
  368. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  369. PARENT_CONTROLS_CLOCK,
  370. .recalc = &omap3_clkoutx2_recalc,
  371. };
  372. static const struct clksel_rate div31_dpll3_rates[] = {
  373. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  374. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  375. { .div = 3, .val = 3, .flags = RATE_IN_3430ES2 },
  376. { .div = 4, .val = 4, .flags = RATE_IN_3430ES2 },
  377. { .div = 5, .val = 5, .flags = RATE_IN_3430ES2 },
  378. { .div = 6, .val = 6, .flags = RATE_IN_3430ES2 },
  379. { .div = 7, .val = 7, .flags = RATE_IN_3430ES2 },
  380. { .div = 8, .val = 8, .flags = RATE_IN_3430ES2 },
  381. { .div = 9, .val = 9, .flags = RATE_IN_3430ES2 },
  382. { .div = 10, .val = 10, .flags = RATE_IN_3430ES2 },
  383. { .div = 11, .val = 11, .flags = RATE_IN_3430ES2 },
  384. { .div = 12, .val = 12, .flags = RATE_IN_3430ES2 },
  385. { .div = 13, .val = 13, .flags = RATE_IN_3430ES2 },
  386. { .div = 14, .val = 14, .flags = RATE_IN_3430ES2 },
  387. { .div = 15, .val = 15, .flags = RATE_IN_3430ES2 },
  388. { .div = 16, .val = 16, .flags = RATE_IN_3430ES2 },
  389. { .div = 17, .val = 17, .flags = RATE_IN_3430ES2 },
  390. { .div = 18, .val = 18, .flags = RATE_IN_3430ES2 },
  391. { .div = 19, .val = 19, .flags = RATE_IN_3430ES2 },
  392. { .div = 20, .val = 20, .flags = RATE_IN_3430ES2 },
  393. { .div = 21, .val = 21, .flags = RATE_IN_3430ES2 },
  394. { .div = 22, .val = 22, .flags = RATE_IN_3430ES2 },
  395. { .div = 23, .val = 23, .flags = RATE_IN_3430ES2 },
  396. { .div = 24, .val = 24, .flags = RATE_IN_3430ES2 },
  397. { .div = 25, .val = 25, .flags = RATE_IN_3430ES2 },
  398. { .div = 26, .val = 26, .flags = RATE_IN_3430ES2 },
  399. { .div = 27, .val = 27, .flags = RATE_IN_3430ES2 },
  400. { .div = 28, .val = 28, .flags = RATE_IN_3430ES2 },
  401. { .div = 29, .val = 29, .flags = RATE_IN_3430ES2 },
  402. { .div = 30, .val = 30, .flags = RATE_IN_3430ES2 },
  403. { .div = 31, .val = 31, .flags = RATE_IN_3430ES2 },
  404. { .div = 0 },
  405. };
  406. static const struct clksel div31_dpll3m2_clksel[] = {
  407. { .parent = &dpll3_ck, .rates = div31_dpll3_rates },
  408. { .parent = NULL }
  409. };
  410. /*
  411. * DPLL3 output M2
  412. * REVISIT: This DPLL output divider must be changed in SRAM, so until
  413. * that code is ready, this should remain a 'read-only' clksel clock.
  414. */
  415. static struct clk dpll3_m2_ck = {
  416. .name = "dpll3_m2_ck",
  417. .parent = &dpll3_ck,
  418. .init = &omap2_init_clksel_parent,
  419. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  420. .clksel_mask = OMAP3430_CORE_DPLL_CLKOUT_DIV_MASK,
  421. .clksel = div31_dpll3m2_clksel,
  422. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  423. PARENT_CONTROLS_CLOCK,
  424. .recalc = &omap2_clksel_recalc,
  425. };
  426. static const struct clksel core_ck_clksel[] = {
  427. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  428. { .parent = &dpll3_m2_ck, .rates = dpll_locked_rates },
  429. { .parent = NULL }
  430. };
  431. static struct clk core_ck = {
  432. .name = "core_ck",
  433. .init = &omap2_init_clksel_parent,
  434. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  435. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  436. .clksel = core_ck_clksel,
  437. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  438. PARENT_CONTROLS_CLOCK,
  439. .recalc = &omap2_clksel_recalc,
  440. };
  441. static const struct clksel dpll3_m2x2_ck_clksel[] = {
  442. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  443. { .parent = &dpll3_x2_ck, .rates = dpll_locked_rates },
  444. { .parent = NULL }
  445. };
  446. static struct clk dpll3_m2x2_ck = {
  447. .name = "dpll3_m2x2_ck",
  448. .init = &omap2_init_clksel_parent,
  449. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  450. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  451. .clksel = dpll3_m2x2_ck_clksel,
  452. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  453. PARENT_CONTROLS_CLOCK,
  454. .recalc = &omap2_clksel_recalc,
  455. };
  456. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  457. static const struct clksel div16_dpll3_clksel[] = {
  458. { .parent = &dpll3_ck, .rates = div16_dpll_rates },
  459. { .parent = NULL }
  460. };
  461. /* This virtual clock is the source for dpll3_m3x2_ck */
  462. static struct clk dpll3_m3_ck = {
  463. .name = "dpll3_m3_ck",
  464. .parent = &dpll3_ck,
  465. .init = &omap2_init_clksel_parent,
  466. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  467. .clksel_mask = OMAP3430_DIV_DPLL3_MASK,
  468. .clksel = div16_dpll3_clksel,
  469. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  470. PARENT_CONTROLS_CLOCK,
  471. .recalc = &omap2_clksel_recalc,
  472. };
  473. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  474. static struct clk dpll3_m3x2_ck = {
  475. .name = "dpll3_m3x2_ck",
  476. .parent = &dpll3_m3_ck,
  477. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  478. .enable_bit = OMAP3430_PWRDN_EMU_CORE_SHIFT,
  479. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  480. .recalc = &omap3_clkoutx2_recalc,
  481. };
  482. static const struct clksel emu_core_alwon_ck_clksel[] = {
  483. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  484. { .parent = &dpll3_m3x2_ck, .rates = dpll_locked_rates },
  485. { .parent = NULL }
  486. };
  487. static struct clk emu_core_alwon_ck = {
  488. .name = "emu_core_alwon_ck",
  489. .parent = &dpll3_m3x2_ck,
  490. .init = &omap2_init_clksel_parent,
  491. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  492. .clksel_mask = OMAP3430_ST_CORE_CLK_MASK,
  493. .clksel = emu_core_alwon_ck_clksel,
  494. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  495. PARENT_CONTROLS_CLOCK,
  496. .recalc = &omap2_clksel_recalc,
  497. };
  498. /* DPLL4 */
  499. /* Supplies 96MHz, 54Mhz TV DAC, DSS fclk, CAM sensor clock, emul trace clk */
  500. /* Type: DPLL */
  501. static struct dpll_data dpll4_dd = {
  502. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL2),
  503. .mult_mask = OMAP3430_PERIPH_DPLL_MULT_MASK,
  504. .div1_mask = OMAP3430_PERIPH_DPLL_DIV_MASK,
  505. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  506. .enable_mask = OMAP3430_EN_PERIPH_DPLL_MASK,
  507. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  508. .auto_recal_bit = OMAP3430_EN_PERIPH_DPLL_DRIFTGUARD_SHIFT,
  509. .recal_en_bit = OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT,
  510. .recal_st_bit = OMAP3430_PERIPH_DPLL_ST_SHIFT,
  511. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, CM_AUTOIDLE),
  512. .autoidle_mask = OMAP3430_AUTO_PERIPH_DPLL_MASK,
  513. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  514. .idlest_bit = OMAP3430_ST_PERIPH_CLK_SHIFT,
  515. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  516. .max_divider = OMAP3_MAX_DPLL_DIV,
  517. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  518. };
  519. static struct clk dpll4_ck = {
  520. .name = "dpll4_ck",
  521. .parent = &sys_ck,
  522. .dpll_data = &dpll4_dd,
  523. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  524. .enable = &omap3_noncore_dpll_enable,
  525. .disable = &omap3_noncore_dpll_disable,
  526. .round_rate = &omap2_dpll_round_rate,
  527. .recalc = &omap3_dpll_recalc,
  528. };
  529. /*
  530. * This virtual clock provides the CLKOUTX2 output from the DPLL if the
  531. * DPLL isn't bypassed --
  532. * XXX does this serve any downstream clocks?
  533. */
  534. static struct clk dpll4_x2_ck = {
  535. .name = "dpll4_x2_ck",
  536. .parent = &dpll4_ck,
  537. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  538. PARENT_CONTROLS_CLOCK,
  539. .recalc = &omap3_clkoutx2_recalc,
  540. };
  541. static const struct clksel div16_dpll4_clksel[] = {
  542. { .parent = &dpll4_ck, .rates = div16_dpll_rates },
  543. { .parent = NULL }
  544. };
  545. /* This virtual clock is the source for dpll4_m2x2_ck */
  546. static struct clk dpll4_m2_ck = {
  547. .name = "dpll4_m2_ck",
  548. .parent = &dpll4_ck,
  549. .init = &omap2_init_clksel_parent,
  550. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430_CM_CLKSEL3),
  551. .clksel_mask = OMAP3430_DIV_96M_MASK,
  552. .clksel = div16_dpll4_clksel,
  553. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  554. PARENT_CONTROLS_CLOCK,
  555. .recalc = &omap2_clksel_recalc,
  556. };
  557. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  558. static struct clk dpll4_m2x2_ck = {
  559. .name = "dpll4_m2x2_ck",
  560. .parent = &dpll4_m2_ck,
  561. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  562. .enable_bit = OMAP3430_PWRDN_96M_SHIFT,
  563. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  564. .recalc = &omap3_clkoutx2_recalc,
  565. };
  566. static const struct clksel omap_96m_alwon_fck_clksel[] = {
  567. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  568. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  569. { .parent = NULL }
  570. };
  571. static struct clk omap_96m_alwon_fck = {
  572. .name = "omap_96m_alwon_fck",
  573. .parent = &dpll4_m2x2_ck,
  574. .init = &omap2_init_clksel_parent,
  575. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  576. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  577. .clksel = omap_96m_alwon_fck_clksel,
  578. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  579. PARENT_CONTROLS_CLOCK,
  580. .recalc = &omap2_clksel_recalc,
  581. };
  582. static struct clk omap_96m_fck = {
  583. .name = "omap_96m_fck",
  584. .parent = &omap_96m_alwon_fck,
  585. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  586. PARENT_CONTROLS_CLOCK,
  587. .recalc = &followparent_recalc,
  588. };
  589. static const struct clksel cm_96m_fck_clksel[] = {
  590. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  591. { .parent = &dpll4_m2x2_ck, .rates = dpll_locked_rates },
  592. { .parent = NULL }
  593. };
  594. static struct clk cm_96m_fck = {
  595. .name = "cm_96m_fck",
  596. .parent = &dpll4_m2x2_ck,
  597. .init = &omap2_init_clksel_parent,
  598. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  599. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  600. .clksel = cm_96m_fck_clksel,
  601. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  602. PARENT_CONTROLS_CLOCK,
  603. .recalc = &omap2_clksel_recalc,
  604. };
  605. /* This virtual clock is the source for dpll4_m3x2_ck */
  606. static struct clk dpll4_m3_ck = {
  607. .name = "dpll4_m3_ck",
  608. .parent = &dpll4_ck,
  609. .init = &omap2_init_clksel_parent,
  610. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  611. .clksel_mask = OMAP3430_CLKSEL_TV_MASK,
  612. .clksel = div16_dpll4_clksel,
  613. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  614. PARENT_CONTROLS_CLOCK,
  615. .recalc = &omap2_clksel_recalc,
  616. };
  617. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  618. static struct clk dpll4_m3x2_ck = {
  619. .name = "dpll4_m3x2_ck",
  620. .parent = &dpll4_m3_ck,
  621. .init = &omap2_init_clksel_parent,
  622. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  623. .enable_bit = OMAP3430_PWRDN_TV_SHIFT,
  624. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  625. .recalc = &omap3_clkoutx2_recalc,
  626. };
  627. static const struct clksel virt_omap_54m_fck_clksel[] = {
  628. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  629. { .parent = &dpll4_m3x2_ck, .rates = dpll_locked_rates },
  630. { .parent = NULL }
  631. };
  632. static struct clk virt_omap_54m_fck = {
  633. .name = "virt_omap_54m_fck",
  634. .parent = &dpll4_m3x2_ck,
  635. .init = &omap2_init_clksel_parent,
  636. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  637. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  638. .clksel = virt_omap_54m_fck_clksel,
  639. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  640. PARENT_CONTROLS_CLOCK,
  641. .recalc = &omap2_clksel_recalc,
  642. };
  643. static const struct clksel_rate omap_54m_d4m3x2_rates[] = {
  644. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  645. { .div = 0 }
  646. };
  647. static const struct clksel_rate omap_54m_alt_rates[] = {
  648. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  649. { .div = 0 }
  650. };
  651. static const struct clksel omap_54m_clksel[] = {
  652. { .parent = &virt_omap_54m_fck, .rates = omap_54m_d4m3x2_rates },
  653. { .parent = &sys_altclk, .rates = omap_54m_alt_rates },
  654. { .parent = NULL }
  655. };
  656. static struct clk omap_54m_fck = {
  657. .name = "omap_54m_fck",
  658. .init = &omap2_init_clksel_parent,
  659. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  660. .clksel_mask = OMAP3430_SOURCE_54M,
  661. .clksel = omap_54m_clksel,
  662. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  663. PARENT_CONTROLS_CLOCK,
  664. .recalc = &omap2_clksel_recalc,
  665. };
  666. static const struct clksel_rate omap_48m_96md2_rates[] = {
  667. { .div = 2, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  668. { .div = 0 }
  669. };
  670. static const struct clksel_rate omap_48m_alt_rates[] = {
  671. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  672. { .div = 0 }
  673. };
  674. static const struct clksel omap_48m_clksel[] = {
  675. { .parent = &cm_96m_fck, .rates = omap_48m_96md2_rates },
  676. { .parent = &sys_altclk, .rates = omap_48m_alt_rates },
  677. { .parent = NULL }
  678. };
  679. static struct clk omap_48m_fck = {
  680. .name = "omap_48m_fck",
  681. .init = &omap2_init_clksel_parent,
  682. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  683. .clksel_mask = OMAP3430_SOURCE_48M,
  684. .clksel = omap_48m_clksel,
  685. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  686. PARENT_CONTROLS_CLOCK,
  687. .recalc = &omap2_clksel_recalc,
  688. };
  689. static struct clk omap_12m_fck = {
  690. .name = "omap_12m_fck",
  691. .parent = &omap_48m_fck,
  692. .fixed_div = 4,
  693. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  694. PARENT_CONTROLS_CLOCK,
  695. .recalc = &omap2_fixed_divisor_recalc,
  696. };
  697. /* This virstual clock is the source for dpll4_m4x2_ck */
  698. static struct clk dpll4_m4_ck = {
  699. .name = "dpll4_m4_ck",
  700. .parent = &dpll4_ck,
  701. .init = &omap2_init_clksel_parent,
  702. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_CLKSEL),
  703. .clksel_mask = OMAP3430_CLKSEL_DSS1_MASK,
  704. .clksel = div16_dpll4_clksel,
  705. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  706. PARENT_CONTROLS_CLOCK,
  707. .recalc = &omap2_clksel_recalc,
  708. };
  709. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  710. static struct clk dpll4_m4x2_ck = {
  711. .name = "dpll4_m4x2_ck",
  712. .parent = &dpll4_m4_ck,
  713. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  714. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  715. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  716. .recalc = &omap3_clkoutx2_recalc,
  717. };
  718. /* This virtual clock is the source for dpll4_m5x2_ck */
  719. static struct clk dpll4_m5_ck = {
  720. .name = "dpll4_m5_ck",
  721. .parent = &dpll4_ck,
  722. .init = &omap2_init_clksel_parent,
  723. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_CLKSEL),
  724. .clksel_mask = OMAP3430_CLKSEL_CAM_MASK,
  725. .clksel = div16_dpll4_clksel,
  726. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  727. PARENT_CONTROLS_CLOCK,
  728. .recalc = &omap2_clksel_recalc,
  729. };
  730. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  731. static struct clk dpll4_m5x2_ck = {
  732. .name = "dpll4_m5x2_ck",
  733. .parent = &dpll4_m5_ck,
  734. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  735. .enable_bit = OMAP3430_PWRDN_CAM_SHIFT,
  736. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  737. .recalc = &omap3_clkoutx2_recalc,
  738. };
  739. /* This virtual clock is the source for dpll4_m6x2_ck */
  740. static struct clk dpll4_m6_ck = {
  741. .name = "dpll4_m6_ck",
  742. .parent = &dpll4_ck,
  743. .init = &omap2_init_clksel_parent,
  744. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  745. .clksel_mask = OMAP3430_DIV_DPLL4_MASK,
  746. .clksel = div16_dpll4_clksel,
  747. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  748. PARENT_CONTROLS_CLOCK,
  749. .recalc = &omap2_clksel_recalc,
  750. };
  751. /* The PWRDN bit is apparently only available on 3430ES2 and above */
  752. static struct clk dpll4_m6x2_ck = {
  753. .name = "dpll4_m6x2_ck",
  754. .parent = &dpll4_m6_ck,
  755. .init = &omap2_init_clksel_parent,
  756. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  757. .enable_bit = OMAP3430_PWRDN_EMU_PERIPH_SHIFT,
  758. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | INVERT_ENABLE,
  759. .recalc = &omap3_clkoutx2_recalc,
  760. };
  761. static struct clk emu_per_alwon_ck = {
  762. .name = "emu_per_alwon_ck",
  763. .parent = &dpll4_m6x2_ck,
  764. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  765. PARENT_CONTROLS_CLOCK,
  766. .recalc = &followparent_recalc,
  767. };
  768. /* DPLL5 */
  769. /* Supplies 120MHz clock, USIM source clock */
  770. /* Type: DPLL */
  771. /* 3430ES2 only */
  772. static struct dpll_data dpll5_dd = {
  773. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL4),
  774. .mult_mask = OMAP3430ES2_PERIPH2_DPLL_MULT_MASK,
  775. .div1_mask = OMAP3430ES2_PERIPH2_DPLL_DIV_MASK,
  776. .control_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKEN2),
  777. .enable_mask = OMAP3430ES2_EN_PERIPH2_DPLL_MASK,
  778. .modes = (1 << DPLL_LOW_POWER_STOP) | (1 << DPLL_LOCKED),
  779. .auto_recal_bit = OMAP3430ES2_EN_PERIPH2_DPLL_DRIFTGUARD_SHIFT,
  780. .recal_en_bit = OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT,
  781. .recal_st_bit = OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT,
  782. .autoidle_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_AUTOIDLE2_PLL),
  783. .autoidle_mask = OMAP3430ES2_AUTO_PERIPH2_DPLL_MASK,
  784. .idlest_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  785. .idlest_bit = OMAP3430ES2_ST_PERIPH2_CLK_SHIFT,
  786. .max_multiplier = OMAP3_MAX_DPLL_MULT,
  787. .max_divider = OMAP3_MAX_DPLL_DIV,
  788. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  789. };
  790. static struct clk dpll5_ck = {
  791. .name = "dpll5_ck",
  792. .parent = &sys_ck,
  793. .dpll_data = &dpll5_dd,
  794. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES,
  795. .enable = &omap3_noncore_dpll_enable,
  796. .disable = &omap3_noncore_dpll_disable,
  797. .round_rate = &omap2_dpll_round_rate,
  798. .recalc = &omap3_dpll_recalc,
  799. };
  800. static const struct clksel div16_dpll5_clksel[] = {
  801. { .parent = &dpll5_ck, .rates = div16_dpll_rates },
  802. { .parent = NULL }
  803. };
  804. static struct clk dpll5_m2_ck = {
  805. .name = "dpll5_m2_ck",
  806. .parent = &dpll5_ck,
  807. .init = &omap2_init_clksel_parent,
  808. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, OMAP3430ES2_CM_CLKSEL5),
  809. .clksel_mask = OMAP3430ES2_DIV_120M_MASK,
  810. .clksel = div16_dpll5_clksel,
  811. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
  812. PARENT_CONTROLS_CLOCK,
  813. .recalc = &omap2_clksel_recalc,
  814. };
  815. static const struct clksel omap_120m_fck_clksel[] = {
  816. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  817. { .parent = &dpll5_m2_ck, .rates = dpll_locked_rates },
  818. { .parent = NULL }
  819. };
  820. static struct clk omap_120m_fck = {
  821. .name = "omap_120m_fck",
  822. .parent = &dpll5_m2_ck,
  823. .init = &omap2_init_clksel_parent,
  824. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST2),
  825. .clksel_mask = OMAP3430ES2_ST_PERIPH2_CLK_MASK,
  826. .clksel = omap_120m_fck_clksel,
  827. .flags = CLOCK_IN_OMAP3430ES2 | RATE_PROPAGATES |
  828. PARENT_CONTROLS_CLOCK,
  829. .recalc = &omap2_clksel_recalc,
  830. };
  831. /* CM EXTERNAL CLOCK OUTPUTS */
  832. static const struct clksel_rate clkout2_src_core_rates[] = {
  833. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  834. { .div = 0 }
  835. };
  836. static const struct clksel_rate clkout2_src_sys_rates[] = {
  837. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  838. { .div = 0 }
  839. };
  840. static const struct clksel_rate clkout2_src_96m_rates[] = {
  841. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  842. { .div = 0 }
  843. };
  844. static const struct clksel_rate clkout2_src_54m_rates[] = {
  845. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  846. { .div = 0 }
  847. };
  848. static const struct clksel clkout2_src_clksel[] = {
  849. { .parent = &core_ck, .rates = clkout2_src_core_rates },
  850. { .parent = &sys_ck, .rates = clkout2_src_sys_rates },
  851. { .parent = &omap_96m_alwon_fck, .rates = clkout2_src_96m_rates },
  852. { .parent = &omap_54m_fck, .rates = clkout2_src_54m_rates },
  853. { .parent = NULL }
  854. };
  855. static struct clk clkout2_src_ck = {
  856. .name = "clkout2_src_ck",
  857. .init = &omap2_init_clksel_parent,
  858. .enable_reg = OMAP3430_CM_CLKOUT_CTRL,
  859. .enable_bit = OMAP3430_CLKOUT2_EN_SHIFT,
  860. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  861. .clksel_mask = OMAP3430_CLKOUT2SOURCE_MASK,
  862. .clksel = clkout2_src_clksel,
  863. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  864. .recalc = &omap2_clksel_recalc,
  865. };
  866. static const struct clksel_rate sys_clkout2_rates[] = {
  867. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  868. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  869. { .div = 4, .val = 2, .flags = RATE_IN_343X },
  870. { .div = 8, .val = 3, .flags = RATE_IN_343X },
  871. { .div = 16, .val = 4, .flags = RATE_IN_343X },
  872. { .div = 0 },
  873. };
  874. static const struct clksel sys_clkout2_clksel[] = {
  875. { .parent = &clkout2_src_ck, .rates = sys_clkout2_rates },
  876. { .parent = NULL },
  877. };
  878. static struct clk sys_clkout2 = {
  879. .name = "sys_clkout2",
  880. .init = &omap2_init_clksel_parent,
  881. .clksel_reg = OMAP3430_CM_CLKOUT_CTRL,
  882. .clksel_mask = OMAP3430_CLKOUT2_DIV_MASK,
  883. .clksel = sys_clkout2_clksel,
  884. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  885. .recalc = &omap2_clksel_recalc,
  886. };
  887. /* CM OUTPUT CLOCKS */
  888. static struct clk corex2_fck = {
  889. .name = "corex2_fck",
  890. .parent = &dpll3_m2x2_ck,
  891. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  892. PARENT_CONTROLS_CLOCK,
  893. .recalc = &followparent_recalc,
  894. };
  895. /* DPLL power domain clock controls */
  896. static const struct clksel div2_core_clksel[] = {
  897. { .parent = &core_ck, .rates = div2_rates },
  898. { .parent = NULL }
  899. };
  900. /*
  901. * REVISIT: Are these in DPLL power domain or CM power domain? docs
  902. * may be inconsistent here?
  903. */
  904. static struct clk dpll1_fck = {
  905. .name = "dpll1_fck",
  906. .parent = &core_ck,
  907. .init = &omap2_init_clksel_parent,
  908. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL),
  909. .clksel_mask = OMAP3430_MPU_CLK_SRC_MASK,
  910. .clksel = div2_core_clksel,
  911. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  912. PARENT_CONTROLS_CLOCK,
  913. .recalc = &omap2_clksel_recalc,
  914. };
  915. /*
  916. * MPU clksel:
  917. * If DPLL1 is locked, mpu_ck derives from DPLL1; otherwise, mpu_ck
  918. * derives from the high-frequency bypass clock originating from DPLL3,
  919. * called 'dpll1_fck'
  920. */
  921. static const struct clksel mpu_clksel[] = {
  922. { .parent = &dpll1_fck, .rates = dpll_bypass_rates },
  923. { .parent = &dpll1_x2m2_ck, .rates = dpll_locked_rates },
  924. { .parent = NULL }
  925. };
  926. static struct clk mpu_ck = {
  927. .name = "mpu_ck",
  928. .parent = &dpll1_x2m2_ck,
  929. .init = &omap2_init_clksel_parent,
  930. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  931. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  932. .clksel = mpu_clksel,
  933. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  934. PARENT_CONTROLS_CLOCK,
  935. .clkdm_name = "mpu_clkdm",
  936. .recalc = &omap2_clksel_recalc,
  937. };
  938. /* arm_fck is divided by two when DPLL1 locked; otherwise, passthrough mpu_ck */
  939. static const struct clksel_rate arm_fck_rates[] = {
  940. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  941. { .div = 2, .val = 1, .flags = RATE_IN_343X },
  942. { .div = 0 },
  943. };
  944. static const struct clksel arm_fck_clksel[] = {
  945. { .parent = &mpu_ck, .rates = arm_fck_rates },
  946. { .parent = NULL }
  947. };
  948. static struct clk arm_fck = {
  949. .name = "arm_fck",
  950. .parent = &mpu_ck,
  951. .init = &omap2_init_clksel_parent,
  952. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, OMAP3430_CM_IDLEST_PLL),
  953. .clksel_mask = OMAP3430_ST_MPU_CLK_MASK,
  954. .clksel = arm_fck_clksel,
  955. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  956. PARENT_CONTROLS_CLOCK,
  957. .recalc = &omap2_clksel_recalc,
  958. };
  959. /* XXX What about neon_clkdm ? */
  960. /*
  961. * REVISIT: This clock is never specifically defined in the 3430 TRM,
  962. * although it is referenced - so this is a guess
  963. */
  964. static struct clk emu_mpu_alwon_ck = {
  965. .name = "emu_mpu_alwon_ck",
  966. .parent = &mpu_ck,
  967. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  968. PARENT_CONTROLS_CLOCK,
  969. .recalc = &followparent_recalc,
  970. };
  971. static struct clk dpll2_fck = {
  972. .name = "dpll2_fck",
  973. .parent = &core_ck,
  974. .init = &omap2_init_clksel_parent,
  975. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSEL1_PLL),
  976. .clksel_mask = OMAP3430_IVA2_CLK_SRC_MASK,
  977. .clksel = div2_core_clksel,
  978. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  979. PARENT_CONTROLS_CLOCK,
  980. .recalc = &omap2_clksel_recalc,
  981. };
  982. /*
  983. * IVA2 clksel:
  984. * If DPLL2 is locked, iva2_ck derives from DPLL2; otherwise, iva2_ck
  985. * derives from the high-frequency bypass clock originating from DPLL3,
  986. * called 'dpll2_fck'
  987. */
  988. static const struct clksel iva2_clksel[] = {
  989. { .parent = &dpll2_fck, .rates = dpll_bypass_rates },
  990. { .parent = &dpll2_m2_ck, .rates = dpll_locked_rates },
  991. { .parent = NULL }
  992. };
  993. static struct clk iva2_ck = {
  994. .name = "iva2_ck",
  995. .parent = &dpll2_m2_ck,
  996. .init = &omap2_init_clksel_parent,
  997. .enable_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD, CM_FCLKEN),
  998. .enable_bit = OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_SHIFT,
  999. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_IVA2_MOD,
  1000. OMAP3430_CM_IDLEST_PLL),
  1001. .clksel_mask = OMAP3430_ST_IVA2_CLK_MASK,
  1002. .clksel = iva2_clksel,
  1003. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  1004. .clkdm_name = "iva2_clkdm",
  1005. .recalc = &omap2_clksel_recalc,
  1006. };
  1007. /* Common interface clocks */
  1008. static struct clk l3_ick = {
  1009. .name = "l3_ick",
  1010. .parent = &core_ck,
  1011. .init = &omap2_init_clksel_parent,
  1012. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1013. .clksel_mask = OMAP3430_CLKSEL_L3_MASK,
  1014. .clksel = div2_core_clksel,
  1015. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1016. PARENT_CONTROLS_CLOCK,
  1017. .clkdm_name = "core_l3_clkdm",
  1018. .recalc = &omap2_clksel_recalc,
  1019. };
  1020. static const struct clksel div2_l3_clksel[] = {
  1021. { .parent = &l3_ick, .rates = div2_rates },
  1022. { .parent = NULL }
  1023. };
  1024. static struct clk l4_ick = {
  1025. .name = "l4_ick",
  1026. .parent = &l3_ick,
  1027. .init = &omap2_init_clksel_parent,
  1028. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1029. .clksel_mask = OMAP3430_CLKSEL_L4_MASK,
  1030. .clksel = div2_l3_clksel,
  1031. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1032. PARENT_CONTROLS_CLOCK,
  1033. .clkdm_name = "core_l4_clkdm",
  1034. .recalc = &omap2_clksel_recalc,
  1035. };
  1036. static const struct clksel div2_l4_clksel[] = {
  1037. { .parent = &l4_ick, .rates = div2_rates },
  1038. { .parent = NULL }
  1039. };
  1040. static struct clk rm_ick = {
  1041. .name = "rm_ick",
  1042. .parent = &l4_ick,
  1043. .init = &omap2_init_clksel_parent,
  1044. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1045. .clksel_mask = OMAP3430_CLKSEL_RM_MASK,
  1046. .clksel = div2_l4_clksel,
  1047. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  1048. .recalc = &omap2_clksel_recalc,
  1049. };
  1050. /* GFX power domain */
  1051. /* GFX clocks are in 3430ES1 only. 3430ES2 and later uses the SGX instead */
  1052. static const struct clksel gfx_l3_clksel[] = {
  1053. { .parent = &l3_ick, .rates = gfx_l3_rates },
  1054. { .parent = NULL }
  1055. };
  1056. /* Virtual parent clock for gfx_l3_ick and gfx_l3_fck */
  1057. static struct clk gfx_l3_ck = {
  1058. .name = "gfx_l3_ck",
  1059. .parent = &l3_ick,
  1060. .init = &omap2_init_clksel_parent,
  1061. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1062. .enable_bit = OMAP_EN_GFX_SHIFT,
  1063. .flags = CLOCK_IN_OMAP3430ES1,
  1064. .recalc = &followparent_recalc,
  1065. };
  1066. static struct clk gfx_l3_fck = {
  1067. .name = "gfx_l3_fck",
  1068. .parent = &gfx_l3_ck,
  1069. .init = &omap2_init_clksel_parent,
  1070. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1071. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1072. .clksel = gfx_l3_clksel,
  1073. .flags = CLOCK_IN_OMAP3430ES1 | RATE_PROPAGATES |
  1074. PARENT_CONTROLS_CLOCK,
  1075. .clkdm_name = "gfx_3430es1_clkdm",
  1076. .recalc = &omap2_clksel_recalc,
  1077. };
  1078. static struct clk gfx_l3_ick = {
  1079. .name = "gfx_l3_ick",
  1080. .parent = &gfx_l3_ck,
  1081. .flags = CLOCK_IN_OMAP3430ES1 | PARENT_CONTROLS_CLOCK,
  1082. .clkdm_name = "gfx_3430es1_clkdm",
  1083. .recalc = &followparent_recalc,
  1084. };
  1085. static struct clk gfx_cg1_ck = {
  1086. .name = "gfx_cg1_ck",
  1087. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1088. .init = &omap2_init_clk_clkdm,
  1089. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1090. .enable_bit = OMAP3430ES1_EN_2D_SHIFT,
  1091. .flags = CLOCK_IN_OMAP3430ES1,
  1092. .clkdm_name = "gfx_3430es1_clkdm",
  1093. .recalc = &followparent_recalc,
  1094. };
  1095. static struct clk gfx_cg2_ck = {
  1096. .name = "gfx_cg2_ck",
  1097. .parent = &gfx_l3_fck, /* REVISIT: correct? */
  1098. .init = &omap2_init_clk_clkdm,
  1099. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1100. .enable_bit = OMAP3430ES1_EN_3D_SHIFT,
  1101. .flags = CLOCK_IN_OMAP3430ES1,
  1102. .clkdm_name = "gfx_3430es1_clkdm",
  1103. .recalc = &followparent_recalc,
  1104. };
  1105. /* SGX power domain - 3430ES2 only */
  1106. static const struct clksel_rate sgx_core_rates[] = {
  1107. { .div = 3, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1108. { .div = 4, .val = 1, .flags = RATE_IN_343X },
  1109. { .div = 6, .val = 2, .flags = RATE_IN_343X },
  1110. { .div = 0 },
  1111. };
  1112. static const struct clksel_rate sgx_96m_rates[] = {
  1113. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1114. { .div = 0 },
  1115. };
  1116. static const struct clksel sgx_clksel[] = {
  1117. { .parent = &core_ck, .rates = sgx_core_rates },
  1118. { .parent = &cm_96m_fck, .rates = sgx_96m_rates },
  1119. { .parent = NULL },
  1120. };
  1121. static struct clk sgx_fck = {
  1122. .name = "sgx_fck",
  1123. .init = &omap2_init_clksel_parent,
  1124. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_FCLKEN),
  1125. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1126. .clksel_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_CLKSEL),
  1127. .clksel_mask = OMAP3430ES2_CLKSEL_SGX_MASK,
  1128. .clksel = sgx_clksel,
  1129. .flags = CLOCK_IN_OMAP3430ES2,
  1130. .clkdm_name = "sgx_clkdm",
  1131. .recalc = &omap2_clksel_recalc,
  1132. };
  1133. static struct clk sgx_ick = {
  1134. .name = "sgx_ick",
  1135. .parent = &l3_ick,
  1136. .init = &omap2_init_clk_clkdm,
  1137. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_SGX_MOD, CM_ICLKEN),
  1138. .enable_bit = OMAP3430ES2_EN_SGX_SHIFT,
  1139. .flags = CLOCK_IN_OMAP3430ES2,
  1140. .clkdm_name = "sgx_clkdm",
  1141. .recalc = &followparent_recalc,
  1142. };
  1143. /* CORE power domain */
  1144. static struct clk d2d_26m_fck = {
  1145. .name = "d2d_26m_fck",
  1146. .parent = &sys_ck,
  1147. .init = &omap2_init_clk_clkdm,
  1148. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1149. .enable_bit = OMAP3430ES1_EN_D2D_SHIFT,
  1150. .flags = CLOCK_IN_OMAP3430ES1,
  1151. .clkdm_name = "d2d_clkdm",
  1152. .recalc = &followparent_recalc,
  1153. };
  1154. static const struct clksel omap343x_gpt_clksel[] = {
  1155. { .parent = &omap_32k_fck, .rates = gpt_32k_rates },
  1156. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1157. { .parent = NULL}
  1158. };
  1159. static struct clk gpt10_fck = {
  1160. .name = "gpt10_fck",
  1161. .parent = &sys_ck,
  1162. .init = &omap2_init_clksel_parent,
  1163. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1164. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1165. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1166. .clksel_mask = OMAP3430_CLKSEL_GPT10_MASK,
  1167. .clksel = omap343x_gpt_clksel,
  1168. .flags = CLOCK_IN_OMAP343X,
  1169. .clkdm_name = "core_l4_clkdm",
  1170. .recalc = &omap2_clksel_recalc,
  1171. };
  1172. static struct clk gpt11_fck = {
  1173. .name = "gpt11_fck",
  1174. .parent = &sys_ck,
  1175. .init = &omap2_init_clksel_parent,
  1176. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1177. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1178. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1179. .clksel_mask = OMAP3430_CLKSEL_GPT11_MASK,
  1180. .clksel = omap343x_gpt_clksel,
  1181. .flags = CLOCK_IN_OMAP343X,
  1182. .clkdm_name = "core_l4_clkdm",
  1183. .recalc = &omap2_clksel_recalc,
  1184. };
  1185. static struct clk cpefuse_fck = {
  1186. .name = "cpefuse_fck",
  1187. .parent = &sys_ck,
  1188. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1189. .enable_bit = OMAP3430ES2_EN_CPEFUSE_SHIFT,
  1190. .flags = CLOCK_IN_OMAP3430ES2,
  1191. .recalc = &followparent_recalc,
  1192. };
  1193. static struct clk ts_fck = {
  1194. .name = "ts_fck",
  1195. .parent = &omap_32k_fck,
  1196. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1197. .enable_bit = OMAP3430ES2_EN_TS_SHIFT,
  1198. .flags = CLOCK_IN_OMAP3430ES2,
  1199. .recalc = &followparent_recalc,
  1200. };
  1201. static struct clk usbtll_fck = {
  1202. .name = "usbtll_fck",
  1203. .parent = &omap_120m_fck,
  1204. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP3430ES2_CM_FCLKEN3),
  1205. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1206. .flags = CLOCK_IN_OMAP3430ES2,
  1207. .recalc = &followparent_recalc,
  1208. };
  1209. /* CORE 96M FCLK-derived clocks */
  1210. static struct clk core_96m_fck = {
  1211. .name = "core_96m_fck",
  1212. .parent = &omap_96m_fck,
  1213. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1214. PARENT_CONTROLS_CLOCK,
  1215. .clkdm_name = "core_l4_clkdm",
  1216. .recalc = &followparent_recalc,
  1217. };
  1218. static struct clk mmchs3_fck = {
  1219. .name = "mmchs_fck",
  1220. .id = 2,
  1221. .parent = &core_96m_fck,
  1222. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1223. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1224. .flags = CLOCK_IN_OMAP3430ES2,
  1225. .clkdm_name = "core_l4_clkdm",
  1226. .recalc = &followparent_recalc,
  1227. };
  1228. static struct clk mmchs2_fck = {
  1229. .name = "mmchs_fck",
  1230. .id = 1,
  1231. .parent = &core_96m_fck,
  1232. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1233. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1234. .flags = CLOCK_IN_OMAP343X,
  1235. .clkdm_name = "core_l4_clkdm",
  1236. .recalc = &followparent_recalc,
  1237. };
  1238. static struct clk mspro_fck = {
  1239. .name = "mspro_fck",
  1240. .parent = &core_96m_fck,
  1241. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1242. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1243. .flags = CLOCK_IN_OMAP343X,
  1244. .clkdm_name = "core_l4_clkdm",
  1245. .recalc = &followparent_recalc,
  1246. };
  1247. static struct clk mmchs1_fck = {
  1248. .name = "mmchs_fck",
  1249. .parent = &core_96m_fck,
  1250. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1251. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1252. .flags = CLOCK_IN_OMAP343X,
  1253. .clkdm_name = "core_l4_clkdm",
  1254. .recalc = &followparent_recalc,
  1255. };
  1256. static struct clk i2c3_fck = {
  1257. .name = "i2c_fck",
  1258. .id = 3,
  1259. .parent = &core_96m_fck,
  1260. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1261. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1262. .flags = CLOCK_IN_OMAP343X,
  1263. .clkdm_name = "core_l4_clkdm",
  1264. .recalc = &followparent_recalc,
  1265. };
  1266. static struct clk i2c2_fck = {
  1267. .name = "i2c_fck",
  1268. .id = 2,
  1269. .parent = &core_96m_fck,
  1270. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1271. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1272. .flags = CLOCK_IN_OMAP343X,
  1273. .clkdm_name = "core_l4_clkdm",
  1274. .recalc = &followparent_recalc,
  1275. };
  1276. static struct clk i2c1_fck = {
  1277. .name = "i2c_fck",
  1278. .id = 1,
  1279. .parent = &core_96m_fck,
  1280. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1281. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1282. .flags = CLOCK_IN_OMAP343X,
  1283. .clkdm_name = "core_l4_clkdm",
  1284. .recalc = &followparent_recalc,
  1285. };
  1286. /*
  1287. * MCBSP 1 & 5 get their 96MHz clock from core_96m_fck;
  1288. * MCBSP 2, 3, 4 get their 96MHz clock from per_96m_fck.
  1289. */
  1290. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1291. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  1292. { .div = 0 }
  1293. };
  1294. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1295. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1296. { .div = 0 }
  1297. };
  1298. static const struct clksel mcbsp_15_clksel[] = {
  1299. { .parent = &core_96m_fck, .rates = common_mcbsp_96m_rates },
  1300. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1301. { .parent = NULL }
  1302. };
  1303. static struct clk mcbsp5_fck = {
  1304. .name = "mcbsp_fck",
  1305. .id = 5,
  1306. .init = &omap2_init_clksel_parent,
  1307. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1308. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1309. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  1310. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1311. .clksel = mcbsp_15_clksel,
  1312. .flags = CLOCK_IN_OMAP343X,
  1313. .clkdm_name = "core_l4_clkdm",
  1314. .recalc = &omap2_clksel_recalc,
  1315. };
  1316. static struct clk mcbsp1_fck = {
  1317. .name = "mcbsp_fck",
  1318. .id = 1,
  1319. .init = &omap2_init_clksel_parent,
  1320. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1321. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1322. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1323. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1324. .clksel = mcbsp_15_clksel,
  1325. .flags = CLOCK_IN_OMAP343X,
  1326. .clkdm_name = "core_l4_clkdm",
  1327. .recalc = &omap2_clksel_recalc,
  1328. };
  1329. /* CORE_48M_FCK-derived clocks */
  1330. static struct clk core_48m_fck = {
  1331. .name = "core_48m_fck",
  1332. .parent = &omap_48m_fck,
  1333. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1334. PARENT_CONTROLS_CLOCK,
  1335. .clkdm_name = "core_l4_clkdm",
  1336. .recalc = &followparent_recalc,
  1337. };
  1338. static struct clk mcspi4_fck = {
  1339. .name = "mcspi_fck",
  1340. .id = 4,
  1341. .parent = &core_48m_fck,
  1342. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1343. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1344. .flags = CLOCK_IN_OMAP343X,
  1345. .recalc = &followparent_recalc,
  1346. };
  1347. static struct clk mcspi3_fck = {
  1348. .name = "mcspi_fck",
  1349. .id = 3,
  1350. .parent = &core_48m_fck,
  1351. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1352. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1353. .flags = CLOCK_IN_OMAP343X,
  1354. .recalc = &followparent_recalc,
  1355. };
  1356. static struct clk mcspi2_fck = {
  1357. .name = "mcspi_fck",
  1358. .id = 2,
  1359. .parent = &core_48m_fck,
  1360. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1361. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1362. .flags = CLOCK_IN_OMAP343X,
  1363. .recalc = &followparent_recalc,
  1364. };
  1365. static struct clk mcspi1_fck = {
  1366. .name = "mcspi_fck",
  1367. .id = 1,
  1368. .parent = &core_48m_fck,
  1369. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1370. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1371. .flags = CLOCK_IN_OMAP343X,
  1372. .recalc = &followparent_recalc,
  1373. };
  1374. static struct clk uart2_fck = {
  1375. .name = "uart2_fck",
  1376. .parent = &core_48m_fck,
  1377. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1378. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1379. .flags = CLOCK_IN_OMAP343X,
  1380. .recalc = &followparent_recalc,
  1381. };
  1382. static struct clk uart1_fck = {
  1383. .name = "uart1_fck",
  1384. .parent = &core_48m_fck,
  1385. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1386. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1387. .flags = CLOCK_IN_OMAP343X,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk fshostusb_fck = {
  1391. .name = "fshostusb_fck",
  1392. .parent = &core_48m_fck,
  1393. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1394. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1395. .flags = CLOCK_IN_OMAP3430ES1,
  1396. .recalc = &followparent_recalc,
  1397. };
  1398. /* CORE_12M_FCK based clocks */
  1399. static struct clk core_12m_fck = {
  1400. .name = "core_12m_fck",
  1401. .parent = &omap_12m_fck,
  1402. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1403. PARENT_CONTROLS_CLOCK,
  1404. .clkdm_name = "core_l4_clkdm",
  1405. .recalc = &followparent_recalc,
  1406. };
  1407. static struct clk hdq_fck = {
  1408. .name = "hdq_fck",
  1409. .parent = &core_12m_fck,
  1410. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1411. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1412. .flags = CLOCK_IN_OMAP343X,
  1413. .recalc = &followparent_recalc,
  1414. };
  1415. /* DPLL3-derived clock */
  1416. static const struct clksel_rate ssi_ssr_corex2_rates[] = {
  1417. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  1418. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  1419. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  1420. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1421. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  1422. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1423. { .div = 0 }
  1424. };
  1425. static const struct clksel ssi_ssr_clksel[] = {
  1426. { .parent = &corex2_fck, .rates = ssi_ssr_corex2_rates },
  1427. { .parent = NULL }
  1428. };
  1429. static struct clk ssi_ssr_fck = {
  1430. .name = "ssi_ssr_fck",
  1431. .init = &omap2_init_clksel_parent,
  1432. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1433. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1434. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1435. .clksel_mask = OMAP3430_CLKSEL_SSI_MASK,
  1436. .clksel = ssi_ssr_clksel,
  1437. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  1438. .clkdm_name = "core_l4_clkdm",
  1439. .recalc = &omap2_clksel_recalc,
  1440. };
  1441. static struct clk ssi_sst_fck = {
  1442. .name = "ssi_sst_fck",
  1443. .parent = &ssi_ssr_fck,
  1444. .fixed_div = 2,
  1445. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK,
  1446. .recalc = &omap2_fixed_divisor_recalc,
  1447. };
  1448. /* CORE_L3_ICK based clocks */
  1449. /*
  1450. * XXX must add clk_enable/clk_disable for these if standard code won't
  1451. * handle it
  1452. */
  1453. static struct clk core_l3_ick = {
  1454. .name = "core_l3_ick",
  1455. .parent = &l3_ick,
  1456. .init = &omap2_init_clk_clkdm,
  1457. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1458. PARENT_CONTROLS_CLOCK,
  1459. .clkdm_name = "core_l3_clkdm",
  1460. .recalc = &followparent_recalc,
  1461. };
  1462. static struct clk hsotgusb_ick = {
  1463. .name = "hsotgusb_ick",
  1464. .parent = &core_l3_ick,
  1465. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1466. .enable_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  1467. .flags = CLOCK_IN_OMAP343X,
  1468. .clkdm_name = "core_l3_clkdm",
  1469. .recalc = &followparent_recalc,
  1470. };
  1471. static struct clk sdrc_ick = {
  1472. .name = "sdrc_ick",
  1473. .parent = &core_l3_ick,
  1474. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1475. .enable_bit = OMAP3430_EN_SDRC_SHIFT,
  1476. .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
  1477. .clkdm_name = "core_l3_clkdm",
  1478. .recalc = &followparent_recalc,
  1479. };
  1480. static struct clk gpmc_fck = {
  1481. .name = "gpmc_fck",
  1482. .parent = &core_l3_ick,
  1483. .flags = CLOCK_IN_OMAP343X | PARENT_CONTROLS_CLOCK |
  1484. ENABLE_ON_INIT,
  1485. .clkdm_name = "core_l3_clkdm",
  1486. .recalc = &followparent_recalc,
  1487. };
  1488. /* SECURITY_L3_ICK based clocks */
  1489. static struct clk security_l3_ick = {
  1490. .name = "security_l3_ick",
  1491. .parent = &l3_ick,
  1492. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1493. PARENT_CONTROLS_CLOCK,
  1494. .recalc = &followparent_recalc,
  1495. };
  1496. static struct clk pka_ick = {
  1497. .name = "pka_ick",
  1498. .parent = &security_l3_ick,
  1499. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1500. .enable_bit = OMAP3430_EN_PKA_SHIFT,
  1501. .flags = CLOCK_IN_OMAP343X,
  1502. .recalc = &followparent_recalc,
  1503. };
  1504. /* CORE_L4_ICK based clocks */
  1505. static struct clk core_l4_ick = {
  1506. .name = "core_l4_ick",
  1507. .parent = &l4_ick,
  1508. .init = &omap2_init_clk_clkdm,
  1509. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1510. PARENT_CONTROLS_CLOCK,
  1511. .clkdm_name = "core_l4_clkdm",
  1512. .recalc = &followparent_recalc,
  1513. };
  1514. static struct clk usbtll_ick = {
  1515. .name = "usbtll_ick",
  1516. .parent = &core_l4_ick,
  1517. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1518. .enable_bit = OMAP3430ES2_EN_USBTLL_SHIFT,
  1519. .flags = CLOCK_IN_OMAP3430ES2,
  1520. .clkdm_name = "core_l4_clkdm",
  1521. .recalc = &followparent_recalc,
  1522. };
  1523. static struct clk mmchs3_ick = {
  1524. .name = "mmchs_ick",
  1525. .id = 2,
  1526. .parent = &core_l4_ick,
  1527. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1528. .enable_bit = OMAP3430ES2_EN_MMC3_SHIFT,
  1529. .flags = CLOCK_IN_OMAP3430ES2,
  1530. .clkdm_name = "core_l4_clkdm",
  1531. .recalc = &followparent_recalc,
  1532. };
  1533. /* Intersystem Communication Registers - chassis mode only */
  1534. static struct clk icr_ick = {
  1535. .name = "icr_ick",
  1536. .parent = &core_l4_ick,
  1537. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1538. .enable_bit = OMAP3430_EN_ICR_SHIFT,
  1539. .flags = CLOCK_IN_OMAP343X,
  1540. .clkdm_name = "core_l4_clkdm",
  1541. .recalc = &followparent_recalc,
  1542. };
  1543. static struct clk aes2_ick = {
  1544. .name = "aes2_ick",
  1545. .parent = &core_l4_ick,
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1547. .enable_bit = OMAP3430_EN_AES2_SHIFT,
  1548. .flags = CLOCK_IN_OMAP343X,
  1549. .clkdm_name = "core_l4_clkdm",
  1550. .recalc = &followparent_recalc,
  1551. };
  1552. static struct clk sha12_ick = {
  1553. .name = "sha12_ick",
  1554. .parent = &core_l4_ick,
  1555. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1556. .enable_bit = OMAP3430_EN_SHA12_SHIFT,
  1557. .flags = CLOCK_IN_OMAP343X,
  1558. .clkdm_name = "core_l4_clkdm",
  1559. .recalc = &followparent_recalc,
  1560. };
  1561. static struct clk des2_ick = {
  1562. .name = "des2_ick",
  1563. .parent = &core_l4_ick,
  1564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1565. .enable_bit = OMAP3430_EN_DES2_SHIFT,
  1566. .flags = CLOCK_IN_OMAP343X,
  1567. .clkdm_name = "core_l4_clkdm",
  1568. .recalc = &followparent_recalc,
  1569. };
  1570. static struct clk mmchs2_ick = {
  1571. .name = "mmchs_ick",
  1572. .id = 1,
  1573. .parent = &core_l4_ick,
  1574. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1575. .enable_bit = OMAP3430_EN_MMC2_SHIFT,
  1576. .flags = CLOCK_IN_OMAP343X,
  1577. .clkdm_name = "core_l4_clkdm",
  1578. .recalc = &followparent_recalc,
  1579. };
  1580. static struct clk mmchs1_ick = {
  1581. .name = "mmchs_ick",
  1582. .parent = &core_l4_ick,
  1583. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1584. .enable_bit = OMAP3430_EN_MMC1_SHIFT,
  1585. .flags = CLOCK_IN_OMAP343X,
  1586. .clkdm_name = "core_l4_clkdm",
  1587. .recalc = &followparent_recalc,
  1588. };
  1589. static struct clk mspro_ick = {
  1590. .name = "mspro_ick",
  1591. .parent = &core_l4_ick,
  1592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1593. .enable_bit = OMAP3430_EN_MSPRO_SHIFT,
  1594. .flags = CLOCK_IN_OMAP343X,
  1595. .clkdm_name = "core_l4_clkdm",
  1596. .recalc = &followparent_recalc,
  1597. };
  1598. static struct clk hdq_ick = {
  1599. .name = "hdq_ick",
  1600. .parent = &core_l4_ick,
  1601. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1602. .enable_bit = OMAP3430_EN_HDQ_SHIFT,
  1603. .flags = CLOCK_IN_OMAP343X,
  1604. .clkdm_name = "core_l4_clkdm",
  1605. .recalc = &followparent_recalc,
  1606. };
  1607. static struct clk mcspi4_ick = {
  1608. .name = "mcspi_ick",
  1609. .id = 4,
  1610. .parent = &core_l4_ick,
  1611. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1612. .enable_bit = OMAP3430_EN_MCSPI4_SHIFT,
  1613. .flags = CLOCK_IN_OMAP343X,
  1614. .clkdm_name = "core_l4_clkdm",
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk mcspi3_ick = {
  1618. .name = "mcspi_ick",
  1619. .id = 3,
  1620. .parent = &core_l4_ick,
  1621. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1622. .enable_bit = OMAP3430_EN_MCSPI3_SHIFT,
  1623. .flags = CLOCK_IN_OMAP343X,
  1624. .clkdm_name = "core_l4_clkdm",
  1625. .recalc = &followparent_recalc,
  1626. };
  1627. static struct clk mcspi2_ick = {
  1628. .name = "mcspi_ick",
  1629. .id = 2,
  1630. .parent = &core_l4_ick,
  1631. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1632. .enable_bit = OMAP3430_EN_MCSPI2_SHIFT,
  1633. .flags = CLOCK_IN_OMAP343X,
  1634. .clkdm_name = "core_l4_clkdm",
  1635. .recalc = &followparent_recalc,
  1636. };
  1637. static struct clk mcspi1_ick = {
  1638. .name = "mcspi_ick",
  1639. .id = 1,
  1640. .parent = &core_l4_ick,
  1641. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1642. .enable_bit = OMAP3430_EN_MCSPI1_SHIFT,
  1643. .flags = CLOCK_IN_OMAP343X,
  1644. .clkdm_name = "core_l4_clkdm",
  1645. .recalc = &followparent_recalc,
  1646. };
  1647. static struct clk i2c3_ick = {
  1648. .name = "i2c_ick",
  1649. .id = 3,
  1650. .parent = &core_l4_ick,
  1651. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1652. .enable_bit = OMAP3430_EN_I2C3_SHIFT,
  1653. .flags = CLOCK_IN_OMAP343X,
  1654. .clkdm_name = "core_l4_clkdm",
  1655. .recalc = &followparent_recalc,
  1656. };
  1657. static struct clk i2c2_ick = {
  1658. .name = "i2c_ick",
  1659. .id = 2,
  1660. .parent = &core_l4_ick,
  1661. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1662. .enable_bit = OMAP3430_EN_I2C2_SHIFT,
  1663. .flags = CLOCK_IN_OMAP343X,
  1664. .clkdm_name = "core_l4_clkdm",
  1665. .recalc = &followparent_recalc,
  1666. };
  1667. static struct clk i2c1_ick = {
  1668. .name = "i2c_ick",
  1669. .id = 1,
  1670. .parent = &core_l4_ick,
  1671. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1672. .enable_bit = OMAP3430_EN_I2C1_SHIFT,
  1673. .flags = CLOCK_IN_OMAP343X,
  1674. .clkdm_name = "core_l4_clkdm",
  1675. .recalc = &followparent_recalc,
  1676. };
  1677. static struct clk uart2_ick = {
  1678. .name = "uart2_ick",
  1679. .parent = &core_l4_ick,
  1680. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1681. .enable_bit = OMAP3430_EN_UART2_SHIFT,
  1682. .flags = CLOCK_IN_OMAP343X,
  1683. .clkdm_name = "core_l4_clkdm",
  1684. .recalc = &followparent_recalc,
  1685. };
  1686. static struct clk uart1_ick = {
  1687. .name = "uart1_ick",
  1688. .parent = &core_l4_ick,
  1689. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1690. .enable_bit = OMAP3430_EN_UART1_SHIFT,
  1691. .flags = CLOCK_IN_OMAP343X,
  1692. .clkdm_name = "core_l4_clkdm",
  1693. .recalc = &followparent_recalc,
  1694. };
  1695. static struct clk gpt11_ick = {
  1696. .name = "gpt11_ick",
  1697. .parent = &core_l4_ick,
  1698. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1699. .enable_bit = OMAP3430_EN_GPT11_SHIFT,
  1700. .flags = CLOCK_IN_OMAP343X,
  1701. .clkdm_name = "core_l4_clkdm",
  1702. .recalc = &followparent_recalc,
  1703. };
  1704. static struct clk gpt10_ick = {
  1705. .name = "gpt10_ick",
  1706. .parent = &core_l4_ick,
  1707. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1708. .enable_bit = OMAP3430_EN_GPT10_SHIFT,
  1709. .flags = CLOCK_IN_OMAP343X,
  1710. .clkdm_name = "core_l4_clkdm",
  1711. .recalc = &followparent_recalc,
  1712. };
  1713. static struct clk mcbsp5_ick = {
  1714. .name = "mcbsp_ick",
  1715. .id = 5,
  1716. .parent = &core_l4_ick,
  1717. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1718. .enable_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1719. .flags = CLOCK_IN_OMAP343X,
  1720. .clkdm_name = "core_l4_clkdm",
  1721. .recalc = &followparent_recalc,
  1722. };
  1723. static struct clk mcbsp1_ick = {
  1724. .name = "mcbsp_ick",
  1725. .id = 1,
  1726. .parent = &core_l4_ick,
  1727. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1728. .enable_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1729. .flags = CLOCK_IN_OMAP343X,
  1730. .clkdm_name = "core_l4_clkdm",
  1731. .recalc = &followparent_recalc,
  1732. };
  1733. static struct clk fac_ick = {
  1734. .name = "fac_ick",
  1735. .parent = &core_l4_ick,
  1736. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1737. .enable_bit = OMAP3430ES1_EN_FAC_SHIFT,
  1738. .flags = CLOCK_IN_OMAP3430ES1,
  1739. .clkdm_name = "core_l4_clkdm",
  1740. .recalc = &followparent_recalc,
  1741. };
  1742. static struct clk mailboxes_ick = {
  1743. .name = "mailboxes_ick",
  1744. .parent = &core_l4_ick,
  1745. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1746. .enable_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  1747. .flags = CLOCK_IN_OMAP343X,
  1748. .clkdm_name = "core_l4_clkdm",
  1749. .recalc = &followparent_recalc,
  1750. };
  1751. static struct clk omapctrl_ick = {
  1752. .name = "omapctrl_ick",
  1753. .parent = &core_l4_ick,
  1754. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1755. .enable_bit = OMAP3430_EN_OMAPCTRL_SHIFT,
  1756. .flags = CLOCK_IN_OMAP343X | ENABLE_ON_INIT,
  1757. .recalc = &followparent_recalc,
  1758. };
  1759. /* SSI_L4_ICK based clocks */
  1760. static struct clk ssi_l4_ick = {
  1761. .name = "ssi_l4_ick",
  1762. .parent = &l4_ick,
  1763. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1764. PARENT_CONTROLS_CLOCK,
  1765. .clkdm_name = "core_l4_clkdm",
  1766. .recalc = &followparent_recalc,
  1767. };
  1768. static struct clk ssi_ick = {
  1769. .name = "ssi_ick",
  1770. .parent = &ssi_l4_ick,
  1771. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1772. .enable_bit = OMAP3430_EN_SSI_SHIFT,
  1773. .flags = CLOCK_IN_OMAP343X,
  1774. .clkdm_name = "core_l4_clkdm",
  1775. .recalc = &followparent_recalc,
  1776. };
  1777. /* REVISIT: Technically the TRM claims that this is CORE_CLK based,
  1778. * but l4_ick makes more sense to me */
  1779. static const struct clksel usb_l4_clksel[] = {
  1780. { .parent = &l4_ick, .rates = div2_rates },
  1781. { .parent = NULL },
  1782. };
  1783. static struct clk usb_l4_ick = {
  1784. .name = "usb_l4_ick",
  1785. .parent = &l4_ick,
  1786. .init = &omap2_init_clksel_parent,
  1787. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1788. .enable_bit = OMAP3430ES1_EN_FSHOSTUSB_SHIFT,
  1789. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL),
  1790. .clksel_mask = OMAP3430ES1_CLKSEL_FSHOSTUSB_MASK,
  1791. .clksel = usb_l4_clksel,
  1792. .flags = CLOCK_IN_OMAP3430ES1,
  1793. .recalc = &omap2_clksel_recalc,
  1794. };
  1795. /* XXX MDM_INTC_ICK, SAD2D_ICK ?? */
  1796. /* SECURITY_L4_ICK2 based clocks */
  1797. static struct clk security_l4_ick2 = {
  1798. .name = "security_l4_ick2",
  1799. .parent = &l4_ick,
  1800. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  1801. PARENT_CONTROLS_CLOCK,
  1802. .recalc = &followparent_recalc,
  1803. };
  1804. static struct clk aes1_ick = {
  1805. .name = "aes1_ick",
  1806. .parent = &security_l4_ick2,
  1807. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1808. .enable_bit = OMAP3430_EN_AES1_SHIFT,
  1809. .flags = CLOCK_IN_OMAP343X,
  1810. .recalc = &followparent_recalc,
  1811. };
  1812. static struct clk rng_ick = {
  1813. .name = "rng_ick",
  1814. .parent = &security_l4_ick2,
  1815. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1816. .enable_bit = OMAP3430_EN_RNG_SHIFT,
  1817. .flags = CLOCK_IN_OMAP343X,
  1818. .recalc = &followparent_recalc,
  1819. };
  1820. static struct clk sha11_ick = {
  1821. .name = "sha11_ick",
  1822. .parent = &security_l4_ick2,
  1823. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1824. .enable_bit = OMAP3430_EN_SHA11_SHIFT,
  1825. .flags = CLOCK_IN_OMAP343X,
  1826. .recalc = &followparent_recalc,
  1827. };
  1828. static struct clk des1_ick = {
  1829. .name = "des1_ick",
  1830. .parent = &security_l4_ick2,
  1831. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1832. .enable_bit = OMAP3430_EN_DES1_SHIFT,
  1833. .flags = CLOCK_IN_OMAP343X,
  1834. .recalc = &followparent_recalc,
  1835. };
  1836. /* DSS */
  1837. static const struct clksel dss1_alwon_fck_clksel[] = {
  1838. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1839. { .parent = &dpll4_m4x2_ck, .rates = dpll_locked_rates },
  1840. { .parent = NULL }
  1841. };
  1842. static struct clk dss1_alwon_fck = {
  1843. .name = "dss1_alwon_fck",
  1844. .parent = &dpll4_m4x2_ck,
  1845. .init = &omap2_init_clksel_parent,
  1846. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1847. .enable_bit = OMAP3430_EN_DSS1_SHIFT,
  1848. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1849. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1850. .clksel = dss1_alwon_fck_clksel,
  1851. .flags = CLOCK_IN_OMAP343X,
  1852. .clkdm_name = "dss_clkdm",
  1853. .recalc = &omap2_clksel_recalc,
  1854. };
  1855. static struct clk dss_tv_fck = {
  1856. .name = "dss_tv_fck",
  1857. .parent = &omap_54m_fck,
  1858. .init = &omap2_init_clk_clkdm,
  1859. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1860. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1861. .flags = CLOCK_IN_OMAP343X,
  1862. .clkdm_name = "dss_clkdm",
  1863. .recalc = &followparent_recalc,
  1864. };
  1865. static struct clk dss_96m_fck = {
  1866. .name = "dss_96m_fck",
  1867. .parent = &omap_96m_fck,
  1868. .init = &omap2_init_clk_clkdm,
  1869. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1870. .enable_bit = OMAP3430_EN_TV_SHIFT,
  1871. .flags = CLOCK_IN_OMAP343X,
  1872. .clkdm_name = "dss_clkdm",
  1873. .recalc = &followparent_recalc,
  1874. };
  1875. static struct clk dss2_alwon_fck = {
  1876. .name = "dss2_alwon_fck",
  1877. .parent = &sys_ck,
  1878. .init = &omap2_init_clk_clkdm,
  1879. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_FCLKEN),
  1880. .enable_bit = OMAP3430_EN_DSS2_SHIFT,
  1881. .flags = CLOCK_IN_OMAP343X,
  1882. .clkdm_name = "dss_clkdm",
  1883. .recalc = &followparent_recalc,
  1884. };
  1885. static struct clk dss_ick = {
  1886. /* Handles both L3 and L4 clocks */
  1887. .name = "dss_ick",
  1888. .parent = &l4_ick,
  1889. .init = &omap2_init_clk_clkdm,
  1890. .enable_reg = OMAP_CM_REGADDR(OMAP3430_DSS_MOD, CM_ICLKEN),
  1891. .enable_bit = OMAP3430_CM_ICLKEN_DSS_EN_DSS_SHIFT,
  1892. .flags = CLOCK_IN_OMAP343X,
  1893. .clkdm_name = "dss_clkdm",
  1894. .recalc = &followparent_recalc,
  1895. };
  1896. /* CAM */
  1897. static const struct clksel cam_mclk_clksel[] = {
  1898. { .parent = &sys_ck, .rates = dpll_bypass_rates },
  1899. { .parent = &dpll4_m5x2_ck, .rates = dpll_locked_rates },
  1900. { .parent = NULL }
  1901. };
  1902. static struct clk cam_mclk = {
  1903. .name = "cam_mclk",
  1904. .parent = &dpll4_m5x2_ck,
  1905. .init = &omap2_init_clksel_parent,
  1906. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST),
  1907. .clksel_mask = OMAP3430_ST_PERIPH_CLK_MASK,
  1908. .clksel = cam_mclk_clksel,
  1909. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_FCLKEN),
  1910. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1911. .flags = CLOCK_IN_OMAP343X,
  1912. .clkdm_name = "cam_clkdm",
  1913. .recalc = &omap2_clksel_recalc,
  1914. };
  1915. static struct clk cam_ick = {
  1916. /* Handles both L3 and L4 clocks */
  1917. .name = "cam_ick",
  1918. .parent = &l4_ick,
  1919. .init = &omap2_init_clk_clkdm,
  1920. .enable_reg = OMAP_CM_REGADDR(OMAP3430_CAM_MOD, CM_ICLKEN),
  1921. .enable_bit = OMAP3430_EN_CAM_SHIFT,
  1922. .flags = CLOCK_IN_OMAP343X,
  1923. .clkdm_name = "cam_clkdm",
  1924. .recalc = &followparent_recalc,
  1925. };
  1926. /* USBHOST - 3430ES2 only */
  1927. static struct clk usbhost_120m_fck = {
  1928. .name = "usbhost_120m_fck",
  1929. .parent = &omap_120m_fck,
  1930. .init = &omap2_init_clk_clkdm,
  1931. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1932. .enable_bit = OMAP3430ES2_EN_USBHOST2_SHIFT,
  1933. .flags = CLOCK_IN_OMAP3430ES2,
  1934. .clkdm_name = "usbhost_clkdm",
  1935. .recalc = &followparent_recalc,
  1936. };
  1937. static struct clk usbhost_48m_fck = {
  1938. .name = "usbhost_48m_fck",
  1939. .parent = &omap_48m_fck,
  1940. .init = &omap2_init_clk_clkdm,
  1941. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN),
  1942. .enable_bit = OMAP3430ES2_EN_USBHOST1_SHIFT,
  1943. .flags = CLOCK_IN_OMAP3430ES2,
  1944. .clkdm_name = "usbhost_clkdm",
  1945. .recalc = &followparent_recalc,
  1946. };
  1947. static struct clk usbhost_ick = {
  1948. /* Handles both L3 and L4 clocks */
  1949. .name = "usbhost_ick",
  1950. .parent = &l4_ick,
  1951. .init = &omap2_init_clk_clkdm,
  1952. .enable_reg = OMAP_CM_REGADDR(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN),
  1953. .enable_bit = OMAP3430ES2_EN_USBHOST_SHIFT,
  1954. .flags = CLOCK_IN_OMAP3430ES2,
  1955. .clkdm_name = "usbhost_clkdm",
  1956. .recalc = &followparent_recalc,
  1957. };
  1958. static struct clk usbhost_sar_fck = {
  1959. .name = "usbhost_sar_fck",
  1960. .parent = &osc_sys_ck,
  1961. .init = &omap2_init_clk_clkdm,
  1962. .enable_reg = OMAP_PRM_REGADDR(OMAP3430ES2_USBHOST_MOD, PM_PWSTCTRL),
  1963. .enable_bit = OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  1964. .flags = CLOCK_IN_OMAP3430ES2,
  1965. .clkdm_name = "usbhost_clkdm",
  1966. .recalc = &followparent_recalc,
  1967. };
  1968. /* WKUP */
  1969. static const struct clksel_rate usim_96m_rates[] = {
  1970. { .div = 2, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  1971. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  1972. { .div = 8, .val = 5, .flags = RATE_IN_343X },
  1973. { .div = 10, .val = 6, .flags = RATE_IN_343X },
  1974. { .div = 0 },
  1975. };
  1976. static const struct clksel_rate usim_120m_rates[] = {
  1977. { .div = 4, .val = 7, .flags = RATE_IN_343X | DEFAULT_RATE },
  1978. { .div = 8, .val = 8, .flags = RATE_IN_343X },
  1979. { .div = 16, .val = 9, .flags = RATE_IN_343X },
  1980. { .div = 20, .val = 10, .flags = RATE_IN_343X },
  1981. { .div = 0 },
  1982. };
  1983. static const struct clksel usim_clksel[] = {
  1984. { .parent = &omap_96m_fck, .rates = usim_96m_rates },
  1985. { .parent = &omap_120m_fck, .rates = usim_120m_rates },
  1986. { .parent = &sys_ck, .rates = div2_rates },
  1987. { .parent = NULL },
  1988. };
  1989. /* 3430ES2 only */
  1990. static struct clk usim_fck = {
  1991. .name = "usim_fck",
  1992. .init = &omap2_init_clksel_parent,
  1993. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1994. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  1995. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  1996. .clksel_mask = OMAP3430ES2_CLKSEL_USIMOCP_MASK,
  1997. .clksel = usim_clksel,
  1998. .flags = CLOCK_IN_OMAP3430ES2,
  1999. .recalc = &omap2_clksel_recalc,
  2000. };
  2001. /* XXX should gpt1's clksel have wkup_32k_fck as the 32k opt? */
  2002. static struct clk gpt1_fck = {
  2003. .name = "gpt1_fck",
  2004. .init = &omap2_init_clksel_parent,
  2005. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2006. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2007. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL),
  2008. .clksel_mask = OMAP3430_CLKSEL_GPT1_MASK,
  2009. .clksel = omap343x_gpt_clksel,
  2010. .flags = CLOCK_IN_OMAP343X,
  2011. .clkdm_name = "wkup_clkdm",
  2012. .recalc = &omap2_clksel_recalc,
  2013. };
  2014. static struct clk wkup_32k_fck = {
  2015. .name = "wkup_32k_fck",
  2016. .init = &omap2_init_clk_clkdm,
  2017. .parent = &omap_32k_fck,
  2018. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2019. .clkdm_name = "wkup_clkdm",
  2020. .recalc = &followparent_recalc,
  2021. };
  2022. static struct clk gpio1_dbck = {
  2023. .name = "gpio1_dbck",
  2024. .parent = &wkup_32k_fck,
  2025. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2026. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2027. .flags = CLOCK_IN_OMAP343X,
  2028. .clkdm_name = "wkup_clkdm",
  2029. .recalc = &followparent_recalc,
  2030. };
  2031. static struct clk wdt2_fck = {
  2032. .name = "wdt2_fck",
  2033. .parent = &wkup_32k_fck,
  2034. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2035. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2036. .flags = CLOCK_IN_OMAP343X,
  2037. .clkdm_name = "wkup_clkdm",
  2038. .recalc = &followparent_recalc,
  2039. };
  2040. static struct clk wkup_l4_ick = {
  2041. .name = "wkup_l4_ick",
  2042. .parent = &sys_ck,
  2043. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2044. .clkdm_name = "wkup_clkdm",
  2045. .recalc = &followparent_recalc,
  2046. };
  2047. /* 3430ES2 only */
  2048. /* Never specifically named in the TRM, so we have to infer a likely name */
  2049. static struct clk usim_ick = {
  2050. .name = "usim_ick",
  2051. .parent = &wkup_l4_ick,
  2052. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2053. .enable_bit = OMAP3430ES2_EN_USIMOCP_SHIFT,
  2054. .flags = CLOCK_IN_OMAP3430ES2,
  2055. .clkdm_name = "wkup_clkdm",
  2056. .recalc = &followparent_recalc,
  2057. };
  2058. static struct clk wdt2_ick = {
  2059. .name = "wdt2_ick",
  2060. .parent = &wkup_l4_ick,
  2061. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2062. .enable_bit = OMAP3430_EN_WDT2_SHIFT,
  2063. .flags = CLOCK_IN_OMAP343X,
  2064. .clkdm_name = "wkup_clkdm",
  2065. .recalc = &followparent_recalc,
  2066. };
  2067. static struct clk wdt1_ick = {
  2068. .name = "wdt1_ick",
  2069. .parent = &wkup_l4_ick,
  2070. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2071. .enable_bit = OMAP3430_EN_WDT1_SHIFT,
  2072. .flags = CLOCK_IN_OMAP343X,
  2073. .clkdm_name = "wkup_clkdm",
  2074. .recalc = &followparent_recalc,
  2075. };
  2076. static struct clk gpio1_ick = {
  2077. .name = "gpio1_ick",
  2078. .parent = &wkup_l4_ick,
  2079. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2080. .enable_bit = OMAP3430_EN_GPIO1_SHIFT,
  2081. .flags = CLOCK_IN_OMAP343X,
  2082. .clkdm_name = "wkup_clkdm",
  2083. .recalc = &followparent_recalc,
  2084. };
  2085. static struct clk omap_32ksync_ick = {
  2086. .name = "omap_32ksync_ick",
  2087. .parent = &wkup_l4_ick,
  2088. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2089. .enable_bit = OMAP3430_EN_32KSYNC_SHIFT,
  2090. .flags = CLOCK_IN_OMAP343X,
  2091. .clkdm_name = "wkup_clkdm",
  2092. .recalc = &followparent_recalc,
  2093. };
  2094. /* XXX This clock no longer exists in 3430 TRM rev F */
  2095. static struct clk gpt12_ick = {
  2096. .name = "gpt12_ick",
  2097. .parent = &wkup_l4_ick,
  2098. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2099. .enable_bit = OMAP3430_EN_GPT12_SHIFT,
  2100. .flags = CLOCK_IN_OMAP343X,
  2101. .clkdm_name = "wkup_clkdm",
  2102. .recalc = &followparent_recalc,
  2103. };
  2104. static struct clk gpt1_ick = {
  2105. .name = "gpt1_ick",
  2106. .parent = &wkup_l4_ick,
  2107. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  2108. .enable_bit = OMAP3430_EN_GPT1_SHIFT,
  2109. .flags = CLOCK_IN_OMAP343X,
  2110. .clkdm_name = "wkup_clkdm",
  2111. .recalc = &followparent_recalc,
  2112. };
  2113. /* PER clock domain */
  2114. static struct clk per_96m_fck = {
  2115. .name = "per_96m_fck",
  2116. .parent = &omap_96m_alwon_fck,
  2117. .init = &omap2_init_clk_clkdm,
  2118. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  2119. PARENT_CONTROLS_CLOCK,
  2120. .clkdm_name = "per_clkdm",
  2121. .recalc = &followparent_recalc,
  2122. };
  2123. static struct clk per_48m_fck = {
  2124. .name = "per_48m_fck",
  2125. .parent = &omap_48m_fck,
  2126. .init = &omap2_init_clk_clkdm,
  2127. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  2128. PARENT_CONTROLS_CLOCK,
  2129. .clkdm_name = "per_clkdm",
  2130. .recalc = &followparent_recalc,
  2131. };
  2132. static struct clk uart3_fck = {
  2133. .name = "uart3_fck",
  2134. .parent = &per_48m_fck,
  2135. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2136. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2137. .flags = CLOCK_IN_OMAP343X,
  2138. .clkdm_name = "per_clkdm",
  2139. .recalc = &followparent_recalc,
  2140. };
  2141. static struct clk gpt2_fck = {
  2142. .name = "gpt2_fck",
  2143. .init = &omap2_init_clksel_parent,
  2144. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2145. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2146. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2147. .clksel_mask = OMAP3430_CLKSEL_GPT2_MASK,
  2148. .clksel = omap343x_gpt_clksel,
  2149. .flags = CLOCK_IN_OMAP343X,
  2150. .clkdm_name = "per_clkdm",
  2151. .recalc = &omap2_clksel_recalc,
  2152. };
  2153. static struct clk gpt3_fck = {
  2154. .name = "gpt3_fck",
  2155. .init = &omap2_init_clksel_parent,
  2156. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2157. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2158. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2159. .clksel_mask = OMAP3430_CLKSEL_GPT3_MASK,
  2160. .clksel = omap343x_gpt_clksel,
  2161. .flags = CLOCK_IN_OMAP343X,
  2162. .clkdm_name = "per_clkdm",
  2163. .recalc = &omap2_clksel_recalc,
  2164. };
  2165. static struct clk gpt4_fck = {
  2166. .name = "gpt4_fck",
  2167. .init = &omap2_init_clksel_parent,
  2168. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2169. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2170. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2171. .clksel_mask = OMAP3430_CLKSEL_GPT4_MASK,
  2172. .clksel = omap343x_gpt_clksel,
  2173. .flags = CLOCK_IN_OMAP343X,
  2174. .clkdm_name = "per_clkdm",
  2175. .recalc = &omap2_clksel_recalc,
  2176. };
  2177. static struct clk gpt5_fck = {
  2178. .name = "gpt5_fck",
  2179. .init = &omap2_init_clksel_parent,
  2180. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2181. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2182. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2183. .clksel_mask = OMAP3430_CLKSEL_GPT5_MASK,
  2184. .clksel = omap343x_gpt_clksel,
  2185. .flags = CLOCK_IN_OMAP343X,
  2186. .clkdm_name = "per_clkdm",
  2187. .recalc = &omap2_clksel_recalc,
  2188. };
  2189. static struct clk gpt6_fck = {
  2190. .name = "gpt6_fck",
  2191. .init = &omap2_init_clksel_parent,
  2192. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2193. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2194. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2195. .clksel_mask = OMAP3430_CLKSEL_GPT6_MASK,
  2196. .clksel = omap343x_gpt_clksel,
  2197. .flags = CLOCK_IN_OMAP343X,
  2198. .clkdm_name = "per_clkdm",
  2199. .recalc = &omap2_clksel_recalc,
  2200. };
  2201. static struct clk gpt7_fck = {
  2202. .name = "gpt7_fck",
  2203. .init = &omap2_init_clksel_parent,
  2204. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2205. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2206. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2207. .clksel_mask = OMAP3430_CLKSEL_GPT7_MASK,
  2208. .clksel = omap343x_gpt_clksel,
  2209. .flags = CLOCK_IN_OMAP343X,
  2210. .clkdm_name = "per_clkdm",
  2211. .recalc = &omap2_clksel_recalc,
  2212. };
  2213. static struct clk gpt8_fck = {
  2214. .name = "gpt8_fck",
  2215. .init = &omap2_init_clksel_parent,
  2216. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2217. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2218. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2219. .clksel_mask = OMAP3430_CLKSEL_GPT8_MASK,
  2220. .clksel = omap343x_gpt_clksel,
  2221. .flags = CLOCK_IN_OMAP343X,
  2222. .clkdm_name = "per_clkdm",
  2223. .recalc = &omap2_clksel_recalc,
  2224. };
  2225. static struct clk gpt9_fck = {
  2226. .name = "gpt9_fck",
  2227. .init = &omap2_init_clksel_parent,
  2228. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2229. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2230. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_CLKSEL),
  2231. .clksel_mask = OMAP3430_CLKSEL_GPT9_MASK,
  2232. .clksel = omap343x_gpt_clksel,
  2233. .flags = CLOCK_IN_OMAP343X,
  2234. .clkdm_name = "per_clkdm",
  2235. .recalc = &omap2_clksel_recalc,
  2236. };
  2237. static struct clk per_32k_alwon_fck = {
  2238. .name = "per_32k_alwon_fck",
  2239. .parent = &omap_32k_fck,
  2240. .clkdm_name = "per_clkdm",
  2241. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2242. .recalc = &followparent_recalc,
  2243. };
  2244. static struct clk gpio6_dbck = {
  2245. .name = "gpio6_dbck",
  2246. .parent = &per_32k_alwon_fck,
  2247. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2248. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2249. .flags = CLOCK_IN_OMAP343X,
  2250. .clkdm_name = "per_clkdm",
  2251. .recalc = &followparent_recalc,
  2252. };
  2253. static struct clk gpio5_dbck = {
  2254. .name = "gpio5_dbck",
  2255. .parent = &per_32k_alwon_fck,
  2256. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2257. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2258. .flags = CLOCK_IN_OMAP343X,
  2259. .clkdm_name = "per_clkdm",
  2260. .recalc = &followparent_recalc,
  2261. };
  2262. static struct clk gpio4_dbck = {
  2263. .name = "gpio4_dbck",
  2264. .parent = &per_32k_alwon_fck,
  2265. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2266. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2267. .flags = CLOCK_IN_OMAP343X,
  2268. .clkdm_name = "per_clkdm",
  2269. .recalc = &followparent_recalc,
  2270. };
  2271. static struct clk gpio3_dbck = {
  2272. .name = "gpio3_dbck",
  2273. .parent = &per_32k_alwon_fck,
  2274. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2275. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2276. .flags = CLOCK_IN_OMAP343X,
  2277. .clkdm_name = "per_clkdm",
  2278. .recalc = &followparent_recalc,
  2279. };
  2280. static struct clk gpio2_dbck = {
  2281. .name = "gpio2_dbck",
  2282. .parent = &per_32k_alwon_fck,
  2283. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2284. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2285. .flags = CLOCK_IN_OMAP343X,
  2286. .clkdm_name = "per_clkdm",
  2287. .recalc = &followparent_recalc,
  2288. };
  2289. static struct clk wdt3_fck = {
  2290. .name = "wdt3_fck",
  2291. .parent = &per_32k_alwon_fck,
  2292. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2293. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2294. .flags = CLOCK_IN_OMAP343X,
  2295. .clkdm_name = "per_clkdm",
  2296. .recalc = &followparent_recalc,
  2297. };
  2298. static struct clk per_l4_ick = {
  2299. .name = "per_l4_ick",
  2300. .parent = &l4_ick,
  2301. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES |
  2302. PARENT_CONTROLS_CLOCK,
  2303. .clkdm_name = "per_clkdm",
  2304. .recalc = &followparent_recalc,
  2305. };
  2306. static struct clk gpio6_ick = {
  2307. .name = "gpio6_ick",
  2308. .parent = &per_l4_ick,
  2309. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2310. .enable_bit = OMAP3430_EN_GPIO6_SHIFT,
  2311. .flags = CLOCK_IN_OMAP343X,
  2312. .clkdm_name = "per_clkdm",
  2313. .recalc = &followparent_recalc,
  2314. };
  2315. static struct clk gpio5_ick = {
  2316. .name = "gpio5_ick",
  2317. .parent = &per_l4_ick,
  2318. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2319. .enable_bit = OMAP3430_EN_GPIO5_SHIFT,
  2320. .flags = CLOCK_IN_OMAP343X,
  2321. .clkdm_name = "per_clkdm",
  2322. .recalc = &followparent_recalc,
  2323. };
  2324. static struct clk gpio4_ick = {
  2325. .name = "gpio4_ick",
  2326. .parent = &per_l4_ick,
  2327. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2328. .enable_bit = OMAP3430_EN_GPIO4_SHIFT,
  2329. .flags = CLOCK_IN_OMAP343X,
  2330. .clkdm_name = "per_clkdm",
  2331. .recalc = &followparent_recalc,
  2332. };
  2333. static struct clk gpio3_ick = {
  2334. .name = "gpio3_ick",
  2335. .parent = &per_l4_ick,
  2336. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2337. .enable_bit = OMAP3430_EN_GPIO3_SHIFT,
  2338. .flags = CLOCK_IN_OMAP343X,
  2339. .clkdm_name = "per_clkdm",
  2340. .recalc = &followparent_recalc,
  2341. };
  2342. static struct clk gpio2_ick = {
  2343. .name = "gpio2_ick",
  2344. .parent = &per_l4_ick,
  2345. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2346. .enable_bit = OMAP3430_EN_GPIO2_SHIFT,
  2347. .flags = CLOCK_IN_OMAP343X,
  2348. .clkdm_name = "per_clkdm",
  2349. .recalc = &followparent_recalc,
  2350. };
  2351. static struct clk wdt3_ick = {
  2352. .name = "wdt3_ick",
  2353. .parent = &per_l4_ick,
  2354. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2355. .enable_bit = OMAP3430_EN_WDT3_SHIFT,
  2356. .flags = CLOCK_IN_OMAP343X,
  2357. .clkdm_name = "per_clkdm",
  2358. .recalc = &followparent_recalc,
  2359. };
  2360. static struct clk uart3_ick = {
  2361. .name = "uart3_ick",
  2362. .parent = &per_l4_ick,
  2363. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2364. .enable_bit = OMAP3430_EN_UART3_SHIFT,
  2365. .flags = CLOCK_IN_OMAP343X,
  2366. .clkdm_name = "per_clkdm",
  2367. .recalc = &followparent_recalc,
  2368. };
  2369. static struct clk gpt9_ick = {
  2370. .name = "gpt9_ick",
  2371. .parent = &per_l4_ick,
  2372. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2373. .enable_bit = OMAP3430_EN_GPT9_SHIFT,
  2374. .flags = CLOCK_IN_OMAP343X,
  2375. .clkdm_name = "per_clkdm",
  2376. .recalc = &followparent_recalc,
  2377. };
  2378. static struct clk gpt8_ick = {
  2379. .name = "gpt8_ick",
  2380. .parent = &per_l4_ick,
  2381. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2382. .enable_bit = OMAP3430_EN_GPT8_SHIFT,
  2383. .flags = CLOCK_IN_OMAP343X,
  2384. .clkdm_name = "per_clkdm",
  2385. .recalc = &followparent_recalc,
  2386. };
  2387. static struct clk gpt7_ick = {
  2388. .name = "gpt7_ick",
  2389. .parent = &per_l4_ick,
  2390. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2391. .enable_bit = OMAP3430_EN_GPT7_SHIFT,
  2392. .flags = CLOCK_IN_OMAP343X,
  2393. .clkdm_name = "per_clkdm",
  2394. .recalc = &followparent_recalc,
  2395. };
  2396. static struct clk gpt6_ick = {
  2397. .name = "gpt6_ick",
  2398. .parent = &per_l4_ick,
  2399. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2400. .enable_bit = OMAP3430_EN_GPT6_SHIFT,
  2401. .flags = CLOCK_IN_OMAP343X,
  2402. .clkdm_name = "per_clkdm",
  2403. .recalc = &followparent_recalc,
  2404. };
  2405. static struct clk gpt5_ick = {
  2406. .name = "gpt5_ick",
  2407. .parent = &per_l4_ick,
  2408. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2409. .enable_bit = OMAP3430_EN_GPT5_SHIFT,
  2410. .flags = CLOCK_IN_OMAP343X,
  2411. .clkdm_name = "per_clkdm",
  2412. .recalc = &followparent_recalc,
  2413. };
  2414. static struct clk gpt4_ick = {
  2415. .name = "gpt4_ick",
  2416. .parent = &per_l4_ick,
  2417. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2418. .enable_bit = OMAP3430_EN_GPT4_SHIFT,
  2419. .flags = CLOCK_IN_OMAP343X,
  2420. .clkdm_name = "per_clkdm",
  2421. .recalc = &followparent_recalc,
  2422. };
  2423. static struct clk gpt3_ick = {
  2424. .name = "gpt3_ick",
  2425. .parent = &per_l4_ick,
  2426. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2427. .enable_bit = OMAP3430_EN_GPT3_SHIFT,
  2428. .flags = CLOCK_IN_OMAP343X,
  2429. .clkdm_name = "per_clkdm",
  2430. .recalc = &followparent_recalc,
  2431. };
  2432. static struct clk gpt2_ick = {
  2433. .name = "gpt2_ick",
  2434. .parent = &per_l4_ick,
  2435. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2436. .enable_bit = OMAP3430_EN_GPT2_SHIFT,
  2437. .flags = CLOCK_IN_OMAP343X,
  2438. .clkdm_name = "per_clkdm",
  2439. .recalc = &followparent_recalc,
  2440. };
  2441. static struct clk mcbsp2_ick = {
  2442. .name = "mcbsp_ick",
  2443. .id = 2,
  2444. .parent = &per_l4_ick,
  2445. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2446. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2447. .flags = CLOCK_IN_OMAP343X,
  2448. .clkdm_name = "per_clkdm",
  2449. .recalc = &followparent_recalc,
  2450. };
  2451. static struct clk mcbsp3_ick = {
  2452. .name = "mcbsp_ick",
  2453. .id = 3,
  2454. .parent = &per_l4_ick,
  2455. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2456. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2457. .flags = CLOCK_IN_OMAP343X,
  2458. .clkdm_name = "per_clkdm",
  2459. .recalc = &followparent_recalc,
  2460. };
  2461. static struct clk mcbsp4_ick = {
  2462. .name = "mcbsp_ick",
  2463. .id = 4,
  2464. .parent = &per_l4_ick,
  2465. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_ICLKEN),
  2466. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2467. .flags = CLOCK_IN_OMAP343X,
  2468. .clkdm_name = "per_clkdm",
  2469. .recalc = &followparent_recalc,
  2470. };
  2471. static const struct clksel mcbsp_234_clksel[] = {
  2472. { .parent = &per_96m_fck, .rates = common_mcbsp_96m_rates },
  2473. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  2474. { .parent = NULL }
  2475. };
  2476. static struct clk mcbsp2_fck = {
  2477. .name = "mcbsp_fck",
  2478. .id = 2,
  2479. .init = &omap2_init_clksel_parent,
  2480. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2481. .enable_bit = OMAP3430_EN_MCBSP2_SHIFT,
  2482. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  2483. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  2484. .clksel = mcbsp_234_clksel,
  2485. .flags = CLOCK_IN_OMAP343X,
  2486. .clkdm_name = "per_clkdm",
  2487. .recalc = &omap2_clksel_recalc,
  2488. };
  2489. static struct clk mcbsp3_fck = {
  2490. .name = "mcbsp_fck",
  2491. .id = 3,
  2492. .init = &omap2_init_clksel_parent,
  2493. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2494. .enable_bit = OMAP3430_EN_MCBSP3_SHIFT,
  2495. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2496. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  2497. .clksel = mcbsp_234_clksel,
  2498. .flags = CLOCK_IN_OMAP343X,
  2499. .clkdm_name = "per_clkdm",
  2500. .recalc = &omap2_clksel_recalc,
  2501. };
  2502. static struct clk mcbsp4_fck = {
  2503. .name = "mcbsp_fck",
  2504. .id = 4,
  2505. .init = &omap2_init_clksel_parent,
  2506. .enable_reg = OMAP_CM_REGADDR(OMAP3430_PER_MOD, CM_FCLKEN),
  2507. .enable_bit = OMAP3430_EN_MCBSP4_SHIFT,
  2508. .clksel_reg = OMAP343X_CTRL_REGADDR(OMAP343X_CONTROL_DEVCONF1),
  2509. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  2510. .clksel = mcbsp_234_clksel,
  2511. .flags = CLOCK_IN_OMAP343X,
  2512. .clkdm_name = "per_clkdm",
  2513. .recalc = &omap2_clksel_recalc,
  2514. };
  2515. /* EMU clocks */
  2516. /* More information: ARM Cortex-A8 Technical Reference Manual, sect 10.1 */
  2517. static const struct clksel_rate emu_src_sys_rates[] = {
  2518. { .div = 1, .val = 0, .flags = RATE_IN_343X | DEFAULT_RATE },
  2519. { .div = 0 },
  2520. };
  2521. static const struct clksel_rate emu_src_core_rates[] = {
  2522. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2523. { .div = 0 },
  2524. };
  2525. static const struct clksel_rate emu_src_per_rates[] = {
  2526. { .div = 1, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2527. { .div = 0 },
  2528. };
  2529. static const struct clksel_rate emu_src_mpu_rates[] = {
  2530. { .div = 1, .val = 3, .flags = RATE_IN_343X | DEFAULT_RATE },
  2531. { .div = 0 },
  2532. };
  2533. static const struct clksel emu_src_clksel[] = {
  2534. { .parent = &sys_ck, .rates = emu_src_sys_rates },
  2535. { .parent = &emu_core_alwon_ck, .rates = emu_src_core_rates },
  2536. { .parent = &emu_per_alwon_ck, .rates = emu_src_per_rates },
  2537. { .parent = &emu_mpu_alwon_ck, .rates = emu_src_mpu_rates },
  2538. { .parent = NULL },
  2539. };
  2540. /*
  2541. * Like the clkout_src clocks, emu_src_clk is a virtual clock, existing only
  2542. * to switch the source of some of the EMU clocks.
  2543. * XXX Are there CLKEN bits for these EMU clks?
  2544. */
  2545. static struct clk emu_src_ck = {
  2546. .name = "emu_src_ck",
  2547. .init = &omap2_init_clksel_parent,
  2548. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2549. .clksel_mask = OMAP3430_MUX_CTRL_MASK,
  2550. .clksel = emu_src_clksel,
  2551. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2552. .clkdm_name = "emu_clkdm",
  2553. .recalc = &omap2_clksel_recalc,
  2554. };
  2555. static const struct clksel_rate pclk_emu_rates[] = {
  2556. { .div = 2, .val = 2, .flags = RATE_IN_343X | DEFAULT_RATE },
  2557. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2558. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2559. { .div = 6, .val = 6, .flags = RATE_IN_343X },
  2560. { .div = 0 },
  2561. };
  2562. static const struct clksel pclk_emu_clksel[] = {
  2563. { .parent = &emu_src_ck, .rates = pclk_emu_rates },
  2564. { .parent = NULL },
  2565. };
  2566. static struct clk pclk_fck = {
  2567. .name = "pclk_fck",
  2568. .init = &omap2_init_clksel_parent,
  2569. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2570. .clksel_mask = OMAP3430_CLKSEL_PCLK_MASK,
  2571. .clksel = pclk_emu_clksel,
  2572. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2573. .clkdm_name = "emu_clkdm",
  2574. .recalc = &omap2_clksel_recalc,
  2575. };
  2576. static const struct clksel_rate pclkx2_emu_rates[] = {
  2577. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2578. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2579. { .div = 3, .val = 3, .flags = RATE_IN_343X },
  2580. { .div = 0 },
  2581. };
  2582. static const struct clksel pclkx2_emu_clksel[] = {
  2583. { .parent = &emu_src_ck, .rates = pclkx2_emu_rates },
  2584. { .parent = NULL },
  2585. };
  2586. static struct clk pclkx2_fck = {
  2587. .name = "pclkx2_fck",
  2588. .init = &omap2_init_clksel_parent,
  2589. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2590. .clksel_mask = OMAP3430_CLKSEL_PCLKX2_MASK,
  2591. .clksel = pclkx2_emu_clksel,
  2592. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2593. .clkdm_name = "emu_clkdm",
  2594. .recalc = &omap2_clksel_recalc,
  2595. };
  2596. static const struct clksel atclk_emu_clksel[] = {
  2597. { .parent = &emu_src_ck, .rates = div2_rates },
  2598. { .parent = NULL },
  2599. };
  2600. static struct clk atclk_fck = {
  2601. .name = "atclk_fck",
  2602. .init = &omap2_init_clksel_parent,
  2603. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2604. .clksel_mask = OMAP3430_CLKSEL_ATCLK_MASK,
  2605. .clksel = atclk_emu_clksel,
  2606. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2607. .clkdm_name = "emu_clkdm",
  2608. .recalc = &omap2_clksel_recalc,
  2609. };
  2610. static struct clk traceclk_src_fck = {
  2611. .name = "traceclk_src_fck",
  2612. .init = &omap2_init_clksel_parent,
  2613. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2614. .clksel_mask = OMAP3430_TRACE_MUX_CTRL_MASK,
  2615. .clksel = emu_src_clksel,
  2616. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES | ALWAYS_ENABLED,
  2617. .clkdm_name = "emu_clkdm",
  2618. .recalc = &omap2_clksel_recalc,
  2619. };
  2620. static const struct clksel_rate traceclk_rates[] = {
  2621. { .div = 1, .val = 1, .flags = RATE_IN_343X | DEFAULT_RATE },
  2622. { .div = 2, .val = 2, .flags = RATE_IN_343X },
  2623. { .div = 4, .val = 4, .flags = RATE_IN_343X },
  2624. { .div = 0 },
  2625. };
  2626. static const struct clksel traceclk_clksel[] = {
  2627. { .parent = &traceclk_src_fck, .rates = traceclk_rates },
  2628. { .parent = NULL },
  2629. };
  2630. static struct clk traceclk_fck = {
  2631. .name = "traceclk_fck",
  2632. .init = &omap2_init_clksel_parent,
  2633. .clksel_reg = OMAP_CM_REGADDR(OMAP3430_EMU_MOD, CM_CLKSEL1),
  2634. .clksel_mask = OMAP3430_CLKSEL_TRACECLK_MASK,
  2635. .clksel = traceclk_clksel,
  2636. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2637. .clkdm_name = "emu_clkdm",
  2638. .recalc = &omap2_clksel_recalc,
  2639. };
  2640. /* SR clocks */
  2641. /* SmartReflex fclk (VDD1) */
  2642. static struct clk sr1_fck = {
  2643. .name = "sr1_fck",
  2644. .parent = &sys_ck,
  2645. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2646. .enable_bit = OMAP3430_EN_SR1_SHIFT,
  2647. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  2648. .recalc = &followparent_recalc,
  2649. };
  2650. /* SmartReflex fclk (VDD2) */
  2651. static struct clk sr2_fck = {
  2652. .name = "sr2_fck",
  2653. .parent = &sys_ck,
  2654. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  2655. .enable_bit = OMAP3430_EN_SR2_SHIFT,
  2656. .flags = CLOCK_IN_OMAP343X | RATE_PROPAGATES,
  2657. .recalc = &followparent_recalc,
  2658. };
  2659. static struct clk sr_l4_ick = {
  2660. .name = "sr_l4_ick",
  2661. .parent = &l4_ick,
  2662. .flags = CLOCK_IN_OMAP343X,
  2663. .clkdm_name = "core_l4_clkdm",
  2664. .recalc = &followparent_recalc,
  2665. };
  2666. /* SECURE_32K_FCK clocks */
  2667. /* XXX This clock no longer exists in 3430 TRM rev F */
  2668. static struct clk gpt12_fck = {
  2669. .name = "gpt12_fck",
  2670. .parent = &secure_32k_fck,
  2671. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2672. .recalc = &followparent_recalc,
  2673. };
  2674. static struct clk wdt1_fck = {
  2675. .name = "wdt1_fck",
  2676. .parent = &secure_32k_fck,
  2677. .flags = CLOCK_IN_OMAP343X | ALWAYS_ENABLED,
  2678. .recalc = &followparent_recalc,
  2679. };
  2680. static struct clk *onchip_34xx_clks[] __initdata = {
  2681. &omap_32k_fck,
  2682. &virt_12m_ck,
  2683. &virt_13m_ck,
  2684. &virt_16_8m_ck,
  2685. &virt_19_2m_ck,
  2686. &virt_26m_ck,
  2687. &virt_38_4m_ck,
  2688. &osc_sys_ck,
  2689. &sys_ck,
  2690. &sys_altclk,
  2691. &mcbsp_clks,
  2692. &sys_clkout1,
  2693. &dpll1_ck,
  2694. &dpll1_x2_ck,
  2695. &dpll1_x2m2_ck,
  2696. &dpll2_ck,
  2697. &dpll2_m2_ck,
  2698. &dpll3_ck,
  2699. &core_ck,
  2700. &dpll3_x2_ck,
  2701. &dpll3_m2_ck,
  2702. &dpll3_m2x2_ck,
  2703. &dpll3_m3_ck,
  2704. &dpll3_m3x2_ck,
  2705. &emu_core_alwon_ck,
  2706. &dpll4_ck,
  2707. &dpll4_x2_ck,
  2708. &omap_96m_alwon_fck,
  2709. &omap_96m_fck,
  2710. &cm_96m_fck,
  2711. &virt_omap_54m_fck,
  2712. &omap_54m_fck,
  2713. &omap_48m_fck,
  2714. &omap_12m_fck,
  2715. &dpll4_m2_ck,
  2716. &dpll4_m2x2_ck,
  2717. &dpll4_m3_ck,
  2718. &dpll4_m3x2_ck,
  2719. &dpll4_m4_ck,
  2720. &dpll4_m4x2_ck,
  2721. &dpll4_m5_ck,
  2722. &dpll4_m5x2_ck,
  2723. &dpll4_m6_ck,
  2724. &dpll4_m6x2_ck,
  2725. &emu_per_alwon_ck,
  2726. &dpll5_ck,
  2727. &dpll5_m2_ck,
  2728. &omap_120m_fck,
  2729. &clkout2_src_ck,
  2730. &sys_clkout2,
  2731. &corex2_fck,
  2732. &dpll1_fck,
  2733. &mpu_ck,
  2734. &arm_fck,
  2735. &emu_mpu_alwon_ck,
  2736. &dpll2_fck,
  2737. &iva2_ck,
  2738. &l3_ick,
  2739. &l4_ick,
  2740. &rm_ick,
  2741. &gfx_l3_ck,
  2742. &gfx_l3_fck,
  2743. &gfx_l3_ick,
  2744. &gfx_cg1_ck,
  2745. &gfx_cg2_ck,
  2746. &sgx_fck,
  2747. &sgx_ick,
  2748. &d2d_26m_fck,
  2749. &gpt10_fck,
  2750. &gpt11_fck,
  2751. &cpefuse_fck,
  2752. &ts_fck,
  2753. &usbtll_fck,
  2754. &core_96m_fck,
  2755. &mmchs3_fck,
  2756. &mmchs2_fck,
  2757. &mspro_fck,
  2758. &mmchs1_fck,
  2759. &i2c3_fck,
  2760. &i2c2_fck,
  2761. &i2c1_fck,
  2762. &mcbsp5_fck,
  2763. &mcbsp1_fck,
  2764. &core_48m_fck,
  2765. &mcspi4_fck,
  2766. &mcspi3_fck,
  2767. &mcspi2_fck,
  2768. &mcspi1_fck,
  2769. &uart2_fck,
  2770. &uart1_fck,
  2771. &fshostusb_fck,
  2772. &core_12m_fck,
  2773. &hdq_fck,
  2774. &ssi_ssr_fck,
  2775. &ssi_sst_fck,
  2776. &core_l3_ick,
  2777. &hsotgusb_ick,
  2778. &sdrc_ick,
  2779. &gpmc_fck,
  2780. &security_l3_ick,
  2781. &pka_ick,
  2782. &core_l4_ick,
  2783. &usbtll_ick,
  2784. &mmchs3_ick,
  2785. &icr_ick,
  2786. &aes2_ick,
  2787. &sha12_ick,
  2788. &des2_ick,
  2789. &mmchs2_ick,
  2790. &mmchs1_ick,
  2791. &mspro_ick,
  2792. &hdq_ick,
  2793. &mcspi4_ick,
  2794. &mcspi3_ick,
  2795. &mcspi2_ick,
  2796. &mcspi1_ick,
  2797. &i2c3_ick,
  2798. &i2c2_ick,
  2799. &i2c1_ick,
  2800. &uart2_ick,
  2801. &uart1_ick,
  2802. &gpt11_ick,
  2803. &gpt10_ick,
  2804. &mcbsp5_ick,
  2805. &mcbsp1_ick,
  2806. &fac_ick,
  2807. &mailboxes_ick,
  2808. &omapctrl_ick,
  2809. &ssi_l4_ick,
  2810. &ssi_ick,
  2811. &usb_l4_ick,
  2812. &security_l4_ick2,
  2813. &aes1_ick,
  2814. &rng_ick,
  2815. &sha11_ick,
  2816. &des1_ick,
  2817. &dss1_alwon_fck,
  2818. &dss_tv_fck,
  2819. &dss_96m_fck,
  2820. &dss2_alwon_fck,
  2821. &dss_ick,
  2822. &cam_mclk,
  2823. &cam_ick,
  2824. &usbhost_120m_fck,
  2825. &usbhost_48m_fck,
  2826. &usbhost_ick,
  2827. &usbhost_sar_fck,
  2828. &usim_fck,
  2829. &gpt1_fck,
  2830. &wkup_32k_fck,
  2831. &gpio1_dbck,
  2832. &wdt2_fck,
  2833. &wkup_l4_ick,
  2834. &usim_ick,
  2835. &wdt2_ick,
  2836. &wdt1_ick,
  2837. &gpio1_ick,
  2838. &omap_32ksync_ick,
  2839. &gpt12_ick,
  2840. &gpt1_ick,
  2841. &per_96m_fck,
  2842. &per_48m_fck,
  2843. &uart3_fck,
  2844. &gpt2_fck,
  2845. &gpt3_fck,
  2846. &gpt4_fck,
  2847. &gpt5_fck,
  2848. &gpt6_fck,
  2849. &gpt7_fck,
  2850. &gpt8_fck,
  2851. &gpt9_fck,
  2852. &per_32k_alwon_fck,
  2853. &gpio6_dbck,
  2854. &gpio5_dbck,
  2855. &gpio4_dbck,
  2856. &gpio3_dbck,
  2857. &gpio2_dbck,
  2858. &wdt3_fck,
  2859. &per_l4_ick,
  2860. &gpio6_ick,
  2861. &gpio5_ick,
  2862. &gpio4_ick,
  2863. &gpio3_ick,
  2864. &gpio2_ick,
  2865. &wdt3_ick,
  2866. &uart3_ick,
  2867. &gpt9_ick,
  2868. &gpt8_ick,
  2869. &gpt7_ick,
  2870. &gpt6_ick,
  2871. &gpt5_ick,
  2872. &gpt4_ick,
  2873. &gpt3_ick,
  2874. &gpt2_ick,
  2875. &mcbsp2_ick,
  2876. &mcbsp3_ick,
  2877. &mcbsp4_ick,
  2878. &mcbsp2_fck,
  2879. &mcbsp3_fck,
  2880. &mcbsp4_fck,
  2881. &emu_src_ck,
  2882. &pclk_fck,
  2883. &pclkx2_fck,
  2884. &atclk_fck,
  2885. &traceclk_src_fck,
  2886. &traceclk_fck,
  2887. &sr1_fck,
  2888. &sr2_fck,
  2889. &sr_l4_ick,
  2890. &secure_32k_fck,
  2891. &gpt12_fck,
  2892. &wdt1_fck,
  2893. };
  2894. #endif