clock.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * Copyright (C) 2008 Sascha Hauer <s.hauer@pengutronix.de>, Pengutronix
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/math64.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <mach/clock.h>
  25. #include <mach/hardware.h>
  26. #include "crm_regs.h"
  27. static int _clk_enable(struct clk *clk)
  28. {
  29. unsigned int reg;
  30. reg = __raw_readl(clk->enable_reg);
  31. reg |= 1 << clk->enable_shift;
  32. __raw_writel(reg, clk->enable_reg);
  33. return 0;
  34. }
  35. static void _clk_disable(struct clk *clk)
  36. {
  37. unsigned int reg;
  38. reg = __raw_readl(clk->enable_reg);
  39. reg &= ~(1 << clk->enable_shift);
  40. __raw_writel(reg, clk->enable_reg);
  41. }
  42. static int _clk_can_use_parent(const struct clk *clk_arr[], unsigned int size,
  43. struct clk *parent)
  44. {
  45. int i;
  46. for (i = 0; i < size; i++)
  47. if (parent == clk_arr[i])
  48. return i;
  49. return -EINVAL;
  50. }
  51. static unsigned long
  52. _clk_simple_round_rate(struct clk *clk, unsigned long rate, unsigned int limit)
  53. {
  54. int div;
  55. unsigned long parent_rate;
  56. parent_rate = clk_get_rate(clk->parent);
  57. div = parent_rate / rate;
  58. if (parent_rate % rate)
  59. div++;
  60. if (div > limit)
  61. div = limit;
  62. return parent_rate / div;
  63. }
  64. static unsigned long _clk_parent_round_rate(struct clk *clk, unsigned long rate)
  65. {
  66. return clk->parent->round_rate(clk->parent, rate);
  67. }
  68. static int _clk_parent_set_rate(struct clk *clk, unsigned long rate)
  69. {
  70. return clk->parent->set_rate(clk->parent, rate);
  71. }
  72. /*
  73. * get the system pll clock in Hz
  74. *
  75. * mfi + mfn / (mfd +1)
  76. * f = 2 * f_ref * --------------------
  77. * pd + 1
  78. */
  79. static unsigned long mx1_decode_pll(unsigned int pll, u32 f_ref)
  80. {
  81. unsigned long long ll;
  82. unsigned long quot;
  83. u32 mfi = (pll >> 10) & 0xf;
  84. u32 mfn = pll & 0x3ff;
  85. u32 mfd = (pll >> 16) & 0x3ff;
  86. u32 pd = (pll >> 26) & 0xf;
  87. mfi = mfi <= 5 ? 5 : mfi;
  88. ll = 2 * (unsigned long long)f_ref *
  89. ((mfi << 16) + (mfn << 16) / (mfd + 1));
  90. quot = (pd + 1) * (1 << 16);
  91. ll += quot / 2;
  92. do_div(ll, quot);
  93. return (unsigned long)ll;
  94. }
  95. static unsigned long clk16m_get_rate(struct clk *clk)
  96. {
  97. return 16000000;
  98. }
  99. static struct clk clk16m = {
  100. .name = "CLK16M",
  101. .get_rate = clk16m_get_rate,
  102. .enable = _clk_enable,
  103. .enable_reg = CCM_CSCR,
  104. .enable_shift = CCM_CSCR_OSC_EN_SHIFT,
  105. .disable = _clk_disable,
  106. };
  107. /* in Hz */
  108. static unsigned long clk32_rate;
  109. static unsigned long clk32_get_rate(struct clk *clk)
  110. {
  111. return clk32_rate;
  112. }
  113. static struct clk clk32 = {
  114. .name = "CLK32",
  115. .get_rate = clk32_get_rate,
  116. };
  117. static unsigned long clk32_premult_get_rate(struct clk *clk)
  118. {
  119. return clk_get_rate(clk->parent) * 512;
  120. }
  121. static struct clk clk32_premult = {
  122. .name = "CLK32_premultiplier",
  123. .parent = &clk32,
  124. .get_rate = clk32_premult_get_rate,
  125. };
  126. static const struct clk *prem_clk_clocks[] = {
  127. &clk32_premult,
  128. &clk16m,
  129. };
  130. static int prem_clk_set_parent(struct clk *clk, struct clk *parent)
  131. {
  132. int i;
  133. unsigned int reg = __raw_readl(CCM_CSCR);
  134. i = _clk_can_use_parent(prem_clk_clocks, ARRAY_SIZE(prem_clk_clocks),
  135. parent);
  136. switch (i) {
  137. case 0:
  138. reg &= ~CCM_CSCR_SYSTEM_SEL;
  139. break;
  140. case 1:
  141. reg |= CCM_CSCR_SYSTEM_SEL;
  142. break;
  143. default:
  144. return i;
  145. }
  146. __raw_writel(reg, CCM_CSCR);
  147. return 0;
  148. }
  149. static struct clk prem_clk = {
  150. .name = "prem_clk",
  151. .set_parent = prem_clk_set_parent,
  152. };
  153. static unsigned long system_clk_get_rate(struct clk *clk)
  154. {
  155. return mx1_decode_pll(__raw_readl(CCM_SPCTL0),
  156. clk_get_rate(clk->parent));
  157. }
  158. static struct clk system_clk = {
  159. .name = "system_clk",
  160. .parent = &prem_clk,
  161. .get_rate = system_clk_get_rate,
  162. };
  163. static unsigned long mcu_clk_get_rate(struct clk *clk)
  164. {
  165. return mx1_decode_pll(__raw_readl(CCM_MPCTL0),
  166. clk_get_rate(clk->parent));
  167. }
  168. static struct clk mcu_clk = {
  169. .name = "mcu_clk",
  170. .parent = &clk32_premult,
  171. .get_rate = mcu_clk_get_rate,
  172. };
  173. static unsigned long fclk_get_rate(struct clk *clk)
  174. {
  175. unsigned long fclk = clk_get_rate(clk->parent);
  176. if (__raw_readl(CCM_CSCR) & CCM_CSCR_PRESC)
  177. fclk /= 2;
  178. return fclk;
  179. }
  180. static struct clk fclk = {
  181. .name = "fclk",
  182. .parent = &mcu_clk,
  183. .get_rate = fclk_get_rate,
  184. };
  185. /*
  186. * get hclk ( SDRAM, CSI, Memory Stick, I2C, DMA )
  187. */
  188. static unsigned long hclk_get_rate(struct clk *clk)
  189. {
  190. return clk_get_rate(clk->parent) / (((__raw_readl(CCM_CSCR) &
  191. CCM_CSCR_BCLK_MASK) >> CCM_CSCR_BCLK_OFFSET) + 1);
  192. }
  193. static unsigned long hclk_round_rate(struct clk *clk, unsigned long rate)
  194. {
  195. return _clk_simple_round_rate(clk, rate, 16);
  196. }
  197. static int hclk_set_rate(struct clk *clk, unsigned long rate)
  198. {
  199. unsigned int div;
  200. unsigned int reg;
  201. unsigned long parent_rate;
  202. parent_rate = clk_get_rate(clk->parent);
  203. div = parent_rate / rate;
  204. if (div > 16 || div < 1 || ((parent_rate / div) != rate))
  205. return -EINVAL;
  206. div--;
  207. reg = __raw_readl(CCM_CSCR);
  208. reg &= ~CCM_CSCR_BCLK_MASK;
  209. reg |= div << CCM_CSCR_BCLK_OFFSET;
  210. __raw_writel(reg, CCM_CSCR);
  211. return 0;
  212. }
  213. static struct clk hclk = {
  214. .name = "hclk",
  215. .parent = &system_clk,
  216. .get_rate = hclk_get_rate,
  217. .round_rate = hclk_round_rate,
  218. .set_rate = hclk_set_rate,
  219. };
  220. static unsigned long clk48m_get_rate(struct clk *clk)
  221. {
  222. return clk_get_rate(clk->parent) / (((__raw_readl(CCM_CSCR) &
  223. CCM_CSCR_USB_MASK) >> CCM_CSCR_USB_OFFSET) + 1);
  224. }
  225. static unsigned long clk48m_round_rate(struct clk *clk, unsigned long rate)
  226. {
  227. return _clk_simple_round_rate(clk, rate, 8);
  228. }
  229. static int clk48m_set_rate(struct clk *clk, unsigned long rate)
  230. {
  231. unsigned int div;
  232. unsigned int reg;
  233. unsigned long parent_rate;
  234. parent_rate = clk_get_rate(clk->parent);
  235. div = parent_rate / rate;
  236. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  237. return -EINVAL;
  238. div--;
  239. reg = __raw_readl(CCM_CSCR);
  240. reg &= ~CCM_CSCR_USB_MASK;
  241. reg |= div << CCM_CSCR_USB_OFFSET;
  242. __raw_writel(reg, CCM_CSCR);
  243. return 0;
  244. }
  245. static struct clk clk48m = {
  246. .name = "CLK48M",
  247. .parent = &system_clk,
  248. .get_rate = clk48m_get_rate,
  249. .round_rate = clk48m_round_rate,
  250. .set_rate = clk48m_set_rate,
  251. };
  252. /*
  253. * get peripheral clock 1 ( UART[12], Timer[12], PWM )
  254. */
  255. static unsigned long perclk1_get_rate(struct clk *clk)
  256. {
  257. return clk_get_rate(clk->parent) / (((__raw_readl(CCM_PCDR) &
  258. CCM_PCDR_PCLK1_MASK) >> CCM_PCDR_PCLK1_OFFSET) + 1);
  259. }
  260. static unsigned long perclk1_round_rate(struct clk *clk, unsigned long rate)
  261. {
  262. return _clk_simple_round_rate(clk, rate, 16);
  263. }
  264. static int perclk1_set_rate(struct clk *clk, unsigned long rate)
  265. {
  266. unsigned int div;
  267. unsigned int reg;
  268. unsigned long parent_rate;
  269. parent_rate = clk_get_rate(clk->parent);
  270. div = parent_rate / rate;
  271. if (div > 16 || div < 1 || ((parent_rate / div) != rate))
  272. return -EINVAL;
  273. div--;
  274. reg = __raw_readl(CCM_PCDR);
  275. reg &= ~CCM_PCDR_PCLK1_MASK;
  276. reg |= div << CCM_PCDR_PCLK1_OFFSET;
  277. __raw_writel(reg, CCM_PCDR);
  278. return 0;
  279. }
  280. /*
  281. * get peripheral clock 2 ( LCD, SD, SPI[12] )
  282. */
  283. static unsigned long perclk2_get_rate(struct clk *clk)
  284. {
  285. return clk_get_rate(clk->parent) / (((__raw_readl(CCM_PCDR) &
  286. CCM_PCDR_PCLK2_MASK) >> CCM_PCDR_PCLK2_OFFSET) + 1);
  287. }
  288. static unsigned long perclk2_round_rate(struct clk *clk, unsigned long rate)
  289. {
  290. return _clk_simple_round_rate(clk, rate, 16);
  291. }
  292. static int perclk2_set_rate(struct clk *clk, unsigned long rate)
  293. {
  294. unsigned int div;
  295. unsigned int reg;
  296. unsigned long parent_rate;
  297. parent_rate = clk_get_rate(clk->parent);
  298. div = parent_rate / rate;
  299. if (div > 16 || div < 1 || ((parent_rate / div) != rate))
  300. return -EINVAL;
  301. div--;
  302. reg = __raw_readl(CCM_PCDR);
  303. reg &= ~CCM_PCDR_PCLK2_MASK;
  304. reg |= div << CCM_PCDR_PCLK2_OFFSET;
  305. __raw_writel(reg, CCM_PCDR);
  306. return 0;
  307. }
  308. /*
  309. * get peripheral clock 3 ( SSI )
  310. */
  311. static unsigned long perclk3_get_rate(struct clk *clk)
  312. {
  313. return clk_get_rate(clk->parent) / (((__raw_readl(CCM_PCDR) &
  314. CCM_PCDR_PCLK3_MASK) >> CCM_PCDR_PCLK3_OFFSET) + 1);
  315. }
  316. static unsigned long perclk3_round_rate(struct clk *clk, unsigned long rate)
  317. {
  318. return _clk_simple_round_rate(clk, rate, 128);
  319. }
  320. static int perclk3_set_rate(struct clk *clk, unsigned long rate)
  321. {
  322. unsigned int div;
  323. unsigned int reg;
  324. unsigned long parent_rate;
  325. parent_rate = clk_get_rate(clk->parent);
  326. div = parent_rate / rate;
  327. if (div > 128 || div < 1 || ((parent_rate / div) != rate))
  328. return -EINVAL;
  329. div--;
  330. reg = __raw_readl(CCM_PCDR);
  331. reg &= ~CCM_PCDR_PCLK3_MASK;
  332. reg |= div << CCM_PCDR_PCLK3_OFFSET;
  333. __raw_writel(reg, CCM_PCDR);
  334. return 0;
  335. }
  336. static struct clk perclk[] = {
  337. {
  338. .name = "perclk",
  339. .id = 0,
  340. .parent = &system_clk,
  341. .get_rate = perclk1_get_rate,
  342. .round_rate = perclk1_round_rate,
  343. .set_rate = perclk1_set_rate,
  344. }, {
  345. .name = "perclk",
  346. .id = 1,
  347. .parent = &system_clk,
  348. .get_rate = perclk2_get_rate,
  349. .round_rate = perclk2_round_rate,
  350. .set_rate = perclk2_set_rate,
  351. }, {
  352. .name = "perclk",
  353. .id = 2,
  354. .parent = &system_clk,
  355. .get_rate = perclk3_get_rate,
  356. .round_rate = perclk3_round_rate,
  357. .set_rate = perclk3_set_rate,
  358. }
  359. };
  360. static const struct clk *clko_clocks[] = {
  361. &perclk[0],
  362. &hclk,
  363. &clk48m,
  364. &clk16m,
  365. &prem_clk,
  366. &fclk,
  367. };
  368. static int clko_set_parent(struct clk *clk, struct clk *parent)
  369. {
  370. int i;
  371. unsigned int reg;
  372. i = _clk_can_use_parent(clko_clocks, ARRAY_SIZE(clko_clocks), parent);
  373. if (i < 0)
  374. return i;
  375. reg = __raw_readl(CCM_CSCR) & ~CCM_CSCR_CLKO_MASK;
  376. reg |= i << CCM_CSCR_CLKO_OFFSET;
  377. __raw_writel(reg, CCM_CSCR);
  378. if (clko_clocks[i]->set_rate && clko_clocks[i]->round_rate) {
  379. clk->set_rate = _clk_parent_set_rate;
  380. clk->round_rate = _clk_parent_round_rate;
  381. } else {
  382. clk->set_rate = NULL;
  383. clk->round_rate = NULL;
  384. }
  385. return 0;
  386. }
  387. static struct clk clko_clk = {
  388. .name = "clko_clk",
  389. .set_parent = clko_set_parent,
  390. };
  391. static struct clk dma_clk = {
  392. .name = "dma_clk",
  393. .parent = &hclk,
  394. .round_rate = _clk_parent_round_rate,
  395. .set_rate = _clk_parent_set_rate,
  396. .enable = _clk_enable,
  397. .enable_reg = SCM_GCCR,
  398. .enable_shift = SCM_GCCR_DMA_CLK_EN_OFFSET,
  399. .disable = _clk_disable,
  400. };
  401. static struct clk csi_clk = {
  402. .name = "csi_clk",
  403. .parent = &hclk,
  404. .round_rate = _clk_parent_round_rate,
  405. .set_rate = _clk_parent_set_rate,
  406. .enable = _clk_enable,
  407. .enable_reg = SCM_GCCR,
  408. .enable_shift = SCM_GCCR_CSI_CLK_EN_OFFSET,
  409. .disable = _clk_disable,
  410. };
  411. static struct clk mma_clk = {
  412. .name = "mma_clk",
  413. .parent = &hclk,
  414. .round_rate = _clk_parent_round_rate,
  415. .set_rate = _clk_parent_set_rate,
  416. .enable = _clk_enable,
  417. .enable_reg = SCM_GCCR,
  418. .enable_shift = SCM_GCCR_MMA_CLK_EN_OFFSET,
  419. .disable = _clk_disable,
  420. };
  421. static struct clk usbd_clk = {
  422. .name = "usbd_clk",
  423. .parent = &clk48m,
  424. .round_rate = _clk_parent_round_rate,
  425. .set_rate = _clk_parent_set_rate,
  426. .enable = _clk_enable,
  427. .enable_reg = SCM_GCCR,
  428. .enable_shift = SCM_GCCR_USBD_CLK_EN_OFFSET,
  429. .disable = _clk_disable,
  430. };
  431. static struct clk gpt_clk = {
  432. .name = "gpt_clk",
  433. .parent = &perclk[0],
  434. .round_rate = _clk_parent_round_rate,
  435. .set_rate = _clk_parent_set_rate,
  436. };
  437. static struct clk uart_clk = {
  438. .name = "uart_clk",
  439. .parent = &perclk[0],
  440. .round_rate = _clk_parent_round_rate,
  441. .set_rate = _clk_parent_set_rate,
  442. };
  443. static struct clk i2c_clk = {
  444. .name = "i2c_clk",
  445. .parent = &hclk,
  446. .round_rate = _clk_parent_round_rate,
  447. .set_rate = _clk_parent_set_rate,
  448. };
  449. static struct clk spi_clk = {
  450. .name = "spi_clk",
  451. .parent = &perclk[1],
  452. .round_rate = _clk_parent_round_rate,
  453. .set_rate = _clk_parent_set_rate,
  454. };
  455. static struct clk sdhc_clk = {
  456. .name = "sdhc_clk",
  457. .parent = &perclk[1],
  458. .round_rate = _clk_parent_round_rate,
  459. .set_rate = _clk_parent_set_rate,
  460. };
  461. static struct clk lcdc_clk = {
  462. .name = "lcdc_clk",
  463. .parent = &perclk[1],
  464. .round_rate = _clk_parent_round_rate,
  465. .set_rate = _clk_parent_set_rate,
  466. };
  467. static struct clk mshc_clk = {
  468. .name = "mshc_clk",
  469. .parent = &hclk,
  470. .round_rate = _clk_parent_round_rate,
  471. .set_rate = _clk_parent_set_rate,
  472. };
  473. static struct clk ssi_clk = {
  474. .name = "ssi_clk",
  475. .parent = &perclk[2],
  476. .round_rate = _clk_parent_round_rate,
  477. .set_rate = _clk_parent_set_rate,
  478. };
  479. static struct clk rtc_clk = {
  480. .name = "rtc_clk",
  481. .parent = &clk32,
  482. };
  483. static struct clk *mxc_clks[] = {
  484. &clk16m,
  485. &clk32,
  486. &clk32_premult,
  487. &prem_clk,
  488. &system_clk,
  489. &mcu_clk,
  490. &fclk,
  491. &hclk,
  492. &clk48m,
  493. &perclk[0],
  494. &perclk[1],
  495. &perclk[2],
  496. &clko_clk,
  497. &dma_clk,
  498. &csi_clk,
  499. &mma_clk,
  500. &usbd_clk,
  501. &gpt_clk,
  502. &uart_clk,
  503. &i2c_clk,
  504. &spi_clk,
  505. &sdhc_clk,
  506. &lcdc_clk,
  507. &mshc_clk,
  508. &ssi_clk,
  509. &rtc_clk,
  510. };
  511. int __init mxc_clocks_init(unsigned long fref)
  512. {
  513. struct clk **clkp;
  514. unsigned int reg;
  515. /* disable clocks we are able to */
  516. __raw_writel(0, SCM_GCCR);
  517. clk32_rate = fref;
  518. reg = __raw_readl(CCM_CSCR);
  519. /* detect clock reference for system PLL */
  520. if (reg & CCM_CSCR_SYSTEM_SEL) {
  521. prem_clk.parent = &clk16m;
  522. } else {
  523. /* ensure that oscillator is disabled */
  524. reg &= ~(1 << CCM_CSCR_OSC_EN_SHIFT);
  525. __raw_writel(reg, CCM_CSCR);
  526. prem_clk.parent = &clk32_premult;
  527. }
  528. /* detect reference for CLKO */
  529. reg = (reg & CCM_CSCR_CLKO_MASK) >> CCM_CSCR_CLKO_OFFSET;
  530. clko_clk.parent = (struct clk *)clko_clocks[reg];
  531. for (clkp = mxc_clks; clkp < mxc_clks + ARRAY_SIZE(mxc_clks); clkp++)
  532. clk_register(*clkp);
  533. clk_enable(&hclk);
  534. clk_enable(&fclk);
  535. return 0;
  536. }