ahci.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "2.0"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_SG = 168, /* hardware max is 64K */
  53. AHCI_DMA_BOUNDARY = 0xffffffff,
  54. AHCI_USE_CLUSTERING = 0,
  55. AHCI_MAX_CMDS = 32,
  56. AHCI_CMD_SZ = 32,
  57. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  58. AHCI_RX_FIS_SZ = 256,
  59. AHCI_CMD_TBL_CDB = 0x40,
  60. AHCI_CMD_TBL_HDR_SZ = 0x80,
  61. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  62. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  63. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  64. AHCI_RX_FIS_SZ,
  65. AHCI_IRQ_ON_SG = (1 << 31),
  66. AHCI_CMD_ATAPI = (1 << 5),
  67. AHCI_CMD_WRITE = (1 << 6),
  68. AHCI_CMD_PREFETCH = (1 << 7),
  69. AHCI_CMD_RESET = (1 << 8),
  70. AHCI_CMD_CLR_BUSY = (1 << 10),
  71. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_vt8251 = 1,
  75. /* global controller registers */
  76. HOST_CAP = 0x00, /* host capabilities */
  77. HOST_CTL = 0x04, /* global host control */
  78. HOST_IRQ_STAT = 0x08, /* interrupt status */
  79. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  80. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  81. /* HOST_CTL bits */
  82. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  83. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  84. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  85. /* HOST_CAP bits */
  86. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  87. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  88. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  89. /* registers for each SATA port */
  90. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  91. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  92. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  93. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  94. PORT_IRQ_STAT = 0x10, /* interrupt status */
  95. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  96. PORT_CMD = 0x18, /* port command */
  97. PORT_TFDATA = 0x20, /* taskfile data */
  98. PORT_SIG = 0x24, /* device TF signature */
  99. PORT_CMD_ISSUE = 0x38, /* command issue */
  100. PORT_SCR = 0x28, /* SATA phy register block */
  101. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  102. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  103. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  104. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  105. /* PORT_IRQ_{STAT,MASK} bits */
  106. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  107. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  108. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  109. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  110. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  111. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  112. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  113. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  114. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  115. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  116. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  117. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  118. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  119. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  120. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  121. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  122. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  123. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  124. PORT_IRQ_IF_ERR |
  125. PORT_IRQ_CONNECT |
  126. PORT_IRQ_PHYRDY |
  127. PORT_IRQ_UNK_FIS,
  128. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  129. PORT_IRQ_TF_ERR |
  130. PORT_IRQ_HBUS_DATA_ERR,
  131. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  132. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  133. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  134. /* PORT_CMD bits */
  135. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  136. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  137. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  138. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  139. PORT_CMD_CLO = (1 << 3), /* Command list override */
  140. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  141. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  142. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  143. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  144. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  145. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  146. /* hpriv->flags bits */
  147. AHCI_FLAG_MSI = (1 << 0),
  148. /* ap->flags bits */
  149. AHCI_FLAG_RESET_NEEDS_CLO = (1 << 24),
  150. AHCI_FLAG_NO_NCQ = (1 << 25),
  151. };
  152. struct ahci_cmd_hdr {
  153. u32 opts;
  154. u32 status;
  155. u32 tbl_addr;
  156. u32 tbl_addr_hi;
  157. u32 reserved[4];
  158. };
  159. struct ahci_sg {
  160. u32 addr;
  161. u32 addr_hi;
  162. u32 reserved;
  163. u32 flags_size;
  164. };
  165. struct ahci_host_priv {
  166. unsigned long flags;
  167. u32 cap; /* cache of HOST_CAP register */
  168. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  169. };
  170. struct ahci_port_priv {
  171. struct ahci_cmd_hdr *cmd_slot;
  172. dma_addr_t cmd_slot_dma;
  173. void *cmd_tbl;
  174. dma_addr_t cmd_tbl_dma;
  175. void *rx_fis;
  176. dma_addr_t rx_fis_dma;
  177. };
  178. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  179. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  180. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  181. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  182. static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
  183. static void ahci_irq_clear(struct ata_port *ap);
  184. static int ahci_port_start(struct ata_port *ap);
  185. static void ahci_port_stop(struct ata_port *ap);
  186. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  187. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  188. static u8 ahci_check_status(struct ata_port *ap);
  189. static void ahci_freeze(struct ata_port *ap);
  190. static void ahci_thaw(struct ata_port *ap);
  191. static void ahci_error_handler(struct ata_port *ap);
  192. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  193. static void ahci_remove_one (struct pci_dev *pdev);
  194. static struct scsi_host_template ahci_sht = {
  195. .module = THIS_MODULE,
  196. .name = DRV_NAME,
  197. .ioctl = ata_scsi_ioctl,
  198. .queuecommand = ata_scsi_queuecmd,
  199. .change_queue_depth = ata_scsi_change_queue_depth,
  200. .can_queue = AHCI_MAX_CMDS - 1,
  201. .this_id = ATA_SHT_THIS_ID,
  202. .sg_tablesize = AHCI_MAX_SG,
  203. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  204. .emulated = ATA_SHT_EMULATED,
  205. .use_clustering = AHCI_USE_CLUSTERING,
  206. .proc_name = DRV_NAME,
  207. .dma_boundary = AHCI_DMA_BOUNDARY,
  208. .slave_configure = ata_scsi_slave_config,
  209. .slave_destroy = ata_scsi_slave_destroy,
  210. .bios_param = ata_std_bios_param,
  211. };
  212. static const struct ata_port_operations ahci_ops = {
  213. .port_disable = ata_port_disable,
  214. .check_status = ahci_check_status,
  215. .check_altstatus = ahci_check_status,
  216. .dev_select = ata_noop_dev_select,
  217. .tf_read = ahci_tf_read,
  218. .qc_prep = ahci_qc_prep,
  219. .qc_issue = ahci_qc_issue,
  220. .irq_handler = ahci_interrupt,
  221. .irq_clear = ahci_irq_clear,
  222. .scr_read = ahci_scr_read,
  223. .scr_write = ahci_scr_write,
  224. .freeze = ahci_freeze,
  225. .thaw = ahci_thaw,
  226. .error_handler = ahci_error_handler,
  227. .post_internal_cmd = ahci_post_internal_cmd,
  228. .port_start = ahci_port_start,
  229. .port_stop = ahci_port_stop,
  230. };
  231. static const struct ata_port_info ahci_port_info[] = {
  232. /* board_ahci */
  233. {
  234. .sht = &ahci_sht,
  235. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  236. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  237. ATA_FLAG_SKIP_D2H_BSY,
  238. .pio_mask = 0x1f, /* pio0-4 */
  239. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  240. .port_ops = &ahci_ops,
  241. },
  242. /* board_ahci_vt8251 */
  243. {
  244. .sht = &ahci_sht,
  245. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  246. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  247. ATA_FLAG_SKIP_D2H_BSY |
  248. AHCI_FLAG_RESET_NEEDS_CLO | AHCI_FLAG_NO_NCQ,
  249. .pio_mask = 0x1f, /* pio0-4 */
  250. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  251. .port_ops = &ahci_ops,
  252. },
  253. };
  254. static const struct pci_device_id ahci_pci_tbl[] = {
  255. /* Intel */
  256. { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  257. board_ahci }, /* ICH6 */
  258. { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  259. board_ahci }, /* ICH6M */
  260. { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  261. board_ahci }, /* ICH7 */
  262. { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  263. board_ahci }, /* ICH7M */
  264. { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  265. board_ahci }, /* ICH7R */
  266. { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  267. board_ahci }, /* ULi M5288 */
  268. { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  269. board_ahci }, /* ESB2 */
  270. { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  271. board_ahci }, /* ESB2 */
  272. { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  273. board_ahci }, /* ESB2 */
  274. { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  275. board_ahci }, /* ICH7-M DH */
  276. { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  277. board_ahci }, /* ICH8 */
  278. { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  279. board_ahci }, /* ICH8 */
  280. { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  281. board_ahci }, /* ICH8 */
  282. { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  283. board_ahci }, /* ICH8M */
  284. { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  285. board_ahci }, /* ICH8M */
  286. /* JMicron */
  287. { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  288. board_ahci }, /* JMicron JMB360 */
  289. { 0x197b, 0x2361, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  290. board_ahci }, /* JMicron JMB361 */
  291. { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  292. board_ahci }, /* JMicron JMB363 */
  293. { 0x197b, 0x2365, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  294. board_ahci }, /* JMicron JMB365 */
  295. { 0x197b, 0x2366, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  296. board_ahci }, /* JMicron JMB366 */
  297. /* ATI */
  298. { PCI_VENDOR_ID_ATI, 0x4380, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  299. board_ahci }, /* ATI SB600 non-raid */
  300. { PCI_VENDOR_ID_ATI, 0x4381, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  301. board_ahci }, /* ATI SB600 raid */
  302. /* VIA */
  303. { PCI_VENDOR_ID_VIA, 0x3349, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  304. board_ahci_vt8251 }, /* VIA VT8251 */
  305. /* NVIDIA */
  306. { PCI_VENDOR_ID_NVIDIA, 0x044c, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  307. board_ahci }, /* MCP65 */
  308. { PCI_VENDOR_ID_NVIDIA, 0x044d, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  309. board_ahci }, /* MCP65 */
  310. { PCI_VENDOR_ID_NVIDIA, 0x044e, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  311. board_ahci }, /* MCP65 */
  312. { PCI_VENDOR_ID_NVIDIA, 0x044f, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  313. board_ahci }, /* MCP65 */
  314. { } /* terminate list */
  315. };
  316. static struct pci_driver ahci_pci_driver = {
  317. .name = DRV_NAME,
  318. .id_table = ahci_pci_tbl,
  319. .probe = ahci_init_one,
  320. .remove = ahci_remove_one,
  321. };
  322. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  323. {
  324. return base + 0x100 + (port * 0x80);
  325. }
  326. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  327. {
  328. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  329. }
  330. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  331. {
  332. unsigned int sc_reg;
  333. switch (sc_reg_in) {
  334. case SCR_STATUS: sc_reg = 0; break;
  335. case SCR_CONTROL: sc_reg = 1; break;
  336. case SCR_ERROR: sc_reg = 2; break;
  337. case SCR_ACTIVE: sc_reg = 3; break;
  338. default:
  339. return 0xffffffffU;
  340. }
  341. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  342. }
  343. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  344. u32 val)
  345. {
  346. unsigned int sc_reg;
  347. switch (sc_reg_in) {
  348. case SCR_STATUS: sc_reg = 0; break;
  349. case SCR_CONTROL: sc_reg = 1; break;
  350. case SCR_ERROR: sc_reg = 2; break;
  351. case SCR_ACTIVE: sc_reg = 3; break;
  352. default:
  353. return;
  354. }
  355. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  356. }
  357. static void ahci_start_engine(void __iomem *port_mmio)
  358. {
  359. u32 tmp;
  360. /* start DMA */
  361. tmp = readl(port_mmio + PORT_CMD);
  362. tmp |= PORT_CMD_START;
  363. writel(tmp, port_mmio + PORT_CMD);
  364. readl(port_mmio + PORT_CMD); /* flush */
  365. }
  366. static int ahci_stop_engine(void __iomem *port_mmio)
  367. {
  368. u32 tmp;
  369. tmp = readl(port_mmio + PORT_CMD);
  370. /* check if the HBA is idle */
  371. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  372. return 0;
  373. /* setting HBA to idle */
  374. tmp &= ~PORT_CMD_START;
  375. writel(tmp, port_mmio + PORT_CMD);
  376. /* wait for engine to stop. This could be as long as 500 msec */
  377. tmp = ata_wait_register(port_mmio + PORT_CMD,
  378. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  379. if (tmp & PORT_CMD_LIST_ON)
  380. return -EIO;
  381. return 0;
  382. }
  383. static unsigned int ahci_dev_classify(struct ata_port *ap)
  384. {
  385. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  386. struct ata_taskfile tf;
  387. u32 tmp;
  388. tmp = readl(port_mmio + PORT_SIG);
  389. tf.lbah = (tmp >> 24) & 0xff;
  390. tf.lbam = (tmp >> 16) & 0xff;
  391. tf.lbal = (tmp >> 8) & 0xff;
  392. tf.nsect = (tmp) & 0xff;
  393. return ata_dev_classify(&tf);
  394. }
  395. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  396. u32 opts)
  397. {
  398. dma_addr_t cmd_tbl_dma;
  399. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  400. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  401. pp->cmd_slot[tag].status = 0;
  402. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  403. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  404. }
  405. static int ahci_clo(struct ata_port *ap)
  406. {
  407. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  408. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  409. u32 tmp;
  410. if (!(hpriv->cap & HOST_CAP_CLO))
  411. return -EOPNOTSUPP;
  412. tmp = readl(port_mmio + PORT_CMD);
  413. tmp |= PORT_CMD_CLO;
  414. writel(tmp, port_mmio + PORT_CMD);
  415. tmp = ata_wait_register(port_mmio + PORT_CMD,
  416. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  417. if (tmp & PORT_CMD_CLO)
  418. return -EIO;
  419. return 0;
  420. }
  421. static int ahci_prereset(struct ata_port *ap)
  422. {
  423. if ((ap->flags & AHCI_FLAG_RESET_NEEDS_CLO) &&
  424. (ata_busy_wait(ap, ATA_BUSY, 1000) & ATA_BUSY)) {
  425. /* ATA_BUSY hasn't cleared, so send a CLO */
  426. ahci_clo(ap);
  427. }
  428. return ata_std_prereset(ap);
  429. }
  430. static int ahci_softreset(struct ata_port *ap, unsigned int *class)
  431. {
  432. struct ahci_port_priv *pp = ap->private_data;
  433. void __iomem *mmio = ap->host_set->mmio_base;
  434. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  435. const u32 cmd_fis_len = 5; /* five dwords */
  436. const char *reason = NULL;
  437. struct ata_taskfile tf;
  438. u32 tmp;
  439. u8 *fis;
  440. int rc;
  441. DPRINTK("ENTER\n");
  442. if (ata_port_offline(ap)) {
  443. DPRINTK("PHY reports no device\n");
  444. *class = ATA_DEV_NONE;
  445. return 0;
  446. }
  447. /* prepare for SRST (AHCI-1.1 10.4.1) */
  448. rc = ahci_stop_engine(port_mmio);
  449. if (rc) {
  450. reason = "failed to stop engine";
  451. goto fail_restart;
  452. }
  453. /* check BUSY/DRQ, perform Command List Override if necessary */
  454. ahci_tf_read(ap, &tf);
  455. if (tf.command & (ATA_BUSY | ATA_DRQ)) {
  456. rc = ahci_clo(ap);
  457. if (rc == -EOPNOTSUPP) {
  458. reason = "port busy but CLO unavailable";
  459. goto fail_restart;
  460. } else if (rc) {
  461. reason = "port busy but CLO failed";
  462. goto fail_restart;
  463. }
  464. }
  465. /* restart engine */
  466. ahci_start_engine(port_mmio);
  467. ata_tf_init(ap->device, &tf);
  468. fis = pp->cmd_tbl;
  469. /* issue the first D2H Register FIS */
  470. ahci_fill_cmd_slot(pp, 0,
  471. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  472. tf.ctl |= ATA_SRST;
  473. ata_tf_to_fis(&tf, fis, 0);
  474. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  475. writel(1, port_mmio + PORT_CMD_ISSUE);
  476. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  477. if (tmp & 0x1) {
  478. rc = -EIO;
  479. reason = "1st FIS failed";
  480. goto fail;
  481. }
  482. /* spec says at least 5us, but be generous and sleep for 1ms */
  483. msleep(1);
  484. /* issue the second D2H Register FIS */
  485. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  486. tf.ctl &= ~ATA_SRST;
  487. ata_tf_to_fis(&tf, fis, 0);
  488. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  489. writel(1, port_mmio + PORT_CMD_ISSUE);
  490. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  491. /* spec mandates ">= 2ms" before checking status.
  492. * We wait 150ms, because that was the magic delay used for
  493. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  494. * between when the ATA command register is written, and then
  495. * status is checked. Because waiting for "a while" before
  496. * checking status is fine, post SRST, we perform this magic
  497. * delay here as well.
  498. */
  499. msleep(150);
  500. *class = ATA_DEV_NONE;
  501. if (ata_port_online(ap)) {
  502. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  503. rc = -EIO;
  504. reason = "device not ready";
  505. goto fail;
  506. }
  507. *class = ahci_dev_classify(ap);
  508. }
  509. DPRINTK("EXIT, class=%u\n", *class);
  510. return 0;
  511. fail_restart:
  512. ahci_start_engine(port_mmio);
  513. fail:
  514. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  515. return rc;
  516. }
  517. static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
  518. {
  519. struct ahci_port_priv *pp = ap->private_data;
  520. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  521. struct ata_taskfile tf;
  522. void __iomem *mmio = ap->host_set->mmio_base;
  523. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  524. int rc;
  525. DPRINTK("ENTER\n");
  526. ahci_stop_engine(port_mmio);
  527. /* clear D2H reception area to properly wait for D2H FIS */
  528. ata_tf_init(ap->device, &tf);
  529. tf.command = 0xff;
  530. ata_tf_to_fis(&tf, d2h_fis, 0);
  531. rc = sata_std_hardreset(ap, class);
  532. ahci_start_engine(port_mmio);
  533. if (rc == 0 && ata_port_online(ap))
  534. *class = ahci_dev_classify(ap);
  535. if (*class == ATA_DEV_UNKNOWN)
  536. *class = ATA_DEV_NONE;
  537. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  538. return rc;
  539. }
  540. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  541. {
  542. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  543. u32 new_tmp, tmp;
  544. ata_std_postreset(ap, class);
  545. /* Make sure port's ATAPI bit is set appropriately */
  546. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  547. if (*class == ATA_DEV_ATAPI)
  548. new_tmp |= PORT_CMD_ATAPI;
  549. else
  550. new_tmp &= ~PORT_CMD_ATAPI;
  551. if (new_tmp != tmp) {
  552. writel(new_tmp, port_mmio + PORT_CMD);
  553. readl(port_mmio + PORT_CMD); /* flush */
  554. }
  555. }
  556. static u8 ahci_check_status(struct ata_port *ap)
  557. {
  558. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  559. return readl(mmio + PORT_TFDATA) & 0xFF;
  560. }
  561. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  562. {
  563. struct ahci_port_priv *pp = ap->private_data;
  564. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  565. ata_tf_from_fis(d2h_fis, tf);
  566. }
  567. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  568. {
  569. struct scatterlist *sg;
  570. struct ahci_sg *ahci_sg;
  571. unsigned int n_sg = 0;
  572. VPRINTK("ENTER\n");
  573. /*
  574. * Next, the S/G list.
  575. */
  576. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  577. ata_for_each_sg(sg, qc) {
  578. dma_addr_t addr = sg_dma_address(sg);
  579. u32 sg_len = sg_dma_len(sg);
  580. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  581. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  582. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  583. ahci_sg++;
  584. n_sg++;
  585. }
  586. return n_sg;
  587. }
  588. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  589. {
  590. struct ata_port *ap = qc->ap;
  591. struct ahci_port_priv *pp = ap->private_data;
  592. int is_atapi = is_atapi_taskfile(&qc->tf);
  593. void *cmd_tbl;
  594. u32 opts;
  595. const u32 cmd_fis_len = 5; /* five dwords */
  596. unsigned int n_elem;
  597. /*
  598. * Fill in command table information. First, the header,
  599. * a SATA Register - Host to Device command FIS.
  600. */
  601. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  602. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  603. if (is_atapi) {
  604. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  605. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  606. }
  607. n_elem = 0;
  608. if (qc->flags & ATA_QCFLAG_DMAMAP)
  609. n_elem = ahci_fill_sg(qc, cmd_tbl);
  610. /*
  611. * Fill in command slot information.
  612. */
  613. opts = cmd_fis_len | n_elem << 16;
  614. if (qc->tf.flags & ATA_TFLAG_WRITE)
  615. opts |= AHCI_CMD_WRITE;
  616. if (is_atapi)
  617. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  618. ahci_fill_cmd_slot(pp, qc->tag, opts);
  619. }
  620. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  621. {
  622. struct ahci_port_priv *pp = ap->private_data;
  623. struct ata_eh_info *ehi = &ap->eh_info;
  624. unsigned int err_mask = 0, action = 0;
  625. struct ata_queued_cmd *qc;
  626. u32 serror;
  627. ata_ehi_clear_desc(ehi);
  628. /* AHCI needs SError cleared; otherwise, it might lock up */
  629. serror = ahci_scr_read(ap, SCR_ERROR);
  630. ahci_scr_write(ap, SCR_ERROR, serror);
  631. /* analyze @irq_stat */
  632. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  633. if (irq_stat & PORT_IRQ_TF_ERR)
  634. err_mask |= AC_ERR_DEV;
  635. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  636. err_mask |= AC_ERR_HOST_BUS;
  637. action |= ATA_EH_SOFTRESET;
  638. }
  639. if (irq_stat & PORT_IRQ_IF_ERR) {
  640. err_mask |= AC_ERR_ATA_BUS;
  641. action |= ATA_EH_SOFTRESET;
  642. ata_ehi_push_desc(ehi, ", interface fatal error");
  643. }
  644. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  645. ata_ehi_hotplugged(ehi);
  646. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  647. "connection status changed" : "PHY RDY changed");
  648. }
  649. if (irq_stat & PORT_IRQ_UNK_FIS) {
  650. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  651. err_mask |= AC_ERR_HSM;
  652. action |= ATA_EH_SOFTRESET;
  653. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  654. unk[0], unk[1], unk[2], unk[3]);
  655. }
  656. /* okay, let's hand over to EH */
  657. ehi->serror |= serror;
  658. ehi->action |= action;
  659. qc = ata_qc_from_tag(ap, ap->active_tag);
  660. if (qc)
  661. qc->err_mask |= err_mask;
  662. else
  663. ehi->err_mask |= err_mask;
  664. if (irq_stat & PORT_IRQ_FREEZE)
  665. ata_port_freeze(ap);
  666. else
  667. ata_port_abort(ap);
  668. }
  669. static void ahci_host_intr(struct ata_port *ap)
  670. {
  671. void __iomem *mmio = ap->host_set->mmio_base;
  672. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  673. struct ata_eh_info *ehi = &ap->eh_info;
  674. u32 status, qc_active;
  675. int rc;
  676. status = readl(port_mmio + PORT_IRQ_STAT);
  677. writel(status, port_mmio + PORT_IRQ_STAT);
  678. if (unlikely(status & PORT_IRQ_ERROR)) {
  679. ahci_error_intr(ap, status);
  680. return;
  681. }
  682. if (ap->sactive)
  683. qc_active = readl(port_mmio + PORT_SCR_ACT);
  684. else
  685. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  686. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  687. if (rc > 0)
  688. return;
  689. if (rc < 0) {
  690. ehi->err_mask |= AC_ERR_HSM;
  691. ehi->action |= ATA_EH_SOFTRESET;
  692. ata_port_freeze(ap);
  693. return;
  694. }
  695. /* hmmm... a spurious interupt */
  696. /* some devices send D2H reg with I bit set during NCQ command phase */
  697. if (ap->sactive && status & PORT_IRQ_D2H_REG_FIS)
  698. return;
  699. /* ignore interim PIO setup fis interrupts */
  700. if (ata_tag_valid(ap->active_tag)) {
  701. struct ata_queued_cmd *qc =
  702. ata_qc_from_tag(ap, ap->active_tag);
  703. if (qc && qc->tf.protocol == ATA_PROT_PIO &&
  704. (status & PORT_IRQ_PIOS_FIS))
  705. return;
  706. }
  707. if (ata_ratelimit())
  708. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  709. "(irq_stat 0x%x active_tag %d sactive 0x%x)\n",
  710. status, ap->active_tag, ap->sactive);
  711. }
  712. static void ahci_irq_clear(struct ata_port *ap)
  713. {
  714. /* TODO */
  715. }
  716. static irqreturn_t ahci_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  717. {
  718. struct ata_host_set *host_set = dev_instance;
  719. struct ahci_host_priv *hpriv;
  720. unsigned int i, handled = 0;
  721. void __iomem *mmio;
  722. u32 irq_stat, irq_ack = 0;
  723. VPRINTK("ENTER\n");
  724. hpriv = host_set->private_data;
  725. mmio = host_set->mmio_base;
  726. /* sigh. 0xffffffff is a valid return from h/w */
  727. irq_stat = readl(mmio + HOST_IRQ_STAT);
  728. irq_stat &= hpriv->port_map;
  729. if (!irq_stat)
  730. return IRQ_NONE;
  731. spin_lock(&host_set->lock);
  732. for (i = 0; i < host_set->n_ports; i++) {
  733. struct ata_port *ap;
  734. if (!(irq_stat & (1 << i)))
  735. continue;
  736. ap = host_set->ports[i];
  737. if (ap) {
  738. ahci_host_intr(ap);
  739. VPRINTK("port %u\n", i);
  740. } else {
  741. VPRINTK("port %u (no irq)\n", i);
  742. if (ata_ratelimit())
  743. dev_printk(KERN_WARNING, host_set->dev,
  744. "interrupt on disabled port %u\n", i);
  745. }
  746. irq_ack |= (1 << i);
  747. }
  748. if (irq_ack) {
  749. writel(irq_ack, mmio + HOST_IRQ_STAT);
  750. handled = 1;
  751. }
  752. spin_unlock(&host_set->lock);
  753. VPRINTK("EXIT\n");
  754. return IRQ_RETVAL(handled);
  755. }
  756. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  757. {
  758. struct ata_port *ap = qc->ap;
  759. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  760. if (qc->tf.protocol == ATA_PROT_NCQ)
  761. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  762. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  763. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  764. return 0;
  765. }
  766. static void ahci_freeze(struct ata_port *ap)
  767. {
  768. void __iomem *mmio = ap->host_set->mmio_base;
  769. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  770. /* turn IRQ off */
  771. writel(0, port_mmio + PORT_IRQ_MASK);
  772. }
  773. static void ahci_thaw(struct ata_port *ap)
  774. {
  775. void __iomem *mmio = ap->host_set->mmio_base;
  776. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  777. u32 tmp;
  778. /* clear IRQ */
  779. tmp = readl(port_mmio + PORT_IRQ_STAT);
  780. writel(tmp, port_mmio + PORT_IRQ_STAT);
  781. writel(1 << ap->id, mmio + HOST_IRQ_STAT);
  782. /* turn IRQ back on */
  783. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  784. }
  785. static void ahci_error_handler(struct ata_port *ap)
  786. {
  787. void __iomem *mmio = ap->host_set->mmio_base;
  788. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  789. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  790. /* restart engine */
  791. ahci_stop_engine(port_mmio);
  792. ahci_start_engine(port_mmio);
  793. }
  794. /* perform recovery */
  795. ata_do_eh(ap, ahci_prereset, ahci_softreset, ahci_hardreset,
  796. ahci_postreset);
  797. }
  798. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  799. {
  800. struct ata_port *ap = qc->ap;
  801. void __iomem *mmio = ap->host_set->mmio_base;
  802. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  803. if (qc->flags & ATA_QCFLAG_FAILED)
  804. qc->err_mask |= AC_ERR_OTHER;
  805. if (qc->err_mask) {
  806. /* make DMA engine forget about the failed command */
  807. ahci_stop_engine(port_mmio);
  808. ahci_start_engine(port_mmio);
  809. }
  810. }
  811. static int ahci_port_start(struct ata_port *ap)
  812. {
  813. struct device *dev = ap->host_set->dev;
  814. struct ahci_host_priv *hpriv = ap->host_set->private_data;
  815. struct ahci_port_priv *pp;
  816. void __iomem *mmio = ap->host_set->mmio_base;
  817. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  818. void *mem;
  819. dma_addr_t mem_dma;
  820. int rc;
  821. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  822. if (!pp)
  823. return -ENOMEM;
  824. memset(pp, 0, sizeof(*pp));
  825. rc = ata_pad_alloc(ap, dev);
  826. if (rc) {
  827. kfree(pp);
  828. return rc;
  829. }
  830. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  831. if (!mem) {
  832. ata_pad_free(ap, dev);
  833. kfree(pp);
  834. return -ENOMEM;
  835. }
  836. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  837. /*
  838. * First item in chunk of DMA memory: 32-slot command table,
  839. * 32 bytes each in size
  840. */
  841. pp->cmd_slot = mem;
  842. pp->cmd_slot_dma = mem_dma;
  843. mem += AHCI_CMD_SLOT_SZ;
  844. mem_dma += AHCI_CMD_SLOT_SZ;
  845. /*
  846. * Second item: Received-FIS area
  847. */
  848. pp->rx_fis = mem;
  849. pp->rx_fis_dma = mem_dma;
  850. mem += AHCI_RX_FIS_SZ;
  851. mem_dma += AHCI_RX_FIS_SZ;
  852. /*
  853. * Third item: data area for storing a single command
  854. * and its scatter-gather table
  855. */
  856. pp->cmd_tbl = mem;
  857. pp->cmd_tbl_dma = mem_dma;
  858. ap->private_data = pp;
  859. if (hpriv->cap & HOST_CAP_64)
  860. writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  861. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  862. readl(port_mmio + PORT_LST_ADDR); /* flush */
  863. if (hpriv->cap & HOST_CAP_64)
  864. writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  865. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  866. readl(port_mmio + PORT_FIS_ADDR); /* flush */
  867. writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
  868. PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
  869. PORT_CMD_START, port_mmio + PORT_CMD);
  870. readl(port_mmio + PORT_CMD); /* flush */
  871. return 0;
  872. }
  873. static void ahci_port_stop(struct ata_port *ap)
  874. {
  875. struct device *dev = ap->host_set->dev;
  876. struct ahci_port_priv *pp = ap->private_data;
  877. void __iomem *mmio = ap->host_set->mmio_base;
  878. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  879. u32 tmp;
  880. tmp = readl(port_mmio + PORT_CMD);
  881. tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
  882. writel(tmp, port_mmio + PORT_CMD);
  883. readl(port_mmio + PORT_CMD); /* flush */
  884. /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
  885. * this is slightly incorrect.
  886. */
  887. msleep(500);
  888. ap->private_data = NULL;
  889. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  890. pp->cmd_slot, pp->cmd_slot_dma);
  891. ata_pad_free(ap, dev);
  892. kfree(pp);
  893. }
  894. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  895. unsigned int port_idx)
  896. {
  897. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  898. base = ahci_port_base_ul(base, port_idx);
  899. VPRINTK("base now==0x%lx\n", base);
  900. port->cmd_addr = base;
  901. port->scr_addr = base + PORT_SCR;
  902. VPRINTK("EXIT\n");
  903. }
  904. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  905. {
  906. struct ahci_host_priv *hpriv = probe_ent->private_data;
  907. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  908. void __iomem *mmio = probe_ent->mmio_base;
  909. u32 tmp, cap_save;
  910. unsigned int i, j, using_dac;
  911. int rc;
  912. void __iomem *port_mmio;
  913. cap_save = readl(mmio + HOST_CAP);
  914. cap_save &= ( (1<<28) | (1<<17) );
  915. cap_save |= (1 << 27);
  916. /* global controller reset */
  917. tmp = readl(mmio + HOST_CTL);
  918. if ((tmp & HOST_RESET) == 0) {
  919. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  920. readl(mmio + HOST_CTL); /* flush */
  921. }
  922. /* reset must complete within 1 second, or
  923. * the hardware should be considered fried.
  924. */
  925. ssleep(1);
  926. tmp = readl(mmio + HOST_CTL);
  927. if (tmp & HOST_RESET) {
  928. dev_printk(KERN_ERR, &pdev->dev,
  929. "controller reset failed (0x%x)\n", tmp);
  930. return -EIO;
  931. }
  932. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  933. (void) readl(mmio + HOST_CTL); /* flush */
  934. writel(cap_save, mmio + HOST_CAP);
  935. writel(0xf, mmio + HOST_PORTS_IMPL);
  936. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  937. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  938. u16 tmp16;
  939. pci_read_config_word(pdev, 0x92, &tmp16);
  940. tmp16 |= 0xf;
  941. pci_write_config_word(pdev, 0x92, tmp16);
  942. }
  943. hpriv->cap = readl(mmio + HOST_CAP);
  944. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  945. probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
  946. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  947. hpriv->cap, hpriv->port_map, probe_ent->n_ports);
  948. using_dac = hpriv->cap & HOST_CAP_64;
  949. if (using_dac &&
  950. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  951. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  952. if (rc) {
  953. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  954. if (rc) {
  955. dev_printk(KERN_ERR, &pdev->dev,
  956. "64-bit DMA enable failed\n");
  957. return rc;
  958. }
  959. }
  960. } else {
  961. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  962. if (rc) {
  963. dev_printk(KERN_ERR, &pdev->dev,
  964. "32-bit DMA enable failed\n");
  965. return rc;
  966. }
  967. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  968. if (rc) {
  969. dev_printk(KERN_ERR, &pdev->dev,
  970. "32-bit consistent DMA enable failed\n");
  971. return rc;
  972. }
  973. }
  974. for (i = 0; i < probe_ent->n_ports; i++) {
  975. #if 0 /* BIOSen initialize this incorrectly */
  976. if (!(hpriv->port_map & (1 << i)))
  977. continue;
  978. #endif
  979. port_mmio = ahci_port_base(mmio, i);
  980. VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
  981. ahci_setup_port(&probe_ent->port[i],
  982. (unsigned long) mmio, i);
  983. /* make sure port is not active */
  984. tmp = readl(port_mmio + PORT_CMD);
  985. VPRINTK("PORT_CMD 0x%x\n", tmp);
  986. if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  987. PORT_CMD_FIS_RX | PORT_CMD_START)) {
  988. tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
  989. PORT_CMD_FIS_RX | PORT_CMD_START);
  990. writel(tmp, port_mmio + PORT_CMD);
  991. readl(port_mmio + PORT_CMD); /* flush */
  992. /* spec says 500 msecs for each bit, so
  993. * this is slightly incorrect.
  994. */
  995. msleep(500);
  996. }
  997. writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
  998. j = 0;
  999. while (j < 100) {
  1000. msleep(10);
  1001. tmp = readl(port_mmio + PORT_SCR_STAT);
  1002. if ((tmp & 0xf) == 0x3)
  1003. break;
  1004. j++;
  1005. }
  1006. tmp = readl(port_mmio + PORT_SCR_ERR);
  1007. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  1008. writel(tmp, port_mmio + PORT_SCR_ERR);
  1009. /* ack any pending irq events for this port */
  1010. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1011. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  1012. if (tmp)
  1013. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1014. writel(1 << i, mmio + HOST_IRQ_STAT);
  1015. }
  1016. tmp = readl(mmio + HOST_CTL);
  1017. VPRINTK("HOST_CTL 0x%x\n", tmp);
  1018. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  1019. tmp = readl(mmio + HOST_CTL);
  1020. VPRINTK("HOST_CTL 0x%x\n", tmp);
  1021. pci_set_master(pdev);
  1022. return 0;
  1023. }
  1024. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  1025. {
  1026. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1027. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1028. void __iomem *mmio = probe_ent->mmio_base;
  1029. u32 vers, cap, impl, speed;
  1030. const char *speed_s;
  1031. u16 cc;
  1032. const char *scc_s;
  1033. vers = readl(mmio + HOST_VERSION);
  1034. cap = hpriv->cap;
  1035. impl = hpriv->port_map;
  1036. speed = (cap >> 20) & 0xf;
  1037. if (speed == 1)
  1038. speed_s = "1.5";
  1039. else if (speed == 2)
  1040. speed_s = "3";
  1041. else
  1042. speed_s = "?";
  1043. pci_read_config_word(pdev, 0x0a, &cc);
  1044. if (cc == 0x0101)
  1045. scc_s = "IDE";
  1046. else if (cc == 0x0106)
  1047. scc_s = "SATA";
  1048. else if (cc == 0x0104)
  1049. scc_s = "RAID";
  1050. else
  1051. scc_s = "unknown";
  1052. dev_printk(KERN_INFO, &pdev->dev,
  1053. "AHCI %02x%02x.%02x%02x "
  1054. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1055. ,
  1056. (vers >> 24) & 0xff,
  1057. (vers >> 16) & 0xff,
  1058. (vers >> 8) & 0xff,
  1059. vers & 0xff,
  1060. ((cap >> 8) & 0x1f) + 1,
  1061. (cap & 0x1f) + 1,
  1062. speed_s,
  1063. impl,
  1064. scc_s);
  1065. dev_printk(KERN_INFO, &pdev->dev,
  1066. "flags: "
  1067. "%s%s%s%s%s%s"
  1068. "%s%s%s%s%s%s%s\n"
  1069. ,
  1070. cap & (1 << 31) ? "64bit " : "",
  1071. cap & (1 << 30) ? "ncq " : "",
  1072. cap & (1 << 28) ? "ilck " : "",
  1073. cap & (1 << 27) ? "stag " : "",
  1074. cap & (1 << 26) ? "pm " : "",
  1075. cap & (1 << 25) ? "led " : "",
  1076. cap & (1 << 24) ? "clo " : "",
  1077. cap & (1 << 19) ? "nz " : "",
  1078. cap & (1 << 18) ? "only " : "",
  1079. cap & (1 << 17) ? "pmp " : "",
  1080. cap & (1 << 15) ? "pio " : "",
  1081. cap & (1 << 14) ? "slum " : "",
  1082. cap & (1 << 13) ? "part " : ""
  1083. );
  1084. }
  1085. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1086. {
  1087. static int printed_version;
  1088. struct ata_probe_ent *probe_ent = NULL;
  1089. struct ahci_host_priv *hpriv;
  1090. unsigned long base;
  1091. void __iomem *mmio_base;
  1092. unsigned int board_idx = (unsigned int) ent->driver_data;
  1093. int have_msi, pci_dev_busy = 0;
  1094. int rc;
  1095. VPRINTK("ENTER\n");
  1096. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1097. if (!printed_version++)
  1098. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1099. /* JMicron-specific fixup: make sure we're in AHCI mode */
  1100. /* This is protected from races with ata_jmicron by the pci probe
  1101. locking */
  1102. if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
  1103. /* AHCI enable, AHCI on function 0 */
  1104. pci_write_config_byte(pdev, 0x41, 0xa1);
  1105. /* Function 1 is the PATA controller */
  1106. if (PCI_FUNC(pdev->devfn))
  1107. return -ENODEV;
  1108. }
  1109. rc = pci_enable_device(pdev);
  1110. if (rc)
  1111. return rc;
  1112. rc = pci_request_regions(pdev, DRV_NAME);
  1113. if (rc) {
  1114. pci_dev_busy = 1;
  1115. goto err_out;
  1116. }
  1117. if (pci_enable_msi(pdev) == 0)
  1118. have_msi = 1;
  1119. else {
  1120. pci_intx(pdev, 1);
  1121. have_msi = 0;
  1122. }
  1123. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1124. if (probe_ent == NULL) {
  1125. rc = -ENOMEM;
  1126. goto err_out_msi;
  1127. }
  1128. memset(probe_ent, 0, sizeof(*probe_ent));
  1129. probe_ent->dev = pci_dev_to_dev(pdev);
  1130. INIT_LIST_HEAD(&probe_ent->node);
  1131. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  1132. if (mmio_base == NULL) {
  1133. rc = -ENOMEM;
  1134. goto err_out_free_ent;
  1135. }
  1136. base = (unsigned long) mmio_base;
  1137. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1138. if (!hpriv) {
  1139. rc = -ENOMEM;
  1140. goto err_out_iounmap;
  1141. }
  1142. memset(hpriv, 0, sizeof(*hpriv));
  1143. probe_ent->sht = ahci_port_info[board_idx].sht;
  1144. probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
  1145. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1146. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1147. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1148. probe_ent->irq = pdev->irq;
  1149. probe_ent->irq_flags = IRQF_SHARED;
  1150. probe_ent->mmio_base = mmio_base;
  1151. probe_ent->private_data = hpriv;
  1152. if (have_msi)
  1153. hpriv->flags |= AHCI_FLAG_MSI;
  1154. /* initialize adapter */
  1155. rc = ahci_host_init(probe_ent);
  1156. if (rc)
  1157. goto err_out_hpriv;
  1158. if (!(probe_ent->host_flags & AHCI_FLAG_NO_NCQ) &&
  1159. (hpriv->cap & HOST_CAP_NCQ))
  1160. probe_ent->host_flags |= ATA_FLAG_NCQ;
  1161. ahci_print_info(probe_ent);
  1162. /* FIXME: check ata_device_add return value */
  1163. ata_device_add(probe_ent);
  1164. kfree(probe_ent);
  1165. return 0;
  1166. err_out_hpriv:
  1167. kfree(hpriv);
  1168. err_out_iounmap:
  1169. pci_iounmap(pdev, mmio_base);
  1170. err_out_free_ent:
  1171. kfree(probe_ent);
  1172. err_out_msi:
  1173. if (have_msi)
  1174. pci_disable_msi(pdev);
  1175. else
  1176. pci_intx(pdev, 0);
  1177. pci_release_regions(pdev);
  1178. err_out:
  1179. if (!pci_dev_busy)
  1180. pci_disable_device(pdev);
  1181. return rc;
  1182. }
  1183. static void ahci_remove_one (struct pci_dev *pdev)
  1184. {
  1185. struct device *dev = pci_dev_to_dev(pdev);
  1186. struct ata_host_set *host_set = dev_get_drvdata(dev);
  1187. struct ahci_host_priv *hpriv = host_set->private_data;
  1188. unsigned int i;
  1189. int have_msi;
  1190. for (i = 0; i < host_set->n_ports; i++)
  1191. ata_port_detach(host_set->ports[i]);
  1192. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  1193. free_irq(host_set->irq, host_set);
  1194. for (i = 0; i < host_set->n_ports; i++) {
  1195. struct ata_port *ap = host_set->ports[i];
  1196. ata_scsi_release(ap->host);
  1197. scsi_host_put(ap->host);
  1198. }
  1199. kfree(hpriv);
  1200. pci_iounmap(pdev, host_set->mmio_base);
  1201. kfree(host_set);
  1202. if (have_msi)
  1203. pci_disable_msi(pdev);
  1204. else
  1205. pci_intx(pdev, 0);
  1206. pci_release_regions(pdev);
  1207. pci_disable_device(pdev);
  1208. dev_set_drvdata(dev, NULL);
  1209. }
  1210. static int __init ahci_init(void)
  1211. {
  1212. return pci_module_init(&ahci_pci_driver);
  1213. }
  1214. static void __exit ahci_exit(void)
  1215. {
  1216. pci_unregister_driver(&ahci_pci_driver);
  1217. }
  1218. MODULE_AUTHOR("Jeff Garzik");
  1219. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1220. MODULE_LICENSE("GPL");
  1221. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1222. MODULE_VERSION(DRV_VERSION);
  1223. module_init(ahci_init);
  1224. module_exit(ahci_exit);