dm365.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. /*
  2. * TI DaVinci DM365 chip specific setup
  3. *
  4. * Copyright (C) 2009 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License as
  8. * published by the Free Software Foundation version 2.
  9. *
  10. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  11. * kind, whether express or implied; without even the implied warranty
  12. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/clk.h>
  18. #include <linux/serial_8250.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/gpio.h>
  22. #include <asm/mach/map.h>
  23. #include <mach/dm365.h>
  24. #include <mach/clock.h>
  25. #include <mach/cputype.h>
  26. #include <mach/edma.h>
  27. #include <mach/psc.h>
  28. #include <mach/mux.h>
  29. #include <mach/irqs.h>
  30. #include <mach/time.h>
  31. #include <mach/serial.h>
  32. #include <mach/common.h>
  33. #include "clock.h"
  34. #include "mux.h"
  35. #define DM365_REF_FREQ 24000000 /* 24 MHz on the DM365 EVM */
  36. static struct pll_data pll1_data = {
  37. .num = 1,
  38. .phys_base = DAVINCI_PLL1_BASE,
  39. .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
  40. };
  41. static struct pll_data pll2_data = {
  42. .num = 2,
  43. .phys_base = DAVINCI_PLL2_BASE,
  44. .flags = PLL_HAS_POSTDIV | PLL_HAS_PREDIV,
  45. };
  46. static struct clk ref_clk = {
  47. .name = "ref_clk",
  48. .rate = DM365_REF_FREQ,
  49. };
  50. static struct clk pll1_clk = {
  51. .name = "pll1",
  52. .parent = &ref_clk,
  53. .flags = CLK_PLL,
  54. .pll_data = &pll1_data,
  55. };
  56. static struct clk pll1_aux_clk = {
  57. .name = "pll1_aux_clk",
  58. .parent = &pll1_clk,
  59. .flags = CLK_PLL | PRE_PLL,
  60. };
  61. static struct clk pll1_sysclkbp = {
  62. .name = "pll1_sysclkbp",
  63. .parent = &pll1_clk,
  64. .flags = CLK_PLL | PRE_PLL,
  65. .div_reg = BPDIV
  66. };
  67. static struct clk clkout0_clk = {
  68. .name = "clkout0",
  69. .parent = &pll1_clk,
  70. .flags = CLK_PLL | PRE_PLL,
  71. };
  72. static struct clk pll1_sysclk1 = {
  73. .name = "pll1_sysclk1",
  74. .parent = &pll1_clk,
  75. .flags = CLK_PLL,
  76. .div_reg = PLLDIV1,
  77. };
  78. static struct clk pll1_sysclk2 = {
  79. .name = "pll1_sysclk2",
  80. .parent = &pll1_clk,
  81. .flags = CLK_PLL,
  82. .div_reg = PLLDIV2,
  83. };
  84. static struct clk pll1_sysclk3 = {
  85. .name = "pll1_sysclk3",
  86. .parent = &pll1_clk,
  87. .flags = CLK_PLL,
  88. .div_reg = PLLDIV3,
  89. };
  90. static struct clk pll1_sysclk4 = {
  91. .name = "pll1_sysclk4",
  92. .parent = &pll1_clk,
  93. .flags = CLK_PLL,
  94. .div_reg = PLLDIV4,
  95. };
  96. static struct clk pll1_sysclk5 = {
  97. .name = "pll1_sysclk5",
  98. .parent = &pll1_clk,
  99. .flags = CLK_PLL,
  100. .div_reg = PLLDIV5,
  101. };
  102. static struct clk pll1_sysclk6 = {
  103. .name = "pll1_sysclk6",
  104. .parent = &pll1_clk,
  105. .flags = CLK_PLL,
  106. .div_reg = PLLDIV6,
  107. };
  108. static struct clk pll1_sysclk7 = {
  109. .name = "pll1_sysclk7",
  110. .parent = &pll1_clk,
  111. .flags = CLK_PLL,
  112. .div_reg = PLLDIV7,
  113. };
  114. static struct clk pll1_sysclk8 = {
  115. .name = "pll1_sysclk8",
  116. .parent = &pll1_clk,
  117. .flags = CLK_PLL,
  118. .div_reg = PLLDIV8,
  119. };
  120. static struct clk pll1_sysclk9 = {
  121. .name = "pll1_sysclk9",
  122. .parent = &pll1_clk,
  123. .flags = CLK_PLL,
  124. .div_reg = PLLDIV9,
  125. };
  126. static struct clk pll2_clk = {
  127. .name = "pll2",
  128. .parent = &ref_clk,
  129. .flags = CLK_PLL,
  130. .pll_data = &pll2_data,
  131. };
  132. static struct clk pll2_aux_clk = {
  133. .name = "pll2_aux_clk",
  134. .parent = &pll2_clk,
  135. .flags = CLK_PLL | PRE_PLL,
  136. };
  137. static struct clk clkout1_clk = {
  138. .name = "clkout1",
  139. .parent = &pll2_clk,
  140. .flags = CLK_PLL | PRE_PLL,
  141. };
  142. static struct clk pll2_sysclk1 = {
  143. .name = "pll2_sysclk1",
  144. .parent = &pll2_clk,
  145. .flags = CLK_PLL,
  146. .div_reg = PLLDIV1,
  147. };
  148. static struct clk pll2_sysclk2 = {
  149. .name = "pll2_sysclk2",
  150. .parent = &pll2_clk,
  151. .flags = CLK_PLL,
  152. .div_reg = PLLDIV2,
  153. };
  154. static struct clk pll2_sysclk3 = {
  155. .name = "pll2_sysclk3",
  156. .parent = &pll2_clk,
  157. .flags = CLK_PLL,
  158. .div_reg = PLLDIV3,
  159. };
  160. static struct clk pll2_sysclk4 = {
  161. .name = "pll2_sysclk4",
  162. .parent = &pll2_clk,
  163. .flags = CLK_PLL,
  164. .div_reg = PLLDIV4,
  165. };
  166. static struct clk pll2_sysclk5 = {
  167. .name = "pll2_sysclk5",
  168. .parent = &pll2_clk,
  169. .flags = CLK_PLL,
  170. .div_reg = PLLDIV5,
  171. };
  172. static struct clk pll2_sysclk6 = {
  173. .name = "pll2_sysclk6",
  174. .parent = &pll2_clk,
  175. .flags = CLK_PLL,
  176. .div_reg = PLLDIV6,
  177. };
  178. static struct clk pll2_sysclk7 = {
  179. .name = "pll2_sysclk7",
  180. .parent = &pll2_clk,
  181. .flags = CLK_PLL,
  182. .div_reg = PLLDIV7,
  183. };
  184. static struct clk pll2_sysclk8 = {
  185. .name = "pll2_sysclk8",
  186. .parent = &pll2_clk,
  187. .flags = CLK_PLL,
  188. .div_reg = PLLDIV8,
  189. };
  190. static struct clk pll2_sysclk9 = {
  191. .name = "pll2_sysclk9",
  192. .parent = &pll2_clk,
  193. .flags = CLK_PLL,
  194. .div_reg = PLLDIV9,
  195. };
  196. static struct clk vpss_dac_clk = {
  197. .name = "vpss_dac",
  198. .parent = &pll1_sysclk3,
  199. .lpsc = DM365_LPSC_DAC_CLK,
  200. };
  201. static struct clk vpss_master_clk = {
  202. .name = "vpss_master",
  203. .parent = &pll1_sysclk5,
  204. .lpsc = DM365_LPSC_VPSSMSTR,
  205. .flags = CLK_PSC,
  206. };
  207. static struct clk arm_clk = {
  208. .name = "arm_clk",
  209. .parent = &pll2_sysclk2,
  210. .lpsc = DAVINCI_LPSC_ARM,
  211. .flags = ALWAYS_ENABLED,
  212. };
  213. static struct clk uart0_clk = {
  214. .name = "uart0",
  215. .parent = &pll1_aux_clk,
  216. .lpsc = DAVINCI_LPSC_UART0,
  217. };
  218. static struct clk uart1_clk = {
  219. .name = "uart1",
  220. .parent = &pll1_sysclk4,
  221. .lpsc = DAVINCI_LPSC_UART1,
  222. };
  223. static struct clk i2c_clk = {
  224. .name = "i2c",
  225. .parent = &pll1_aux_clk,
  226. .lpsc = DAVINCI_LPSC_I2C,
  227. };
  228. static struct clk mmcsd0_clk = {
  229. .name = "mmcsd0",
  230. .parent = &pll1_sysclk8,
  231. .lpsc = DAVINCI_LPSC_MMC_SD,
  232. };
  233. static struct clk mmcsd1_clk = {
  234. .name = "mmcsd1",
  235. .parent = &pll1_sysclk4,
  236. .lpsc = DM365_LPSC_MMC_SD1,
  237. };
  238. static struct clk spi0_clk = {
  239. .name = "spi0",
  240. .parent = &pll1_sysclk4,
  241. .lpsc = DAVINCI_LPSC_SPI,
  242. };
  243. static struct clk spi1_clk = {
  244. .name = "spi1",
  245. .parent = &pll1_sysclk4,
  246. .lpsc = DM365_LPSC_SPI1,
  247. };
  248. static struct clk spi2_clk = {
  249. .name = "spi2",
  250. .parent = &pll1_sysclk4,
  251. .lpsc = DM365_LPSC_SPI2,
  252. };
  253. static struct clk spi3_clk = {
  254. .name = "spi3",
  255. .parent = &pll1_sysclk4,
  256. .lpsc = DM365_LPSC_SPI3,
  257. };
  258. static struct clk spi4_clk = {
  259. .name = "spi4",
  260. .parent = &pll1_aux_clk,
  261. .lpsc = DM365_LPSC_SPI4,
  262. };
  263. static struct clk gpio_clk = {
  264. .name = "gpio",
  265. .parent = &pll1_sysclk4,
  266. .lpsc = DAVINCI_LPSC_GPIO,
  267. };
  268. static struct clk aemif_clk = {
  269. .name = "aemif",
  270. .parent = &pll1_sysclk4,
  271. .lpsc = DAVINCI_LPSC_AEMIF,
  272. };
  273. static struct clk pwm0_clk = {
  274. .name = "pwm0",
  275. .parent = &pll1_aux_clk,
  276. .lpsc = DAVINCI_LPSC_PWM0,
  277. };
  278. static struct clk pwm1_clk = {
  279. .name = "pwm1",
  280. .parent = &pll1_aux_clk,
  281. .lpsc = DAVINCI_LPSC_PWM1,
  282. };
  283. static struct clk pwm2_clk = {
  284. .name = "pwm2",
  285. .parent = &pll1_aux_clk,
  286. .lpsc = DAVINCI_LPSC_PWM2,
  287. };
  288. static struct clk pwm3_clk = {
  289. .name = "pwm3",
  290. .parent = &ref_clk,
  291. .lpsc = DM365_LPSC_PWM3,
  292. };
  293. static struct clk timer0_clk = {
  294. .name = "timer0",
  295. .parent = &pll1_aux_clk,
  296. .lpsc = DAVINCI_LPSC_TIMER0,
  297. };
  298. static struct clk timer1_clk = {
  299. .name = "timer1",
  300. .parent = &pll1_aux_clk,
  301. .lpsc = DAVINCI_LPSC_TIMER1,
  302. };
  303. static struct clk timer2_clk = {
  304. .name = "timer2",
  305. .parent = &pll1_aux_clk,
  306. .lpsc = DAVINCI_LPSC_TIMER2,
  307. .usecount = 1,
  308. };
  309. static struct clk timer3_clk = {
  310. .name = "timer3",
  311. .parent = &pll1_aux_clk,
  312. .lpsc = DM365_LPSC_TIMER3,
  313. };
  314. static struct clk usb_clk = {
  315. .name = "usb",
  316. .parent = &pll2_sysclk1,
  317. .lpsc = DAVINCI_LPSC_USB,
  318. };
  319. static struct clk emac_clk = {
  320. .name = "emac",
  321. .parent = &pll1_sysclk4,
  322. .lpsc = DM365_LPSC_EMAC,
  323. };
  324. static struct clk voicecodec_clk = {
  325. .name = "voice_codec",
  326. .parent = &pll2_sysclk4,
  327. .lpsc = DM365_LPSC_VOICE_CODEC,
  328. };
  329. static struct clk asp0_clk = {
  330. .name = "asp0",
  331. .parent = &pll1_sysclk4,
  332. .lpsc = DM365_LPSC_McBSP1,
  333. };
  334. static struct clk rto_clk = {
  335. .name = "rto",
  336. .parent = &pll1_sysclk4,
  337. .lpsc = DM365_LPSC_RTO,
  338. };
  339. static struct clk mjcp_clk = {
  340. .name = "mjcp",
  341. .parent = &pll1_sysclk3,
  342. .lpsc = DM365_LPSC_MJCP,
  343. };
  344. static struct davinci_clk dm365_clks[] = {
  345. CLK(NULL, "ref", &ref_clk),
  346. CLK(NULL, "pll1", &pll1_clk),
  347. CLK(NULL, "pll1_aux", &pll1_aux_clk),
  348. CLK(NULL, "pll1_sysclkbp", &pll1_sysclkbp),
  349. CLK(NULL, "clkout0", &clkout0_clk),
  350. CLK(NULL, "pll1_sysclk1", &pll1_sysclk1),
  351. CLK(NULL, "pll1_sysclk2", &pll1_sysclk2),
  352. CLK(NULL, "pll1_sysclk3", &pll1_sysclk3),
  353. CLK(NULL, "pll1_sysclk4", &pll1_sysclk4),
  354. CLK(NULL, "pll1_sysclk5", &pll1_sysclk5),
  355. CLK(NULL, "pll1_sysclk6", &pll1_sysclk6),
  356. CLK(NULL, "pll1_sysclk7", &pll1_sysclk7),
  357. CLK(NULL, "pll1_sysclk8", &pll1_sysclk8),
  358. CLK(NULL, "pll1_sysclk9", &pll1_sysclk9),
  359. CLK(NULL, "pll2", &pll2_clk),
  360. CLK(NULL, "pll2_aux", &pll2_aux_clk),
  361. CLK(NULL, "clkout1", &clkout1_clk),
  362. CLK(NULL, "pll2_sysclk1", &pll2_sysclk1),
  363. CLK(NULL, "pll2_sysclk2", &pll2_sysclk2),
  364. CLK(NULL, "pll2_sysclk3", &pll2_sysclk3),
  365. CLK(NULL, "pll2_sysclk4", &pll2_sysclk4),
  366. CLK(NULL, "pll2_sysclk5", &pll2_sysclk5),
  367. CLK(NULL, "pll2_sysclk6", &pll2_sysclk6),
  368. CLK(NULL, "pll2_sysclk7", &pll2_sysclk7),
  369. CLK(NULL, "pll2_sysclk8", &pll2_sysclk8),
  370. CLK(NULL, "pll2_sysclk9", &pll2_sysclk9),
  371. CLK(NULL, "vpss_dac", &vpss_dac_clk),
  372. CLK(NULL, "vpss_master", &vpss_master_clk),
  373. CLK(NULL, "arm", &arm_clk),
  374. CLK(NULL, "uart0", &uart0_clk),
  375. CLK(NULL, "uart1", &uart1_clk),
  376. CLK("i2c_davinci.1", NULL, &i2c_clk),
  377. CLK("davinci_mmc.0", NULL, &mmcsd0_clk),
  378. CLK("davinci_mmc.1", NULL, &mmcsd1_clk),
  379. CLK("spi_davinci.0", NULL, &spi0_clk),
  380. CLK("spi_davinci.1", NULL, &spi1_clk),
  381. CLK("spi_davinci.2", NULL, &spi2_clk),
  382. CLK("spi_davinci.3", NULL, &spi3_clk),
  383. CLK("spi_davinci.4", NULL, &spi4_clk),
  384. CLK(NULL, "gpio", &gpio_clk),
  385. CLK(NULL, "aemif", &aemif_clk),
  386. CLK(NULL, "pwm0", &pwm0_clk),
  387. CLK(NULL, "pwm1", &pwm1_clk),
  388. CLK(NULL, "pwm2", &pwm2_clk),
  389. CLK(NULL, "pwm3", &pwm3_clk),
  390. CLK(NULL, "timer0", &timer0_clk),
  391. CLK(NULL, "timer1", &timer1_clk),
  392. CLK("watchdog", NULL, &timer2_clk),
  393. CLK(NULL, "timer3", &timer3_clk),
  394. CLK(NULL, "usb", &usb_clk),
  395. CLK("davinci_emac.1", NULL, &emac_clk),
  396. CLK("voice_codec", NULL, &voicecodec_clk),
  397. CLK("soc-audio.0", NULL, &asp0_clk),
  398. CLK(NULL, "rto", &rto_clk),
  399. CLK(NULL, "mjcp", &mjcp_clk),
  400. CLK(NULL, NULL, NULL),
  401. };
  402. /*----------------------------------------------------------------------*/
  403. #define PINMUX0 0x00
  404. #define PINMUX1 0x04
  405. #define PINMUX2 0x08
  406. #define PINMUX3 0x0c
  407. #define PINMUX4 0x10
  408. #define INTMUX 0x18
  409. #define EVTMUX 0x1c
  410. static const struct mux_config dm365_pins[] = {
  411. #ifdef CONFIG_DAVINCI_MUX
  412. MUX_CFG(DM365, MMCSD0, 0, 24, 1, 0, false)
  413. MUX_CFG(DM365, SD1_CLK, 0, 16, 3, 1, false)
  414. MUX_CFG(DM365, SD1_CMD, 4, 30, 3, 1, false)
  415. MUX_CFG(DM365, SD1_DATA3, 4, 28, 3, 1, false)
  416. MUX_CFG(DM365, SD1_DATA2, 4, 26, 3, 1, false)
  417. MUX_CFG(DM365, SD1_DATA1, 4, 24, 3, 1, false)
  418. MUX_CFG(DM365, SD1_DATA0, 4, 22, 3, 1, false)
  419. MUX_CFG(DM365, I2C_SDA, 3, 23, 3, 2, false)
  420. MUX_CFG(DM365, I2C_SCL, 3, 21, 3, 2, false)
  421. MUX_CFG(DM365, AEMIF_AR, 2, 0, 3, 1, false)
  422. MUX_CFG(DM365, AEMIF_A3, 2, 2, 3, 1, false)
  423. MUX_CFG(DM365, AEMIF_A7, 2, 4, 3, 1, false)
  424. MUX_CFG(DM365, AEMIF_D15_8, 2, 6, 1, 1, false)
  425. MUX_CFG(DM365, AEMIF_CE0, 2, 7, 1, 0, false)
  426. MUX_CFG(DM365, MCBSP0_BDX, 0, 23, 1, 1, false)
  427. MUX_CFG(DM365, MCBSP0_X, 0, 22, 1, 1, false)
  428. MUX_CFG(DM365, MCBSP0_BFSX, 0, 21, 1, 1, false)
  429. MUX_CFG(DM365, MCBSP0_BDR, 0, 20, 1, 1, false)
  430. MUX_CFG(DM365, MCBSP0_R, 0, 19, 1, 1, false)
  431. MUX_CFG(DM365, MCBSP0_BFSR, 0, 18, 1, 1, false)
  432. MUX_CFG(DM365, SPI0_SCLK, 3, 28, 1, 1, false)
  433. MUX_CFG(DM365, SPI0_SDI, 3, 26, 3, 1, false)
  434. MUX_CFG(DM365, SPI0_SDO, 3, 25, 1, 1, false)
  435. MUX_CFG(DM365, SPI0_SDENA0, 3, 29, 3, 1, false)
  436. MUX_CFG(DM365, SPI0_SDENA1, 3, 26, 3, 2, false)
  437. MUX_CFG(DM365, UART0_RXD, 3, 20, 1, 1, false)
  438. MUX_CFG(DM365, UART0_TXD, 3, 19, 1, 1, false)
  439. MUX_CFG(DM365, UART1_RXD, 3, 17, 3, 2, false)
  440. MUX_CFG(DM365, UART1_TXD, 3, 15, 3, 2, false)
  441. MUX_CFG(DM365, UART1_RTS, 3, 23, 3, 1, false)
  442. MUX_CFG(DM365, UART1_CTS, 3, 21, 3, 1, false)
  443. MUX_CFG(DM365, EMAC_TX_EN, 3, 17, 3, 1, false)
  444. MUX_CFG(DM365, EMAC_TX_CLK, 3, 15, 3, 1, false)
  445. MUX_CFG(DM365, EMAC_COL, 3, 14, 1, 1, false)
  446. MUX_CFG(DM365, EMAC_TXD3, 3, 13, 1, 1, false)
  447. MUX_CFG(DM365, EMAC_TXD2, 3, 12, 1, 1, false)
  448. MUX_CFG(DM365, EMAC_TXD1, 3, 11, 1, 1, false)
  449. MUX_CFG(DM365, EMAC_TXD0, 3, 10, 1, 1, false)
  450. MUX_CFG(DM365, EMAC_RXD3, 3, 9, 1, 1, false)
  451. MUX_CFG(DM365, EMAC_RXD2, 3, 8, 1, 1, false)
  452. MUX_CFG(DM365, EMAC_RXD1, 3, 7, 1, 1, false)
  453. MUX_CFG(DM365, EMAC_RXD0, 3, 6, 1, 1, false)
  454. MUX_CFG(DM365, EMAC_RX_CLK, 3, 5, 1, 1, false)
  455. MUX_CFG(DM365, EMAC_RX_DV, 3, 4, 1, 1, false)
  456. MUX_CFG(DM365, EMAC_RX_ER, 3, 3, 1, 1, false)
  457. MUX_CFG(DM365, EMAC_CRS, 3, 2, 1, 1, false)
  458. MUX_CFG(DM365, EMAC_MDIO, 3, 1, 1, 1, false)
  459. MUX_CFG(DM365, EMAC_MDCLK, 3, 0, 1, 1, false)
  460. MUX_CFG(DM365, KEYPAD, 2, 0, 0x3f, 0x3f, false)
  461. INT_CFG(DM365, INT_EDMA_CC, 2, 1, 1, false)
  462. INT_CFG(DM365, INT_EDMA_TC0_ERR, 3, 1, 1, false)
  463. INT_CFG(DM365, INT_EDMA_TC1_ERR, 4, 1, 1, false)
  464. INT_CFG(DM365, INT_EDMA_TC2_ERR, 22, 1, 1, false)
  465. INT_CFG(DM365, INT_EDMA_TC3_ERR, 23, 1, 1, false)
  466. INT_CFG(DM365, INT_PRTCSS, 10, 1, 1, false)
  467. INT_CFG(DM365, INT_EMAC_RXTHRESH, 14, 1, 1, false)
  468. INT_CFG(DM365, INT_EMAC_RXPULSE, 15, 1, 1, false)
  469. INT_CFG(DM365, INT_EMAC_TXPULSE, 16, 1, 1, false)
  470. INT_CFG(DM365, INT_EMAC_MISCPULSE, 17, 1, 1, false)
  471. #endif
  472. };
  473. static u8 dm365_default_priorities[DAVINCI_N_AINTC_IRQ] = {
  474. [IRQ_VDINT0] = 2,
  475. [IRQ_VDINT1] = 6,
  476. [IRQ_VDINT2] = 6,
  477. [IRQ_HISTINT] = 6,
  478. [IRQ_H3AINT] = 6,
  479. [IRQ_PRVUINT] = 6,
  480. [IRQ_RSZINT] = 6,
  481. [IRQ_DM365_INSFINT] = 7,
  482. [IRQ_VENCINT] = 6,
  483. [IRQ_ASQINT] = 6,
  484. [IRQ_IMXINT] = 6,
  485. [IRQ_DM365_IMCOPINT] = 4,
  486. [IRQ_USBINT] = 4,
  487. [IRQ_DM365_RTOINT] = 7,
  488. [IRQ_DM365_TINT5] = 7,
  489. [IRQ_DM365_TINT6] = 5,
  490. [IRQ_CCINT0] = 5,
  491. [IRQ_CCERRINT] = 5,
  492. [IRQ_TCERRINT0] = 5,
  493. [IRQ_TCERRINT] = 7,
  494. [IRQ_PSCIN] = 4,
  495. [IRQ_DM365_SPINT2_1] = 7,
  496. [IRQ_DM365_TINT7] = 7,
  497. [IRQ_DM365_SDIOINT0] = 7,
  498. [IRQ_MBXINT] = 7,
  499. [IRQ_MBRINT] = 7,
  500. [IRQ_MMCINT] = 7,
  501. [IRQ_DM365_MMCINT1] = 7,
  502. [IRQ_DM365_PWMINT3] = 7,
  503. [IRQ_DDRINT] = 4,
  504. [IRQ_AEMIFINT] = 2,
  505. [IRQ_DM365_SDIOINT1] = 2,
  506. [IRQ_TINT0_TINT12] = 7,
  507. [IRQ_TINT0_TINT34] = 7,
  508. [IRQ_TINT1_TINT12] = 7,
  509. [IRQ_TINT1_TINT34] = 7,
  510. [IRQ_PWMINT0] = 7,
  511. [IRQ_PWMINT1] = 3,
  512. [IRQ_PWMINT2] = 3,
  513. [IRQ_I2C] = 3,
  514. [IRQ_UARTINT0] = 3,
  515. [IRQ_UARTINT1] = 3,
  516. [IRQ_DM365_SPIINT0_0] = 3,
  517. [IRQ_DM365_SPIINT3_0] = 3,
  518. [IRQ_DM365_GPIO0] = 3,
  519. [IRQ_DM365_GPIO1] = 7,
  520. [IRQ_DM365_GPIO2] = 4,
  521. [IRQ_DM365_GPIO3] = 4,
  522. [IRQ_DM365_GPIO4] = 7,
  523. [IRQ_DM365_GPIO5] = 7,
  524. [IRQ_DM365_GPIO6] = 7,
  525. [IRQ_DM365_GPIO7] = 7,
  526. [IRQ_DM365_EMAC_RXTHRESH] = 7,
  527. [IRQ_DM365_EMAC_RXPULSE] = 7,
  528. [IRQ_DM365_EMAC_TXPULSE] = 7,
  529. [IRQ_DM365_EMAC_MISCPULSE] = 7,
  530. [IRQ_DM365_GPIO12] = 7,
  531. [IRQ_DM365_GPIO13] = 7,
  532. [IRQ_DM365_GPIO14] = 7,
  533. [IRQ_DM365_GPIO15] = 7,
  534. [IRQ_DM365_KEYINT] = 7,
  535. [IRQ_DM365_TCERRINT2] = 7,
  536. [IRQ_DM365_TCERRINT3] = 7,
  537. [IRQ_DM365_EMUINT] = 7,
  538. };
  539. static struct map_desc dm365_io_desc[] = {
  540. {
  541. .virtual = IO_VIRT,
  542. .pfn = __phys_to_pfn(IO_PHYS),
  543. .length = IO_SIZE,
  544. .type = MT_DEVICE
  545. },
  546. {
  547. .virtual = SRAM_VIRT,
  548. .pfn = __phys_to_pfn(0x00010000),
  549. .length = SZ_32K,
  550. /* MT_MEMORY_NONCACHED requires supersection alignment */
  551. .type = MT_DEVICE,
  552. },
  553. };
  554. /* Contents of JTAG ID register used to identify exact cpu type */
  555. static struct davinci_id dm365_ids[] = {
  556. {
  557. .variant = 0x0,
  558. .part_no = 0xb83e,
  559. .manufacturer = 0x017,
  560. .cpu_id = DAVINCI_CPU_ID_DM365,
  561. .name = "dm365",
  562. },
  563. };
  564. static void __iomem *dm365_psc_bases[] = {
  565. IO_ADDRESS(DAVINCI_PWR_SLEEP_CNTRL_BASE),
  566. };
  567. struct davinci_timer_info dm365_timer_info = {
  568. .timers = davinci_timer_instance,
  569. .clockevent_id = T0_BOT,
  570. .clocksource_id = T0_TOP,
  571. };
  572. static struct plat_serial8250_port dm365_serial_platform_data[] = {
  573. {
  574. .mapbase = DAVINCI_UART0_BASE,
  575. .irq = IRQ_UARTINT0,
  576. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  577. UPF_IOREMAP,
  578. .iotype = UPIO_MEM,
  579. .regshift = 2,
  580. },
  581. {
  582. .mapbase = DAVINCI_UART1_BASE,
  583. .irq = IRQ_UARTINT1,
  584. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  585. UPF_IOREMAP,
  586. .iotype = UPIO_MEM,
  587. .regshift = 2,
  588. },
  589. {
  590. .flags = 0
  591. },
  592. };
  593. static struct platform_device dm365_serial_device = {
  594. .name = "serial8250",
  595. .id = PLAT8250_DEV_PLATFORM,
  596. .dev = {
  597. .platform_data = dm365_serial_platform_data,
  598. },
  599. };
  600. static struct davinci_soc_info davinci_soc_info_dm365 = {
  601. .io_desc = dm365_io_desc,
  602. .io_desc_num = ARRAY_SIZE(dm365_io_desc),
  603. .jtag_id_base = IO_ADDRESS(0x01c40028),
  604. .ids = dm365_ids,
  605. .ids_num = ARRAY_SIZE(dm365_ids),
  606. .cpu_clks = dm365_clks,
  607. .psc_bases = dm365_psc_bases,
  608. .psc_bases_num = ARRAY_SIZE(dm365_psc_bases),
  609. .pinmux_base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE),
  610. .pinmux_pins = dm365_pins,
  611. .pinmux_pins_num = ARRAY_SIZE(dm365_pins),
  612. .intc_base = IO_ADDRESS(DAVINCI_ARM_INTC_BASE),
  613. .intc_type = DAVINCI_INTC_TYPE_AINTC,
  614. .intc_irq_prios = dm365_default_priorities,
  615. .intc_irq_num = DAVINCI_N_AINTC_IRQ,
  616. .timer_info = &dm365_timer_info,
  617. .gpio_base = IO_ADDRESS(DAVINCI_GPIO_BASE),
  618. .gpio_num = 104,
  619. .gpio_irq = 44,
  620. .serial_dev = &dm365_serial_device,
  621. .sram_dma = 0x00010000,
  622. .sram_len = SZ_32K,
  623. };
  624. void __init dm365_init(void)
  625. {
  626. davinci_common_init(&davinci_soc_info_dm365);
  627. }