i8259.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include <linux/bitops.h>
  30. #include "irq.h"
  31. #include <linux/kvm_host.h>
  32. static void pic_lock(struct kvm_pic *s)
  33. __acquires(&s->lock)
  34. {
  35. spin_lock(&s->lock);
  36. }
  37. static void pic_unlock(struct kvm_pic *s)
  38. __releases(&s->lock)
  39. {
  40. struct kvm *kvm = s->kvm;
  41. unsigned acks = s->pending_acks;
  42. bool wakeup = s->wakeup_needed;
  43. struct kvm_vcpu *vcpu;
  44. s->pending_acks = 0;
  45. s->wakeup_needed = false;
  46. spin_unlock(&s->lock);
  47. while (acks) {
  48. kvm_notify_acked_irq(kvm, SELECT_PIC(__ffs(acks)),
  49. __ffs(acks));
  50. acks &= acks - 1;
  51. }
  52. if (wakeup) {
  53. vcpu = s->kvm->vcpus[0];
  54. if (vcpu)
  55. kvm_vcpu_kick(vcpu);
  56. }
  57. }
  58. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  59. {
  60. s->isr &= ~(1 << irq);
  61. s->isr_ack |= (1 << irq);
  62. }
  63. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  64. {
  65. struct kvm_pic *s = pic_irqchip(kvm);
  66. pic_lock(s);
  67. s->pics[0].isr_ack = 0xff;
  68. s->pics[1].isr_ack = 0xff;
  69. pic_unlock(s);
  70. }
  71. /*
  72. * set irq level. If an edge is detected, then the IRR is set to 1
  73. */
  74. static inline int pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  75. {
  76. int mask, ret = 1;
  77. mask = 1 << irq;
  78. if (s->elcr & mask) /* level triggered */
  79. if (level) {
  80. ret = !(s->irr & mask);
  81. s->irr |= mask;
  82. s->last_irr |= mask;
  83. } else {
  84. s->irr &= ~mask;
  85. s->last_irr &= ~mask;
  86. }
  87. else /* edge triggered */
  88. if (level) {
  89. if ((s->last_irr & mask) == 0) {
  90. ret = !(s->irr & mask);
  91. s->irr |= mask;
  92. }
  93. s->last_irr |= mask;
  94. } else
  95. s->last_irr &= ~mask;
  96. return (s->imr & mask) ? -1 : ret;
  97. }
  98. /*
  99. * return the highest priority found in mask (highest = smallest
  100. * number). Return 8 if no irq
  101. */
  102. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  103. {
  104. int priority;
  105. if (mask == 0)
  106. return 8;
  107. priority = 0;
  108. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  109. priority++;
  110. return priority;
  111. }
  112. /*
  113. * return the pic wanted interrupt. return -1 if none
  114. */
  115. static int pic_get_irq(struct kvm_kpic_state *s)
  116. {
  117. int mask, cur_priority, priority;
  118. mask = s->irr & ~s->imr;
  119. priority = get_priority(s, mask);
  120. if (priority == 8)
  121. return -1;
  122. /*
  123. * compute current priority. If special fully nested mode on the
  124. * master, the IRQ coming from the slave is not taken into account
  125. * for the priority computation.
  126. */
  127. mask = s->isr;
  128. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  129. mask &= ~(1 << 2);
  130. cur_priority = get_priority(s, mask);
  131. if (priority < cur_priority)
  132. /*
  133. * higher priority found: an irq should be generated
  134. */
  135. return (priority + s->priority_add) & 7;
  136. else
  137. return -1;
  138. }
  139. /*
  140. * raise irq to CPU if necessary. must be called every time the active
  141. * irq may change
  142. */
  143. static void pic_update_irq(struct kvm_pic *s)
  144. {
  145. int irq2, irq;
  146. irq2 = pic_get_irq(&s->pics[1]);
  147. if (irq2 >= 0) {
  148. /*
  149. * if irq request by slave pic, signal master PIC
  150. */
  151. pic_set_irq1(&s->pics[0], 2, 1);
  152. pic_set_irq1(&s->pics[0], 2, 0);
  153. }
  154. irq = pic_get_irq(&s->pics[0]);
  155. if (irq >= 0)
  156. s->irq_request(s->irq_request_opaque, 1);
  157. else
  158. s->irq_request(s->irq_request_opaque, 0);
  159. }
  160. void kvm_pic_update_irq(struct kvm_pic *s)
  161. {
  162. pic_lock(s);
  163. pic_update_irq(s);
  164. pic_unlock(s);
  165. }
  166. int kvm_pic_set_irq(void *opaque, int irq, int level)
  167. {
  168. struct kvm_pic *s = opaque;
  169. int ret = -1;
  170. pic_lock(s);
  171. if (irq >= 0 && irq < PIC_NUM_PINS) {
  172. ret = pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  173. pic_update_irq(s);
  174. }
  175. pic_unlock(s);
  176. return ret;
  177. }
  178. /*
  179. * acknowledge interrupt 'irq'
  180. */
  181. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  182. {
  183. s->isr |= 1 << irq;
  184. if (s->auto_eoi) {
  185. if (s->rotate_on_auto_eoi)
  186. s->priority_add = (irq + 1) & 7;
  187. pic_clear_isr(s, irq);
  188. }
  189. /*
  190. * We don't clear a level sensitive interrupt here
  191. */
  192. if (!(s->elcr & (1 << irq)))
  193. s->irr &= ~(1 << irq);
  194. }
  195. int kvm_pic_read_irq(struct kvm *kvm)
  196. {
  197. int irq, irq2, intno;
  198. struct kvm_pic *s = pic_irqchip(kvm);
  199. pic_lock(s);
  200. irq = pic_get_irq(&s->pics[0]);
  201. if (irq >= 0) {
  202. pic_intack(&s->pics[0], irq);
  203. if (irq == 2) {
  204. irq2 = pic_get_irq(&s->pics[1]);
  205. if (irq2 >= 0)
  206. pic_intack(&s->pics[1], irq2);
  207. else
  208. /*
  209. * spurious IRQ on slave controller
  210. */
  211. irq2 = 7;
  212. intno = s->pics[1].irq_base + irq2;
  213. irq = irq2 + 8;
  214. } else
  215. intno = s->pics[0].irq_base + irq;
  216. } else {
  217. /*
  218. * spurious IRQ on host controller
  219. */
  220. irq = 7;
  221. intno = s->pics[0].irq_base + irq;
  222. }
  223. pic_update_irq(s);
  224. pic_unlock(s);
  225. kvm_notify_acked_irq(kvm, SELECT_PIC(irq), irq);
  226. return intno;
  227. }
  228. void kvm_pic_reset(struct kvm_kpic_state *s)
  229. {
  230. int irq, irqbase, n;
  231. struct kvm *kvm = s->pics_state->irq_request_opaque;
  232. struct kvm_vcpu *vcpu0 = kvm->vcpus[0];
  233. if (s == &s->pics_state->pics[0])
  234. irqbase = 0;
  235. else
  236. irqbase = 8;
  237. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  238. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  239. if (s->irr & (1 << irq) || s->isr & (1 << irq)) {
  240. n = irq + irqbase;
  241. s->pics_state->pending_acks |= 1 << n;
  242. }
  243. }
  244. s->last_irr = 0;
  245. s->irr = 0;
  246. s->imr = 0;
  247. s->isr = 0;
  248. s->isr_ack = 0xff;
  249. s->priority_add = 0;
  250. s->irq_base = 0;
  251. s->read_reg_select = 0;
  252. s->poll = 0;
  253. s->special_mask = 0;
  254. s->init_state = 0;
  255. s->auto_eoi = 0;
  256. s->rotate_on_auto_eoi = 0;
  257. s->special_fully_nested_mode = 0;
  258. s->init4 = 0;
  259. }
  260. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  261. {
  262. struct kvm_kpic_state *s = opaque;
  263. int priority, cmd, irq;
  264. addr &= 1;
  265. if (addr == 0) {
  266. if (val & 0x10) {
  267. kvm_pic_reset(s); /* init */
  268. /*
  269. * deassert a pending interrupt
  270. */
  271. s->pics_state->irq_request(s->pics_state->
  272. irq_request_opaque, 0);
  273. s->init_state = 1;
  274. s->init4 = val & 1;
  275. if (val & 0x02)
  276. printk(KERN_ERR "single mode not supported");
  277. if (val & 0x08)
  278. printk(KERN_ERR
  279. "level sensitive irq not supported");
  280. } else if (val & 0x08) {
  281. if (val & 0x04)
  282. s->poll = 1;
  283. if (val & 0x02)
  284. s->read_reg_select = val & 1;
  285. if (val & 0x40)
  286. s->special_mask = (val >> 5) & 1;
  287. } else {
  288. cmd = val >> 5;
  289. switch (cmd) {
  290. case 0:
  291. case 4:
  292. s->rotate_on_auto_eoi = cmd >> 2;
  293. break;
  294. case 1: /* end of interrupt */
  295. case 5:
  296. priority = get_priority(s, s->isr);
  297. if (priority != 8) {
  298. irq = (priority + s->priority_add) & 7;
  299. pic_clear_isr(s, irq);
  300. if (cmd == 5)
  301. s->priority_add = (irq + 1) & 7;
  302. pic_update_irq(s->pics_state);
  303. }
  304. break;
  305. case 3:
  306. irq = val & 7;
  307. pic_clear_isr(s, irq);
  308. pic_update_irq(s->pics_state);
  309. break;
  310. case 6:
  311. s->priority_add = (val + 1) & 7;
  312. pic_update_irq(s->pics_state);
  313. break;
  314. case 7:
  315. irq = val & 7;
  316. s->priority_add = (irq + 1) & 7;
  317. pic_clear_isr(s, irq);
  318. pic_update_irq(s->pics_state);
  319. break;
  320. default:
  321. break; /* no operation */
  322. }
  323. }
  324. } else
  325. switch (s->init_state) {
  326. case 0: /* normal mode */
  327. s->imr = val;
  328. pic_update_irq(s->pics_state);
  329. break;
  330. case 1:
  331. s->irq_base = val & 0xf8;
  332. s->init_state = 2;
  333. break;
  334. case 2:
  335. if (s->init4)
  336. s->init_state = 3;
  337. else
  338. s->init_state = 0;
  339. break;
  340. case 3:
  341. s->special_fully_nested_mode = (val >> 4) & 1;
  342. s->auto_eoi = (val >> 1) & 1;
  343. s->init_state = 0;
  344. break;
  345. }
  346. }
  347. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  348. {
  349. int ret;
  350. ret = pic_get_irq(s);
  351. if (ret >= 0) {
  352. if (addr1 >> 7) {
  353. s->pics_state->pics[0].isr &= ~(1 << 2);
  354. s->pics_state->pics[0].irr &= ~(1 << 2);
  355. }
  356. s->irr &= ~(1 << ret);
  357. pic_clear_isr(s, ret);
  358. if (addr1 >> 7 || ret != 2)
  359. pic_update_irq(s->pics_state);
  360. } else {
  361. ret = 0x07;
  362. pic_update_irq(s->pics_state);
  363. }
  364. return ret;
  365. }
  366. static u32 pic_ioport_read(void *opaque, u32 addr1)
  367. {
  368. struct kvm_kpic_state *s = opaque;
  369. unsigned int addr;
  370. int ret;
  371. addr = addr1;
  372. addr &= 1;
  373. if (s->poll) {
  374. ret = pic_poll_read(s, addr1);
  375. s->poll = 0;
  376. } else
  377. if (addr == 0)
  378. if (s->read_reg_select)
  379. ret = s->isr;
  380. else
  381. ret = s->irr;
  382. else
  383. ret = s->imr;
  384. return ret;
  385. }
  386. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  387. {
  388. struct kvm_kpic_state *s = opaque;
  389. s->elcr = val & s->elcr_mask;
  390. }
  391. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  392. {
  393. struct kvm_kpic_state *s = opaque;
  394. return s->elcr;
  395. }
  396. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr,
  397. int len, int is_write)
  398. {
  399. switch (addr) {
  400. case 0x20:
  401. case 0x21:
  402. case 0xa0:
  403. case 0xa1:
  404. case 0x4d0:
  405. case 0x4d1:
  406. return 1;
  407. default:
  408. return 0;
  409. }
  410. }
  411. static inline struct kvm_pic *to_pic(struct kvm_io_device *dev)
  412. {
  413. return container_of(dev, struct kvm_pic, dev);
  414. }
  415. static void picdev_write(struct kvm_io_device *this,
  416. gpa_t addr, int len, const void *val)
  417. {
  418. struct kvm_pic *s = to_pic(this);
  419. unsigned char data = *(unsigned char *)val;
  420. if (len != 1) {
  421. if (printk_ratelimit())
  422. printk(KERN_ERR "PIC: non byte write\n");
  423. return;
  424. }
  425. pic_lock(s);
  426. switch (addr) {
  427. case 0x20:
  428. case 0x21:
  429. case 0xa0:
  430. case 0xa1:
  431. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  432. break;
  433. case 0x4d0:
  434. case 0x4d1:
  435. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  436. break;
  437. }
  438. pic_unlock(s);
  439. }
  440. static void picdev_read(struct kvm_io_device *this,
  441. gpa_t addr, int len, void *val)
  442. {
  443. struct kvm_pic *s = to_pic(this);
  444. unsigned char data = 0;
  445. if (len != 1) {
  446. if (printk_ratelimit())
  447. printk(KERN_ERR "PIC: non byte read\n");
  448. return;
  449. }
  450. pic_lock(s);
  451. switch (addr) {
  452. case 0x20:
  453. case 0x21:
  454. case 0xa0:
  455. case 0xa1:
  456. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  457. break;
  458. case 0x4d0:
  459. case 0x4d1:
  460. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  461. break;
  462. }
  463. *(unsigned char *)val = data;
  464. pic_unlock(s);
  465. }
  466. /*
  467. * callback when PIC0 irq status changed
  468. */
  469. static void pic_irq_request(void *opaque, int level)
  470. {
  471. struct kvm *kvm = opaque;
  472. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  473. struct kvm_pic *s = pic_irqchip(kvm);
  474. int irq = pic_get_irq(&s->pics[0]);
  475. s->output = level;
  476. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  477. s->pics[0].isr_ack &= ~(1 << irq);
  478. s->wakeup_needed = true;
  479. }
  480. }
  481. static const struct kvm_io_device_ops picdev_ops = {
  482. .read = picdev_read,
  483. .write = picdev_write,
  484. .in_range = picdev_in_range,
  485. };
  486. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  487. {
  488. struct kvm_pic *s;
  489. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  490. if (!s)
  491. return NULL;
  492. spin_lock_init(&s->lock);
  493. s->kvm = kvm;
  494. s->pics[0].elcr_mask = 0xf8;
  495. s->pics[1].elcr_mask = 0xde;
  496. s->irq_request = pic_irq_request;
  497. s->irq_request_opaque = kvm;
  498. s->pics[0].pics_state = s;
  499. s->pics[1].pics_state = s;
  500. /*
  501. * Initialize PIO device
  502. */
  503. kvm_iodevice_init(&s->dev, &picdev_ops);
  504. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  505. return s;
  506. }