emu10k1_main.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775
  1. /*
  2. * Copyright (c) by Jaroslav Kysela <perex@suse.cz>
  3. * Creative Labs, Inc.
  4. * Routines for control of EMU10K1 chips
  5. *
  6. * Copyright (c) by James Courtier-Dutton <James@superbug.co.uk>
  7. * Added support for Audigy 2 Value.
  8. * Added EMU 1010 support.
  9. * General bug fixes and enhancements.
  10. *
  11. *
  12. * BUGS:
  13. * --
  14. *
  15. * TODO:
  16. * --
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. */
  33. #include <sound/driver.h>
  34. #include <linux/delay.h>
  35. #include <linux/init.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/pci.h>
  38. #include <linux/slab.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/mutex.h>
  41. #include <sound/core.h>
  42. #include <sound/emu10k1.h>
  43. #include <linux/firmware.h>
  44. #include "p16v.h"
  45. #include "tina2.h"
  46. /*************************************************************************
  47. * EMU10K1 init / done
  48. *************************************************************************/
  49. void snd_emu10k1_voice_init(struct snd_emu10k1 * emu, int ch)
  50. {
  51. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  52. snd_emu10k1_ptr_write(emu, IP, ch, 0);
  53. snd_emu10k1_ptr_write(emu, VTFT, ch, 0xffff);
  54. snd_emu10k1_ptr_write(emu, CVCF, ch, 0xffff);
  55. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  56. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  57. snd_emu10k1_ptr_write(emu, CCR, ch, 0);
  58. snd_emu10k1_ptr_write(emu, PSST, ch, 0);
  59. snd_emu10k1_ptr_write(emu, DSL, ch, 0x10);
  60. snd_emu10k1_ptr_write(emu, CCCA, ch, 0);
  61. snd_emu10k1_ptr_write(emu, Z1, ch, 0);
  62. snd_emu10k1_ptr_write(emu, Z2, ch, 0);
  63. snd_emu10k1_ptr_write(emu, FXRT, ch, 0x32100000);
  64. snd_emu10k1_ptr_write(emu, ATKHLDM, ch, 0);
  65. snd_emu10k1_ptr_write(emu, DCYSUSM, ch, 0);
  66. snd_emu10k1_ptr_write(emu, IFATN, ch, 0xffff);
  67. snd_emu10k1_ptr_write(emu, PEFE, ch, 0);
  68. snd_emu10k1_ptr_write(emu, FMMOD, ch, 0);
  69. snd_emu10k1_ptr_write(emu, TREMFRQ, ch, 24); /* 1 Hz */
  70. snd_emu10k1_ptr_write(emu, FM2FRQ2, ch, 24); /* 1 Hz */
  71. snd_emu10k1_ptr_write(emu, TEMPENV, ch, 0);
  72. /*** these are last so OFF prevents writing ***/
  73. snd_emu10k1_ptr_write(emu, LFOVAL2, ch, 0);
  74. snd_emu10k1_ptr_write(emu, LFOVAL1, ch, 0);
  75. snd_emu10k1_ptr_write(emu, ATKHLDV, ch, 0);
  76. snd_emu10k1_ptr_write(emu, ENVVOL, ch, 0);
  77. snd_emu10k1_ptr_write(emu, ENVVAL, ch, 0);
  78. /* Audigy extra stuffs */
  79. if (emu->audigy) {
  80. snd_emu10k1_ptr_write(emu, 0x4c, ch, 0); /* ?? */
  81. snd_emu10k1_ptr_write(emu, 0x4d, ch, 0); /* ?? */
  82. snd_emu10k1_ptr_write(emu, 0x4e, ch, 0); /* ?? */
  83. snd_emu10k1_ptr_write(emu, 0x4f, ch, 0); /* ?? */
  84. snd_emu10k1_ptr_write(emu, A_FXRT1, ch, 0x03020100);
  85. snd_emu10k1_ptr_write(emu, A_FXRT2, ch, 0x3f3f3f3f);
  86. snd_emu10k1_ptr_write(emu, A_SENDAMOUNTS, ch, 0);
  87. }
  88. }
  89. static unsigned int spi_dac_init[] = {
  90. 0x00ff,
  91. 0x02ff,
  92. 0x0400,
  93. 0x0520,
  94. 0x0600,
  95. 0x08ff,
  96. 0x0aff,
  97. 0x0cff,
  98. 0x0eff,
  99. 0x10ff,
  100. 0x1200,
  101. 0x1400,
  102. 0x1480,
  103. 0x1800,
  104. 0x1aff,
  105. 0x1cff,
  106. 0x1e00,
  107. 0x0530,
  108. 0x0602,
  109. 0x0622,
  110. 0x1400,
  111. };
  112. static int snd_emu10k1_init(struct snd_emu10k1 *emu, int enable_ir, int resume)
  113. {
  114. unsigned int silent_page;
  115. int ch;
  116. /* disable audio and lock cache */
  117. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE,
  118. emu->port + HCFG);
  119. /* reset recording buffers */
  120. snd_emu10k1_ptr_write(emu, MICBS, 0, ADCBS_BUFSIZE_NONE);
  121. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  122. snd_emu10k1_ptr_write(emu, FXBS, 0, ADCBS_BUFSIZE_NONE);
  123. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  124. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  125. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  126. /* disable channel interrupt */
  127. outl(0, emu->port + INTE);
  128. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  129. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  130. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  131. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  132. if (emu->audigy){
  133. /* set SPDIF bypass mode */
  134. snd_emu10k1_ptr_write(emu, SPBYPASS, 0, SPBYPASS_FORMAT);
  135. /* enable rear left + rear right AC97 slots */
  136. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_REAR_RIGHT |
  137. AC97SLOT_REAR_LEFT);
  138. }
  139. /* init envelope engine */
  140. for (ch = 0; ch < NUM_G; ch++)
  141. snd_emu10k1_voice_init(emu, ch);
  142. snd_emu10k1_ptr_write(emu, SPCS0, 0, emu->spdif_bits[0]);
  143. snd_emu10k1_ptr_write(emu, SPCS1, 0, emu->spdif_bits[1]);
  144. snd_emu10k1_ptr_write(emu, SPCS2, 0, emu->spdif_bits[2]);
  145. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  146. /* Hacks for Alice3 to work independent of haP16V driver */
  147. u32 tmp;
  148. //Setup SRCMulti_I2S SamplingRate
  149. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  150. tmp &= 0xfffff1ff;
  151. tmp |= (0x2<<9);
  152. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  153. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  154. snd_emu10k1_ptr20_write(emu, SRCSel, 0, 0x14);
  155. /* Setup SRCMulti Input Audio Enable */
  156. /* Use 0xFFFFFFFF to enable P16V sounds. */
  157. snd_emu10k1_ptr20_write(emu, SRCMULTI_ENABLE, 0, 0xFFFFFFFF);
  158. /* Enabled Phased (8-channel) P16V playback */
  159. outl(0x0201, emu->port + HCFG2);
  160. /* Set playback routing. */
  161. snd_emu10k1_ptr20_write(emu, CAPTURE_P16V_SOURCE, 0, 0x78e4);
  162. }
  163. if (emu->card_capabilities->ca0108_chip) { /* audigy2 Value */
  164. /* Hacks for Alice3 to work independent of haP16V driver */
  165. u32 tmp;
  166. snd_printk(KERN_INFO "Audigy2 value: Special config.\n");
  167. //Setup SRCMulti_I2S SamplingRate
  168. tmp = snd_emu10k1_ptr_read(emu, A_SPDIF_SAMPLERATE, 0);
  169. tmp &= 0xfffff1ff;
  170. tmp |= (0x2<<9);
  171. snd_emu10k1_ptr_write(emu, A_SPDIF_SAMPLERATE, 0, tmp);
  172. /* Setup SRCSel (Enable Spdif,I2S SRCMulti) */
  173. outl(0x600000, emu->port + 0x20);
  174. outl(0x14, emu->port + 0x24);
  175. /* Setup SRCMulti Input Audio Enable */
  176. outl(0x7b0000, emu->port + 0x20);
  177. outl(0xFF000000, emu->port + 0x24);
  178. /* Setup SPDIF Out Audio Enable */
  179. /* The Audigy 2 Value has a separate SPDIF out,
  180. * so no need for a mixer switch
  181. */
  182. outl(0x7a0000, emu->port + 0x20);
  183. outl(0xFF000000, emu->port + 0x24);
  184. tmp = inl(emu->port + A_IOCFG) & ~0x8; /* Clear bit 3 */
  185. outl(tmp, emu->port + A_IOCFG);
  186. }
  187. if (emu->card_capabilities->spi_dac) { /* Audigy 2 ZS Notebook with DAC Wolfson WM8768/WM8568 */
  188. int size, n;
  189. size = ARRAY_SIZE(spi_dac_init);
  190. for (n = 0; n < size; n++)
  191. snd_emu10k1_spi_write(emu, spi_dac_init[n]);
  192. snd_emu10k1_ptr20_write(emu, 0x60, 0, 0x10);
  193. /* Enable GPIOs
  194. * GPIO0: Unknown
  195. * GPIO1: Speakers-enabled.
  196. * GPIO2: Unknown
  197. * GPIO3: Unknown
  198. * GPIO4: IEC958 Output on.
  199. * GPIO5: Unknown
  200. * GPIO6: Unknown
  201. * GPIO7: Unknown
  202. */
  203. outl(0x76, emu->port + A_IOCFG); /* Windows uses 0x3f76 */
  204. }
  205. snd_emu10k1_ptr_write(emu, PTB, 0, emu->ptb_pages.addr);
  206. snd_emu10k1_ptr_write(emu, TCB, 0, 0); /* taken from original driver */
  207. snd_emu10k1_ptr_write(emu, TCBS, 0, 4); /* taken from original driver */
  208. silent_page = (emu->silent_page.addr << 1) | MAP_PTI_MASK;
  209. for (ch = 0; ch < NUM_G; ch++) {
  210. snd_emu10k1_ptr_write(emu, MAPA, ch, silent_page);
  211. snd_emu10k1_ptr_write(emu, MAPB, ch, silent_page);
  212. }
  213. if (emu->card_capabilities->emu1010) {
  214. outl(HCFG_AUTOMUTE_ASYNC |
  215. HCFG_EMU32_SLAVE |
  216. HCFG_AUDIOENABLE, emu->port + HCFG);
  217. /*
  218. * Hokay, setup HCFG
  219. * Mute Disable Audio = 0
  220. * Lock Tank Memory = 1
  221. * Lock Sound Memory = 0
  222. * Auto Mute = 1
  223. */
  224. } else if (emu->audigy) {
  225. if (emu->revision == 4) /* audigy2 */
  226. outl(HCFG_AUDIOENABLE |
  227. HCFG_AC3ENABLE_CDSPDIF |
  228. HCFG_AC3ENABLE_GPSPDIF |
  229. HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  230. else
  231. outl(HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  232. /* FIXME: Remove all these emu->model and replace it with a card recognition parameter,
  233. * e.g. card_capabilities->joystick */
  234. } else if (emu->model == 0x20 ||
  235. emu->model == 0xc400 ||
  236. (emu->model == 0x21 && emu->revision < 6))
  237. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE, emu->port + HCFG);
  238. else
  239. // With on-chip joystick
  240. outl(HCFG_LOCKTANKCACHE_MASK | HCFG_AUTOMUTE | HCFG_JOYENABLE, emu->port + HCFG);
  241. if (enable_ir) { /* enable IR for SB Live */
  242. if (emu->card_capabilities->emu1010) {
  243. ; /* Disable all access to A_IOCFG for the emu1010 */
  244. } else if (emu->audigy) {
  245. unsigned int reg = inl(emu->port + A_IOCFG);
  246. outl(reg | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  247. udelay(500);
  248. outl(reg | A_IOCFG_GPOUT1 | A_IOCFG_GPOUT2, emu->port + A_IOCFG);
  249. udelay(100);
  250. outl(reg, emu->port + A_IOCFG);
  251. } else {
  252. unsigned int reg = inl(emu->port + HCFG);
  253. outl(reg | HCFG_GPOUT2, emu->port + HCFG);
  254. udelay(500);
  255. outl(reg | HCFG_GPOUT1 | HCFG_GPOUT2, emu->port + HCFG);
  256. udelay(100);
  257. outl(reg, emu->port + HCFG);
  258. }
  259. }
  260. if (emu->card_capabilities->emu1010) {
  261. ; /* Disable all access to A_IOCFG for the emu1010 */
  262. } else if (emu->audigy) { /* enable analog output */
  263. unsigned int reg = inl(emu->port + A_IOCFG);
  264. outl(reg | A_IOCFG_GPOUT0, emu->port + A_IOCFG);
  265. }
  266. return 0;
  267. }
  268. static void snd_emu10k1_audio_enable(struct snd_emu10k1 *emu)
  269. {
  270. /*
  271. * Enable the audio bit
  272. */
  273. outl(inl(emu->port + HCFG) | HCFG_AUDIOENABLE, emu->port + HCFG);
  274. /* Enable analog/digital outs on audigy */
  275. if (emu->card_capabilities->emu1010) {
  276. ; /* Disable all access to A_IOCFG for the emu1010 */
  277. } else if (emu->audigy) {
  278. outl(inl(emu->port + A_IOCFG) & ~0x44, emu->port + A_IOCFG);
  279. if (emu->card_capabilities->ca0151_chip) { /* audigy2 */
  280. /* Unmute Analog now. Set GPO6 to 1 for Apollo.
  281. * This has to be done after init ALice3 I2SOut beyond 48KHz.
  282. * So, sequence is important. */
  283. outl(inl(emu->port + A_IOCFG) | 0x0040, emu->port + A_IOCFG);
  284. } else if (emu->card_capabilities->ca0108_chip) { /* audigy2 value */
  285. /* Unmute Analog now. */
  286. outl(inl(emu->port + A_IOCFG) | 0x0060, emu->port + A_IOCFG);
  287. } else {
  288. /* Disable routing from AC97 line out to Front speakers */
  289. outl(inl(emu->port + A_IOCFG) | 0x0080, emu->port + A_IOCFG);
  290. }
  291. }
  292. #if 0
  293. {
  294. unsigned int tmp;
  295. /* FIXME: the following routine disables LiveDrive-II !! */
  296. // TOSLink detection
  297. emu->tos_link = 0;
  298. tmp = inl(emu->port + HCFG);
  299. if (tmp & (HCFG_GPINPUT0 | HCFG_GPINPUT1)) {
  300. outl(tmp|0x800, emu->port + HCFG);
  301. udelay(50);
  302. if (tmp != (inl(emu->port + HCFG) & ~0x800)) {
  303. emu->tos_link = 1;
  304. outl(tmp, emu->port + HCFG);
  305. }
  306. }
  307. }
  308. #endif
  309. snd_emu10k1_intr_enable(emu, INTE_PCIERRORENABLE);
  310. }
  311. int snd_emu10k1_done(struct snd_emu10k1 * emu)
  312. {
  313. int ch;
  314. outl(0, emu->port + INTE);
  315. /*
  316. * Shutdown the chip
  317. */
  318. for (ch = 0; ch < NUM_G; ch++)
  319. snd_emu10k1_ptr_write(emu, DCYSUSV, ch, 0);
  320. for (ch = 0; ch < NUM_G; ch++) {
  321. snd_emu10k1_ptr_write(emu, VTFT, ch, 0);
  322. snd_emu10k1_ptr_write(emu, CVCF, ch, 0);
  323. snd_emu10k1_ptr_write(emu, PTRX, ch, 0);
  324. snd_emu10k1_ptr_write(emu, CPF, ch, 0);
  325. }
  326. /* reset recording buffers */
  327. snd_emu10k1_ptr_write(emu, MICBS, 0, 0);
  328. snd_emu10k1_ptr_write(emu, MICBA, 0, 0);
  329. snd_emu10k1_ptr_write(emu, FXBS, 0, 0);
  330. snd_emu10k1_ptr_write(emu, FXBA, 0, 0);
  331. snd_emu10k1_ptr_write(emu, FXWC, 0, 0);
  332. snd_emu10k1_ptr_write(emu, ADCBS, 0, ADCBS_BUFSIZE_NONE);
  333. snd_emu10k1_ptr_write(emu, ADCBA, 0, 0);
  334. snd_emu10k1_ptr_write(emu, TCBS, 0, TCBS_BUFFSIZE_16K);
  335. snd_emu10k1_ptr_write(emu, TCB, 0, 0);
  336. if (emu->audigy)
  337. snd_emu10k1_ptr_write(emu, A_DBG, 0, A_DBG_SINGLE_STEP);
  338. else
  339. snd_emu10k1_ptr_write(emu, DBG, 0, EMU10K1_DBG_SINGLE_STEP);
  340. /* disable channel interrupt */
  341. snd_emu10k1_ptr_write(emu, CLIEL, 0, 0);
  342. snd_emu10k1_ptr_write(emu, CLIEH, 0, 0);
  343. snd_emu10k1_ptr_write(emu, SOLEL, 0, 0);
  344. snd_emu10k1_ptr_write(emu, SOLEH, 0, 0);
  345. /* disable audio and lock cache */
  346. outl(HCFG_LOCKSOUNDCACHE | HCFG_LOCKTANKCACHE_MASK | HCFG_MUTEBUTTONENABLE, emu->port + HCFG);
  347. snd_emu10k1_ptr_write(emu, PTB, 0, 0);
  348. return 0;
  349. }
  350. /*************************************************************************
  351. * ECARD functional implementation
  352. *************************************************************************/
  353. /* In A1 Silicon, these bits are in the HC register */
  354. #define HOOKN_BIT (1L << 12)
  355. #define HANDN_BIT (1L << 11)
  356. #define PULSEN_BIT (1L << 10)
  357. #define EC_GDI1 (1 << 13)
  358. #define EC_GDI0 (1 << 14)
  359. #define EC_NUM_CONTROL_BITS 20
  360. #define EC_AC3_DATA_SELN 0x0001L
  361. #define EC_EE_DATA_SEL 0x0002L
  362. #define EC_EE_CNTRL_SELN 0x0004L
  363. #define EC_EECLK 0x0008L
  364. #define EC_EECS 0x0010L
  365. #define EC_EESDO 0x0020L
  366. #define EC_TRIM_CSN 0x0040L
  367. #define EC_TRIM_SCLK 0x0080L
  368. #define EC_TRIM_SDATA 0x0100L
  369. #define EC_TRIM_MUTEN 0x0200L
  370. #define EC_ADCCAL 0x0400L
  371. #define EC_ADCRSTN 0x0800L
  372. #define EC_DACCAL 0x1000L
  373. #define EC_DACMUTEN 0x2000L
  374. #define EC_LEDN 0x4000L
  375. #define EC_SPDIF0_SEL_SHIFT 15
  376. #define EC_SPDIF1_SEL_SHIFT 17
  377. #define EC_SPDIF0_SEL_MASK (0x3L << EC_SPDIF0_SEL_SHIFT)
  378. #define EC_SPDIF1_SEL_MASK (0x7L << EC_SPDIF1_SEL_SHIFT)
  379. #define EC_SPDIF0_SELECT(_x) (((_x) << EC_SPDIF0_SEL_SHIFT) & EC_SPDIF0_SEL_MASK)
  380. #define EC_SPDIF1_SELECT(_x) (((_x) << EC_SPDIF1_SEL_SHIFT) & EC_SPDIF1_SEL_MASK)
  381. #define EC_CURRENT_PROM_VERSION 0x01 /* Self-explanatory. This should
  382. * be incremented any time the EEPROM's
  383. * format is changed. */
  384. #define EC_EEPROM_SIZE 0x40 /* ECARD EEPROM has 64 16-bit words */
  385. /* Addresses for special values stored in to EEPROM */
  386. #define EC_PROM_VERSION_ADDR 0x20 /* Address of the current prom version */
  387. #define EC_BOARDREV0_ADDR 0x21 /* LSW of board rev */
  388. #define EC_BOARDREV1_ADDR 0x22 /* MSW of board rev */
  389. #define EC_LAST_PROMFILE_ADDR 0x2f
  390. #define EC_SERIALNUM_ADDR 0x30 /* First word of serial number. The
  391. * can be up to 30 characters in length
  392. * and is stored as a NULL-terminated
  393. * ASCII string. Any unused bytes must be
  394. * filled with zeros */
  395. #define EC_CHECKSUM_ADDR 0x3f /* Location at which checksum is stored */
  396. /* Most of this stuff is pretty self-evident. According to the hardware
  397. * dudes, we need to leave the ADCCAL bit low in order to avoid a DC
  398. * offset problem. Weird.
  399. */
  400. #define EC_RAW_RUN_MODE (EC_DACMUTEN | EC_ADCRSTN | EC_TRIM_MUTEN | \
  401. EC_TRIM_CSN)
  402. #define EC_DEFAULT_ADC_GAIN 0xC4C4
  403. #define EC_DEFAULT_SPDIF0_SEL 0x0
  404. #define EC_DEFAULT_SPDIF1_SEL 0x4
  405. /**************************************************************************
  406. * @func Clock bits into the Ecard's control latch. The Ecard uses a
  407. * control latch will is loaded bit-serially by toggling the Modem control
  408. * lines from function 2 on the E8010. This function hides these details
  409. * and presents the illusion that we are actually writing to a distinct
  410. * register.
  411. */
  412. static void snd_emu10k1_ecard_write(struct snd_emu10k1 * emu, unsigned int value)
  413. {
  414. unsigned short count;
  415. unsigned int data;
  416. unsigned long hc_port;
  417. unsigned int hc_value;
  418. hc_port = emu->port + HCFG;
  419. hc_value = inl(hc_port) & ~(HOOKN_BIT | HANDN_BIT | PULSEN_BIT);
  420. outl(hc_value, hc_port);
  421. for (count = 0; count < EC_NUM_CONTROL_BITS; count++) {
  422. /* Set up the value */
  423. data = ((value & 0x1) ? PULSEN_BIT : 0);
  424. value >>= 1;
  425. outl(hc_value | data, hc_port);
  426. /* Clock the shift register */
  427. outl(hc_value | data | HANDN_BIT, hc_port);
  428. outl(hc_value | data, hc_port);
  429. }
  430. /* Latch the bits */
  431. outl(hc_value | HOOKN_BIT, hc_port);
  432. outl(hc_value, hc_port);
  433. }
  434. /**************************************************************************
  435. * @func Set the gain of the ECARD's CS3310 Trim/gain controller. The
  436. * trim value consists of a 16bit value which is composed of two
  437. * 8 bit gain/trim values, one for the left channel and one for the
  438. * right channel. The following table maps from the Gain/Attenuation
  439. * value in decibels into the corresponding bit pattern for a single
  440. * channel.
  441. */
  442. static void snd_emu10k1_ecard_setadcgain(struct snd_emu10k1 * emu,
  443. unsigned short gain)
  444. {
  445. unsigned int bit;
  446. /* Enable writing to the TRIM registers */
  447. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  448. /* Do it again to insure that we meet hold time requirements */
  449. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl & ~EC_TRIM_CSN);
  450. for (bit = (1 << 15); bit; bit >>= 1) {
  451. unsigned int value;
  452. value = emu->ecard_ctrl & ~(EC_TRIM_CSN | EC_TRIM_SDATA);
  453. if (gain & bit)
  454. value |= EC_TRIM_SDATA;
  455. /* Clock the bit */
  456. snd_emu10k1_ecard_write(emu, value);
  457. snd_emu10k1_ecard_write(emu, value | EC_TRIM_SCLK);
  458. snd_emu10k1_ecard_write(emu, value);
  459. }
  460. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  461. }
  462. static int snd_emu10k1_ecard_init(struct snd_emu10k1 * emu)
  463. {
  464. unsigned int hc_value;
  465. /* Set up the initial settings */
  466. emu->ecard_ctrl = EC_RAW_RUN_MODE |
  467. EC_SPDIF0_SELECT(EC_DEFAULT_SPDIF0_SEL) |
  468. EC_SPDIF1_SELECT(EC_DEFAULT_SPDIF1_SEL);
  469. /* Step 0: Set the codec type in the hardware control register
  470. * and enable audio output */
  471. hc_value = inl(emu->port + HCFG);
  472. outl(hc_value | HCFG_AUDIOENABLE | HCFG_CODECFORMAT_I2S, emu->port + HCFG);
  473. inl(emu->port + HCFG);
  474. /* Step 1: Turn off the led and deassert TRIM_CS */
  475. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  476. /* Step 2: Calibrate the ADC and DAC */
  477. snd_emu10k1_ecard_write(emu, EC_DACCAL | EC_LEDN | EC_TRIM_CSN);
  478. /* Step 3: Wait for awhile; XXX We can't get away with this
  479. * under a real operating system; we'll need to block and wait that
  480. * way. */
  481. snd_emu10k1_wait(emu, 48000);
  482. /* Step 4: Switch off the DAC and ADC calibration. Note
  483. * That ADC_CAL is actually an inverted signal, so we assert
  484. * it here to stop calibration. */
  485. snd_emu10k1_ecard_write(emu, EC_ADCCAL | EC_LEDN | EC_TRIM_CSN);
  486. /* Step 4: Switch into run mode */
  487. snd_emu10k1_ecard_write(emu, emu->ecard_ctrl);
  488. /* Step 5: Set the analog input gain */
  489. snd_emu10k1_ecard_setadcgain(emu, EC_DEFAULT_ADC_GAIN);
  490. return 0;
  491. }
  492. static int snd_emu10k1_cardbus_init(struct snd_emu10k1 * emu)
  493. {
  494. unsigned long special_port;
  495. unsigned int value;
  496. /* Special initialisation routine
  497. * before the rest of the IO-Ports become active.
  498. */
  499. special_port = emu->port + 0x38;
  500. value = inl(special_port);
  501. outl(0x00d00000, special_port);
  502. value = inl(special_port);
  503. outl(0x00d00001, special_port);
  504. value = inl(special_port);
  505. outl(0x00d0005f, special_port);
  506. value = inl(special_port);
  507. outl(0x00d0007f, special_port);
  508. value = inl(special_port);
  509. outl(0x0090007f, special_port);
  510. value = inl(special_port);
  511. snd_emu10k1_ptr20_write(emu, TINA2_VOLUME, 0, 0xfefefefe); /* Defaults to 0x30303030 */
  512. return 0;
  513. }
  514. static int snd_emu1010_load_firmware(struct snd_emu10k1 * emu, const char * filename)
  515. {
  516. int err;
  517. int n, i;
  518. int reg;
  519. int value;
  520. const struct firmware *fw_entry;
  521. if ((err = request_firmware(&fw_entry, filename, &emu->pci->dev)) != 0) {
  522. snd_printk(KERN_ERR "firmware: %s not found. Err=%d\n",filename, err);
  523. return err;
  524. }
  525. snd_printk(KERN_INFO "firmware size=0x%x\n",fw_entry->size);
  526. if (fw_entry->size != 0x133a4) {
  527. snd_printk(KERN_ERR "firmware: %s wrong size.\n",filename);
  528. return -EINVAL;
  529. }
  530. /* The FPGA is a Xilinx Spartan IIE XC2S50E */
  531. /* GPIO7 -> FPGA PGMN
  532. * GPIO6 -> FPGA CCLK
  533. * GPIO5 -> FPGA DIN
  534. * FPGA CONFIG OFF -> FPGA PGMN
  535. */
  536. outl(0x00, emu->port + A_IOCFG); /* Set PGMN low for 1uS. */
  537. udelay(1);
  538. outl(0x80, emu->port + A_IOCFG); /* Leave bit 7 set during netlist setup. */
  539. udelay(100); /* Allow FPGA memory to clean */
  540. for(n = 0; n < fw_entry->size; n++) {
  541. value=fw_entry->data[n];
  542. for(i = 0; i < 8; i++) {
  543. reg = 0x80;
  544. if (value & 0x1)
  545. reg = reg | 0x20;
  546. value = value >> 1;
  547. outl(reg, emu->port + A_IOCFG);
  548. outl(reg | 0x40, emu->port + A_IOCFG);
  549. }
  550. }
  551. /* After programming, set GPIO bit 4 high again. */
  552. outl(0x10, emu->port + A_IOCFG);
  553. release_firmware(fw_entry);
  554. return 0;
  555. }
  556. static int snd_emu10k1_emu1010_init(struct snd_emu10k1 * emu)
  557. {
  558. unsigned int i;
  559. int tmp,tmp2;
  560. int reg;
  561. int err;
  562. const char *hana_filename = "emu/hana.fw";
  563. const char *dock_filename = "emu/audio_dock.fw";
  564. snd_printk(KERN_INFO "emu1010: Special config.\n");
  565. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  566. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  567. * Mute all codecs.
  568. */
  569. outl(0x0005a00c, emu->port + HCFG);
  570. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  571. * Lock Tank Memory Cache,
  572. * Mute all codecs.
  573. */
  574. outl(0x0005a004, emu->port + HCFG);
  575. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  576. * Mute all codecs.
  577. */
  578. outl(0x0005a000, emu->port + HCFG);
  579. /* AC97 2.1, Any 16Meg of 4Gig address, Auto-Mute, EMU32 Slave,
  580. * Mute all codecs.
  581. */
  582. outl(0x0005a000, emu->port + HCFG);
  583. /* Disable 48Volt power to Audio Dock */
  584. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  585. /* ID, should read & 0x7f = 0x55. (Bit 7 is the IRQ bit) */
  586. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  587. snd_printdd("reg1=0x%x\n",reg);
  588. if (reg == 0x55) {
  589. /* FPGA netlist already present so clear it */
  590. /* Return to programming mode */
  591. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0x02 );
  592. }
  593. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  594. snd_printdd("reg2=0x%x\n",reg);
  595. if (reg == 0x55) {
  596. /* FPGA failed to return to programming mode */
  597. return -ENODEV;
  598. }
  599. snd_printk(KERN_INFO "emu1010: EMU_HANA_ID=0x%x\n",reg);
  600. if ((err = snd_emu1010_load_firmware(emu, hana_filename)) != 0) {
  601. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file %s failed\n", hana_filename);
  602. return err;
  603. }
  604. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  605. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  606. if (reg != 0x55) {
  607. /* FPGA failed to be programmed */
  608. snd_printk(KERN_INFO "emu1010: Loading Hana Firmware file failed, reg=0x%x\n", reg);
  609. return -ENODEV;
  610. }
  611. snd_printk(KERN_INFO "emu1010: Hana Firmware loaded\n");
  612. snd_emu1010_fpga_read(emu, EMU_HANA_MAJOR_REV, &tmp );
  613. snd_emu1010_fpga_read(emu, EMU_HANA_MINOR_REV, &tmp2 );
  614. snd_printk("Hana ver:%d.%d\n",tmp ,tmp2);
  615. /* Enable 48Volt power to Audio Dock */
  616. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, EMU_HANA_DOCK_PWR_ON );
  617. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  618. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  619. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  620. snd_printk(KERN_INFO "emu1010: Card options=0x%x\n",reg);
  621. snd_emu1010_fpga_read(emu, EMU_HANA_OPTICAL_TYPE, &tmp );
  622. /* ADAT input. */
  623. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x01 );
  624. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_PADS, &tmp );
  625. /* Set no attenuation on Audio Dock pads. */
  626. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PADS, 0x00 );
  627. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  628. /* Unmute Audio dock DACs, Headphone source DAC-4. */
  629. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  630. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  631. snd_emu1010_fpga_read(emu, EMU_HANA_UNKNOWN13, &tmp );
  632. /* Unknown. */
  633. snd_emu1010_fpga_write(emu, EMU_HANA_UNKNOWN13, 0x0f );
  634. snd_emu1010_fpga_read(emu, EMU_HANA_DOCK_MISC, &tmp );
  635. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_MISC, 0x30 );
  636. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  637. /* SPDIF Format. Set Consumer mode, 24bit, copy enable */
  638. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 );
  639. /* MIDI routing */
  640. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI, 0x19 );
  641. /* Unknown. */
  642. snd_emu1010_fpga_write(emu, EMU_HANA_UNKNOWN12, 0x0c );
  643. /* snd_emu1010_fpga_write(emu, 0x09, 0x0f ); // IRQ Enable: All on */
  644. /* IRQ Enable: All off */
  645. snd_emu1010_fpga_write(emu, EMU_HANA_IRQ_ENABLE, 0x00 );
  646. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg );
  647. snd_printk(KERN_INFO "emu1010: Card options3=0x%x\n",reg);
  648. /* Default WCLK set to 48kHz. */
  649. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x00 );
  650. /* Word Clock source, Internal 48kHz x1 */
  651. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  652. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  653. /* Audio Dock LEDs. */
  654. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12 );
  655. #if 0
  656. /* For 96kHz */
  657. snd_emu1010_fpga_link_dst_src_write(emu,
  658. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  659. snd_emu1010_fpga_link_dst_src_write(emu,
  660. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  661. snd_emu1010_fpga_link_dst_src_write(emu,
  662. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT2);
  663. snd_emu1010_fpga_link_dst_src_write(emu,
  664. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT2);
  665. #endif
  666. #if 0
  667. /* For 192kHz */
  668. snd_emu1010_fpga_link_dst_src_write(emu,
  669. EMU_DST_ALICE2_EMU32_0, EMU_SRC_HAMOA_ADC_LEFT1);
  670. snd_emu1010_fpga_link_dst_src_write(emu,
  671. EMU_DST_ALICE2_EMU32_1, EMU_SRC_HAMOA_ADC_RIGHT1);
  672. snd_emu1010_fpga_link_dst_src_write(emu,
  673. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  674. snd_emu1010_fpga_link_dst_src_write(emu,
  675. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_RIGHT2);
  676. snd_emu1010_fpga_link_dst_src_write(emu,
  677. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HAMOA_ADC_LEFT3);
  678. snd_emu1010_fpga_link_dst_src_write(emu,
  679. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HAMOA_ADC_RIGHT3);
  680. snd_emu1010_fpga_link_dst_src_write(emu,
  681. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HAMOA_ADC_LEFT4);
  682. snd_emu1010_fpga_link_dst_src_write(emu,
  683. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HAMOA_ADC_RIGHT4);
  684. #endif
  685. #if 1
  686. /* For 48kHz */
  687. snd_emu1010_fpga_link_dst_src_write(emu,
  688. EMU_DST_ALICE2_EMU32_0, EMU_SRC_DOCK_MIC_A1);
  689. snd_emu1010_fpga_link_dst_src_write(emu,
  690. EMU_DST_ALICE2_EMU32_1, EMU_SRC_DOCK_MIC_B1);
  691. snd_emu1010_fpga_link_dst_src_write(emu,
  692. EMU_DST_ALICE2_EMU32_2, EMU_SRC_HAMOA_ADC_LEFT2);
  693. snd_emu1010_fpga_link_dst_src_write(emu,
  694. EMU_DST_ALICE2_EMU32_3, EMU_SRC_HAMOA_ADC_LEFT2);
  695. snd_emu1010_fpga_link_dst_src_write(emu,
  696. EMU_DST_ALICE2_EMU32_4, EMU_SRC_DOCK_ADC1_LEFT1);
  697. snd_emu1010_fpga_link_dst_src_write(emu,
  698. EMU_DST_ALICE2_EMU32_5, EMU_SRC_DOCK_ADC1_RIGHT1);
  699. snd_emu1010_fpga_link_dst_src_write(emu,
  700. EMU_DST_ALICE2_EMU32_6, EMU_SRC_DOCK_ADC2_LEFT1);
  701. snd_emu1010_fpga_link_dst_src_write(emu,
  702. EMU_DST_ALICE2_EMU32_7, EMU_SRC_DOCK_ADC2_RIGHT1);
  703. #endif
  704. #if 0
  705. /* Original */
  706. snd_emu1010_fpga_link_dst_src_write(emu,
  707. EMU_DST_ALICE2_EMU32_4, EMU_SRC_HANA_ADAT);
  708. snd_emu1010_fpga_link_dst_src_write(emu,
  709. EMU_DST_ALICE2_EMU32_5, EMU_SRC_HANA_ADAT + 1);
  710. snd_emu1010_fpga_link_dst_src_write(emu,
  711. EMU_DST_ALICE2_EMU32_6, EMU_SRC_HANA_ADAT + 2);
  712. snd_emu1010_fpga_link_dst_src_write(emu,
  713. EMU_DST_ALICE2_EMU32_7, EMU_SRC_HANA_ADAT + 3);
  714. snd_emu1010_fpga_link_dst_src_write(emu,
  715. EMU_DST_ALICE2_EMU32_8, EMU_SRC_HANA_ADAT + 4);
  716. snd_emu1010_fpga_link_dst_src_write(emu,
  717. EMU_DST_ALICE2_EMU32_9, EMU_SRC_HANA_ADAT + 5);
  718. snd_emu1010_fpga_link_dst_src_write(emu,
  719. EMU_DST_ALICE2_EMU32_A, EMU_SRC_HANA_ADAT + 6);
  720. snd_emu1010_fpga_link_dst_src_write(emu,
  721. EMU_DST_ALICE2_EMU32_B, EMU_SRC_HANA_ADAT + 7);
  722. snd_emu1010_fpga_link_dst_src_write(emu,
  723. EMU_DST_ALICE2_EMU32_C, EMU_SRC_DOCK_MIC_A1);
  724. snd_emu1010_fpga_link_dst_src_write(emu,
  725. EMU_DST_ALICE2_EMU32_D, EMU_SRC_DOCK_MIC_B1);
  726. snd_emu1010_fpga_link_dst_src_write(emu,
  727. EMU_DST_ALICE2_EMU32_E, EMU_SRC_HAMOA_ADC_LEFT2);
  728. snd_emu1010_fpga_link_dst_src_write(emu,
  729. EMU_DST_ALICE2_EMU32_F, EMU_SRC_HAMOA_ADC_LEFT2);
  730. #endif
  731. for (i = 0;i < 0x20; i++ ) {
  732. /* AudioDock Elink <- Silence */
  733. snd_emu1010_fpga_link_dst_src_write(emu, 0x0100+i, EMU_SRC_SILENCE);
  734. }
  735. for (i = 0;i < 4; i++) {
  736. /* Hana SPDIF Out <- Silence */
  737. snd_emu1010_fpga_link_dst_src_write(emu, 0x0200+i, EMU_SRC_SILENCE);
  738. }
  739. for (i = 0;i < 7; i++) {
  740. /* Hamoa DAC <- Silence */
  741. snd_emu1010_fpga_link_dst_src_write(emu, 0x0300+i, EMU_SRC_SILENCE);
  742. }
  743. for (i = 0;i < 7; i++) {
  744. /* Hana ADAT Out <- Silence */
  745. snd_emu1010_fpga_link_dst_src_write(emu, EMU_DST_HANA_ADAT + i, EMU_SRC_SILENCE);
  746. }
  747. snd_emu1010_fpga_link_dst_src_write(emu,
  748. EMU_DST_ALICE_I2S0_LEFT, EMU_SRC_DOCK_ADC1_LEFT1);
  749. snd_emu1010_fpga_link_dst_src_write(emu,
  750. EMU_DST_ALICE_I2S0_RIGHT, EMU_SRC_DOCK_ADC1_RIGHT1);
  751. snd_emu1010_fpga_link_dst_src_write(emu,
  752. EMU_DST_ALICE_I2S1_LEFT, EMU_SRC_DOCK_ADC2_LEFT1);
  753. snd_emu1010_fpga_link_dst_src_write(emu,
  754. EMU_DST_ALICE_I2S1_RIGHT, EMU_SRC_DOCK_ADC2_RIGHT1);
  755. snd_emu1010_fpga_link_dst_src_write(emu,
  756. EMU_DST_ALICE_I2S2_LEFT, EMU_SRC_DOCK_ADC3_LEFT1);
  757. snd_emu1010_fpga_link_dst_src_write(emu,
  758. EMU_DST_ALICE_I2S2_RIGHT, EMU_SRC_DOCK_ADC3_RIGHT1);
  759. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x01 ); // Unmute all
  760. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  761. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  762. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  763. * Mute all codecs.
  764. */
  765. outl(0x0000a000, emu->port + HCFG);
  766. /* AC97 1.03, Any 32Meg of 2Gig address, Auto-Mute, EMU32 Slave,
  767. * Lock Sound Memory Cache, Lock Tank Memory Cache,
  768. * Un-Mute all codecs.
  769. */
  770. outl(0x0000a001, emu->port + HCFG);
  771. /* Initial boot complete. Now patches */
  772. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &tmp );
  773. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI, 0x19 ); /* MIDI Route */
  774. snd_emu1010_fpga_write(emu, EMU_HANA_UNKNOWN12, 0x0c ); /* Unknown */
  775. snd_emu1010_fpga_write(emu, EMU_HANA_MIDI, 0x19 ); /* MIDI Route */
  776. snd_emu1010_fpga_write(emu, EMU_HANA_UNKNOWN12, 0x0c ); /* Unknown */
  777. snd_emu1010_fpga_read(emu, EMU_HANA_SPDIF_MODE, &tmp );
  778. snd_emu1010_fpga_write(emu, EMU_HANA_SPDIF_MODE, 0x10 ); /* SPDIF Format spdif (or 0x11 for aes/ebu) */
  779. /* Delay to allow Audio Dock to settle */
  780. msleep(100);
  781. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &tmp ); /* IRQ Status */
  782. snd_emu1010_fpga_read(emu, EMU_HANA_OPTION_CARDS, &reg ); /* OPTIONS: Which cards are attached to the EMU */
  783. /* FIXME: The loading of this should be able to happen any time,
  784. * as the user can plug/unplug it at any time
  785. */
  786. if (reg & (EMU_HANA_OPTION_DOCK_ONLINE | EMU_HANA_OPTION_DOCK_OFFLINE) ) {
  787. /* Audio Dock attached */
  788. /* Return to Audio Dock programming mode */
  789. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware\n");
  790. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, EMU_HANA_FPGA_CONFIG_AUDIODOCK );
  791. if ((err = snd_emu1010_load_firmware(emu, dock_filename)) != 0) {
  792. return err;
  793. }
  794. snd_printk(KERN_INFO "emu1010: Audio Dock Firmware loaded\n");
  795. snd_emu1010_fpga_write(emu, EMU_HANA_FPGA_CONFIG, 0 );
  796. snd_emu1010_fpga_read(emu, EMU_HANA_IRQ_STATUS, &reg );
  797. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_IRQ_STATUS=0x%x\n",reg);
  798. /* ID, should read & 0x7f = 0x55 when FPGA programmed. */
  799. snd_emu1010_fpga_read(emu, EMU_HANA_ID, &reg );
  800. snd_printk(KERN_INFO "emu1010: EMU_HANA+DOCK_ID=0x%x\n",reg);
  801. if (reg != 0x55) {
  802. /* FPGA failed to be programmed */
  803. snd_printk(KERN_INFO "emu1010: Loading Audio Dock Firmware file failed, reg=0x%x\n", reg);
  804. return 0;
  805. return -ENODEV;
  806. }
  807. }
  808. #if 0
  809. snd_emu1010_fpga_link_dst_src_write(emu,
  810. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32B + 2); /* ALICE2 bus 0xa2 */
  811. snd_emu1010_fpga_link_dst_src_write(emu,
  812. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32B + 3); /* ALICE2 bus 0xa3 */
  813. snd_emu1010_fpga_link_dst_src_write(emu,
  814. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 2); /* ALICE2 bus 0xb2 */
  815. snd_emu1010_fpga_link_dst_src_write(emu,
  816. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 3); /* ALICE2 bus 0xb3 */
  817. #endif
  818. /* Default outputs */
  819. snd_emu1010_fpga_link_dst_src_write(emu,
  820. EMU_DST_DOCK_DAC1_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  821. emu->emu1010.output_source[0] = 21;
  822. snd_emu1010_fpga_link_dst_src_write(emu,
  823. EMU_DST_DOCK_DAC1_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  824. emu->emu1010.output_source[1] = 22;
  825. snd_emu1010_fpga_link_dst_src_write(emu,
  826. EMU_DST_DOCK_DAC2_LEFT1, EMU_SRC_ALICE_EMU32A + 2);
  827. emu->emu1010.output_source[2] = 23;
  828. snd_emu1010_fpga_link_dst_src_write(emu,
  829. EMU_DST_DOCK_DAC2_RIGHT1, EMU_SRC_ALICE_EMU32A + 3);
  830. emu->emu1010.output_source[3] = 24;
  831. snd_emu1010_fpga_link_dst_src_write(emu,
  832. EMU_DST_DOCK_DAC3_LEFT1, EMU_SRC_ALICE_EMU32A + 4);
  833. emu->emu1010.output_source[4] = 25;
  834. snd_emu1010_fpga_link_dst_src_write(emu,
  835. EMU_DST_DOCK_DAC3_RIGHT1, EMU_SRC_ALICE_EMU32A + 5);
  836. emu->emu1010.output_source[5] = 26;
  837. snd_emu1010_fpga_link_dst_src_write(emu,
  838. EMU_DST_DOCK_DAC4_LEFT1, EMU_SRC_ALICE_EMU32A + 6);
  839. emu->emu1010.output_source[6] = 27;
  840. snd_emu1010_fpga_link_dst_src_write(emu,
  841. EMU_DST_DOCK_DAC4_RIGHT1, EMU_SRC_ALICE_EMU32A + 7);
  842. emu->emu1010.output_source[7] = 28;
  843. snd_emu1010_fpga_link_dst_src_write(emu,
  844. EMU_DST_DOCK_PHONES_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  845. emu->emu1010.output_source[8] = 21;
  846. snd_emu1010_fpga_link_dst_src_write(emu,
  847. EMU_DST_DOCK_PHONES_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  848. emu->emu1010.output_source[9] = 22;
  849. snd_emu1010_fpga_link_dst_src_write(emu,
  850. EMU_DST_DOCK_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  851. emu->emu1010.output_source[10] = 21;
  852. snd_emu1010_fpga_link_dst_src_write(emu,
  853. EMU_DST_DOCK_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  854. emu->emu1010.output_source[11] = 22;
  855. snd_emu1010_fpga_link_dst_src_write(emu,
  856. EMU_DST_HANA_SPDIF_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  857. emu->emu1010.output_source[12] = 21;
  858. snd_emu1010_fpga_link_dst_src_write(emu,
  859. EMU_DST_HANA_SPDIF_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  860. emu->emu1010.output_source[13] = 22;
  861. snd_emu1010_fpga_link_dst_src_write(emu,
  862. EMU_DST_HAMOA_DAC_LEFT1, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  863. emu->emu1010.output_source[14] = 21;
  864. snd_emu1010_fpga_link_dst_src_write(emu,
  865. EMU_DST_HAMOA_DAC_RIGHT1, EMU_SRC_ALICE_EMU32A + 1);
  866. emu->emu1010.output_source[15] = 22;
  867. snd_emu1010_fpga_link_dst_src_write(emu,
  868. EMU_DST_HANA_ADAT, EMU_SRC_ALICE_EMU32A + 0); /* ALICE2 bus 0xa0 */
  869. emu->emu1010.output_source[16] = 21;
  870. snd_emu1010_fpga_link_dst_src_write(emu,
  871. EMU_DST_HANA_ADAT + 1, EMU_SRC_ALICE_EMU32A + 1);
  872. emu->emu1010.output_source[17] = 22;
  873. snd_emu1010_fpga_link_dst_src_write(emu,
  874. EMU_DST_HANA_ADAT + 2, EMU_SRC_ALICE_EMU32A + 2);
  875. emu->emu1010.output_source[18] = 23;
  876. snd_emu1010_fpga_link_dst_src_write(emu,
  877. EMU_DST_HANA_ADAT + 3, EMU_SRC_ALICE_EMU32A + 3);
  878. emu->emu1010.output_source[19] = 24;
  879. snd_emu1010_fpga_link_dst_src_write(emu,
  880. EMU_DST_HANA_ADAT + 4, EMU_SRC_ALICE_EMU32A + 4);
  881. emu->emu1010.output_source[20] = 25;
  882. snd_emu1010_fpga_link_dst_src_write(emu,
  883. EMU_DST_HANA_ADAT + 5, EMU_SRC_ALICE_EMU32A + 5);
  884. emu->emu1010.output_source[21] = 26;
  885. snd_emu1010_fpga_link_dst_src_write(emu,
  886. EMU_DST_HANA_ADAT + 6, EMU_SRC_ALICE_EMU32A + 6);
  887. emu->emu1010.output_source[22] = 27;
  888. snd_emu1010_fpga_link_dst_src_write(emu,
  889. EMU_DST_HANA_ADAT + 7, EMU_SRC_ALICE_EMU32A + 7);
  890. emu->emu1010.output_source[23] = 28;
  891. /* TEMP: Select SPDIF in/out */
  892. snd_emu1010_fpga_write(emu, EMU_HANA_OPTICAL_TYPE, 0x0); /* Output spdif */
  893. /* TEMP: Select 48kHz SPDIF out */
  894. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x0); /* Mute all */
  895. snd_emu1010_fpga_write(emu, EMU_HANA_DEFCLOCK, 0x0); /* Default fallback clock 48kHz */
  896. /* Word Clock source, Internal 48kHz x1 */
  897. snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K );
  898. //snd_emu1010_fpga_write(emu, EMU_HANA_WCLOCK, EMU_HANA_WCLOCK_INT_48K | EMU_HANA_WCLOCK_4X );
  899. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_LEDS_2, 0x12);/* Set LEDs on Audio Dock */
  900. snd_emu1010_fpga_write(emu, EMU_HANA_UNMUTE, 0x1); /* Unmute all */
  901. //snd_emu1010_fpga_write(emu, 0x7, 0x0); /* Mute all */
  902. //snd_emu1010_fpga_write(emu, 0x7, 0x1); /* Unmute all */
  903. //snd_emu1010_fpga_write(emu, 0xe, 0x12); /* Set LEDs on Audio Dock */
  904. return 0;
  905. }
  906. /*
  907. * Create the EMU10K1 instance
  908. */
  909. #ifdef CONFIG_PM
  910. static int alloc_pm_buffer(struct snd_emu10k1 *emu);
  911. static void free_pm_buffer(struct snd_emu10k1 *emu);
  912. #endif
  913. static int snd_emu10k1_free(struct snd_emu10k1 *emu)
  914. {
  915. if (emu->port) { /* avoid access to already used hardware */
  916. snd_emu10k1_fx8010_tram_setup(emu, 0);
  917. snd_emu10k1_done(emu);
  918. /* remove reserved page */
  919. if (emu->reserved_page) {
  920. snd_emu10k1_synth_free(emu, (struct snd_util_memblk *)emu->reserved_page);
  921. emu->reserved_page = NULL;
  922. }
  923. snd_emu10k1_free_efx(emu);
  924. }
  925. if (emu->card_capabilities->emu1010) {
  926. /* Disable 48Volt power to Audio Dock */
  927. snd_emu1010_fpga_write(emu, EMU_HANA_DOCK_PWR, 0 );
  928. }
  929. if (emu->memhdr)
  930. snd_util_memhdr_free(emu->memhdr);
  931. if (emu->silent_page.area)
  932. snd_dma_free_pages(&emu->silent_page);
  933. if (emu->ptb_pages.area)
  934. snd_dma_free_pages(&emu->ptb_pages);
  935. vfree(emu->page_ptr_table);
  936. vfree(emu->page_addr_table);
  937. #ifdef CONFIG_PM
  938. free_pm_buffer(emu);
  939. #endif
  940. if (emu->irq >= 0)
  941. free_irq(emu->irq, emu);
  942. if (emu->port)
  943. pci_release_regions(emu->pci);
  944. if (emu->card_capabilities->ca0151_chip) /* P16V */
  945. snd_p16v_free(emu);
  946. pci_disable_device(emu->pci);
  947. kfree(emu);
  948. return 0;
  949. }
  950. static int snd_emu10k1_dev_free(struct snd_device *device)
  951. {
  952. struct snd_emu10k1 *emu = device->device_data;
  953. return snd_emu10k1_free(emu);
  954. }
  955. static struct snd_emu_chip_details emu_chip_details[] = {
  956. /* Audigy 2 Value AC3 out does not work yet. Need to find out how to turn off interpolators.*/
  957. /* Tested by James@superbug.co.uk 3rd July 2005 */
  958. /* DSP: CA0108-IAT
  959. * DAC: CS4382-KQ
  960. * ADC: Philips 1361T
  961. * AC97: STAC9750
  962. * CA0151: None
  963. */
  964. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10011102,
  965. .driver = "Audigy2", .name = "Audigy 2 Value [SB0400]",
  966. .id = "Audigy2",
  967. .emu10k2_chip = 1,
  968. .ca0108_chip = 1,
  969. .spk71 = 1,
  970. .ac97_chip = 1} ,
  971. /* Audigy4 (Not PRO) SB0610 */
  972. /* Tested by James@superbug.co.uk 4th April 2006 */
  973. /* A_IOCFG bits
  974. * Output
  975. * 0: ?
  976. * 1: ?
  977. * 2: ?
  978. * 3: 0 - Digital Out, 1 - Line in
  979. * 4: ?
  980. * 5: ?
  981. * 6: ?
  982. * 7: ?
  983. * Input
  984. * 8: ?
  985. * 9: ?
  986. * A: Green jack sense (Front)
  987. * B: ?
  988. * C: Black jack sense (Rear/Side Right)
  989. * D: Yellow jack sense (Center/LFE/Side Left)
  990. * E: ?
  991. * F: ?
  992. *
  993. * Digital Out/Line in switch using A_IOCFG bit 3 (0x08)
  994. * 0 - Digital Out
  995. * 1 - Line in
  996. */
  997. /* Mic input not tested.
  998. * Analog CD input not tested
  999. * Digital Out not tested.
  1000. * Line in working.
  1001. * Audio output 5.1 working. Side outputs not working.
  1002. */
  1003. /* DSP: CA10300-IAT LF
  1004. * DAC: Cirrus Logic CS4382-KQZ
  1005. * ADC: Philips 1361T
  1006. * AC97: Sigmatel STAC9750
  1007. * CA0151: None
  1008. */
  1009. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x10211102,
  1010. .driver = "Audigy2", .name = "Audigy 4 [SB0610]",
  1011. .id = "Audigy2",
  1012. .emu10k2_chip = 1,
  1013. .ca0108_chip = 1,
  1014. .spk71 = 1,
  1015. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1016. .ac97_chip = 1} ,
  1017. /* Audigy 2 ZS Notebook Cardbus card.*/
  1018. /* Tested by James@superbug.co.uk 22th December 2005 */
  1019. /* Audio output 7.1/Headphones working.
  1020. * Digital output working. (AC3 not checked, only PCM)
  1021. * Audio inputs not tested.
  1022. */
  1023. /* DSP: Tina2
  1024. * DAC: Wolfson WM8768/WM8568
  1025. * ADC: Wolfson WM8775
  1026. * AC97: None
  1027. * CA0151: None
  1028. */
  1029. {.vendor = 0x1102, .device = 0x0008, .subsystem = 0x20011102,
  1030. .driver = "Audigy2", .name = "Audigy 2 ZS Notebook [SB0530]",
  1031. .id = "Audigy2",
  1032. .emu10k2_chip = 1,
  1033. .ca0108_chip = 1,
  1034. .ca_cardbus_chip = 1,
  1035. .spi_dac = 1,
  1036. .spk71 = 1} ,
  1037. {.vendor = 0x1102, .device = 0x0008,
  1038. .driver = "Audigy2", .name = "Audigy 2 Value [Unknown]",
  1039. .id = "Audigy2",
  1040. .emu10k2_chip = 1,
  1041. .ca0108_chip = 1,
  1042. .ac97_chip = 1} ,
  1043. /* Tested by James@superbug.co.uk 8th July 2005. No sound available yet. */
  1044. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x40011102,
  1045. .driver = "Audigy2", .name = "E-mu 1010 [4001]",
  1046. .id = "EMU1010",
  1047. .emu10k2_chip = 1,
  1048. .ca0102_chip = 1,
  1049. .spk71 = 1,
  1050. .emu1010 = 1} ,
  1051. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1052. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20071102,
  1053. .driver = "Audigy2", .name = "Audigy 4 PRO [SB0380]",
  1054. .id = "Audigy2",
  1055. .emu10k2_chip = 1,
  1056. .ca0102_chip = 1,
  1057. .ca0151_chip = 1,
  1058. .spk71 = 1,
  1059. .spdif_bug = 1,
  1060. .ac97_chip = 1} ,
  1061. /* Tested by shane-alsa@cm.nu 5th Nov 2005 */
  1062. /* The 0x20061102 does have SB0350 written on it
  1063. * Just like 0x20021102
  1064. */
  1065. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20061102,
  1066. .driver = "Audigy2", .name = "Audigy 2 [SB0350b]",
  1067. .id = "Audigy2",
  1068. .emu10k2_chip = 1,
  1069. .ca0102_chip = 1,
  1070. .ca0151_chip = 1,
  1071. .spk71 = 1,
  1072. .spdif_bug = 1,
  1073. .ac97_chip = 1} ,
  1074. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20021102,
  1075. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0350]",
  1076. .id = "Audigy2",
  1077. .emu10k2_chip = 1,
  1078. .ca0102_chip = 1,
  1079. .ca0151_chip = 1,
  1080. .spk71 = 1,
  1081. .spdif_bug = 1,
  1082. .ac97_chip = 1} ,
  1083. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x20011102,
  1084. .driver = "Audigy2", .name = "Audigy 2 ZS [2001]",
  1085. .id = "Audigy2",
  1086. .emu10k2_chip = 1,
  1087. .ca0102_chip = 1,
  1088. .ca0151_chip = 1,
  1089. .spk71 = 1,
  1090. .spdif_bug = 1,
  1091. .ac97_chip = 1} ,
  1092. /* Audigy 2 */
  1093. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1094. /* DSP: CA0102-IAT
  1095. * DAC: CS4382-KQ
  1096. * ADC: Philips 1361T
  1097. * AC97: STAC9721
  1098. * CA0151: Yes
  1099. */
  1100. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10071102,
  1101. .driver = "Audigy2", .name = "Audigy 2 [SB0240]",
  1102. .id = "Audigy2",
  1103. .emu10k2_chip = 1,
  1104. .ca0102_chip = 1,
  1105. .ca0151_chip = 1,
  1106. .spk71 = 1,
  1107. .spdif_bug = 1,
  1108. .adc_1361t = 1, /* 24 bit capture instead of 16bit */
  1109. .ac97_chip = 1} ,
  1110. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10051102,
  1111. .driver = "Audigy2", .name = "Audigy 2 EX [1005]",
  1112. .id = "Audigy2",
  1113. .emu10k2_chip = 1,
  1114. .ca0102_chip = 1,
  1115. .ca0151_chip = 1,
  1116. .spk71 = 1,
  1117. .spdif_bug = 1} ,
  1118. /* Dell OEM/Creative Labs Audigy 2 ZS */
  1119. /* See ALSA bug#1365 */
  1120. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10031102,
  1121. .driver = "Audigy2", .name = "Audigy 2 ZS [SB0353]",
  1122. .id = "Audigy2",
  1123. .emu10k2_chip = 1,
  1124. .ca0102_chip = 1,
  1125. .ca0151_chip = 1,
  1126. .spk71 = 1,
  1127. .spdif_bug = 1,
  1128. .ac97_chip = 1} ,
  1129. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x10021102,
  1130. .driver = "Audigy2", .name = "Audigy 2 Platinum [SB0240P]",
  1131. .id = "Audigy2",
  1132. .emu10k2_chip = 1,
  1133. .ca0102_chip = 1,
  1134. .ca0151_chip = 1,
  1135. .spk71 = 1,
  1136. .spdif_bug = 1,
  1137. .adc_1361t = 1, /* 24 bit capture instead of 16bit. Fixes ALSA bug#324 */
  1138. .ac97_chip = 1} ,
  1139. {.vendor = 0x1102, .device = 0x0004, .revision = 0x04,
  1140. .driver = "Audigy2", .name = "Audigy 2 [Unknown]",
  1141. .id = "Audigy2",
  1142. .emu10k2_chip = 1,
  1143. .ca0102_chip = 1,
  1144. .ca0151_chip = 1,
  1145. .spdif_bug = 1,
  1146. .ac97_chip = 1} ,
  1147. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00531102,
  1148. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1149. .id = "Audigy",
  1150. .emu10k2_chip = 1,
  1151. .ca0102_chip = 1,
  1152. .ac97_chip = 1} ,
  1153. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00521102,
  1154. .driver = "Audigy", .name = "Audigy 1 ES [SB0160]",
  1155. .id = "Audigy",
  1156. .emu10k2_chip = 1,
  1157. .ca0102_chip = 1,
  1158. .spdif_bug = 1,
  1159. .ac97_chip = 1} ,
  1160. {.vendor = 0x1102, .device = 0x0004, .subsystem = 0x00511102,
  1161. .driver = "Audigy", .name = "Audigy 1 [SB0090]",
  1162. .id = "Audigy",
  1163. .emu10k2_chip = 1,
  1164. .ca0102_chip = 1,
  1165. .ac97_chip = 1} ,
  1166. {.vendor = 0x1102, .device = 0x0004,
  1167. .driver = "Audigy", .name = "Audigy 1 [Unknown]",
  1168. .id = "Audigy",
  1169. .emu10k2_chip = 1,
  1170. .ca0102_chip = 1,
  1171. .ac97_chip = 1} ,
  1172. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806B1102,
  1173. .driver = "EMU10K1", .name = "SBLive! [SB0105]",
  1174. .id = "Live",
  1175. .emu10k1_chip = 1,
  1176. .ac97_chip = 1,
  1177. .sblive51 = 1} ,
  1178. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x806A1102,
  1179. .driver = "EMU10K1", .name = "SBLive! Value [SB0103]",
  1180. .id = "Live",
  1181. .emu10k1_chip = 1,
  1182. .ac97_chip = 1,
  1183. .sblive51 = 1} ,
  1184. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80691102,
  1185. .driver = "EMU10K1", .name = "SBLive! Value [SB0101]",
  1186. .id = "Live",
  1187. .emu10k1_chip = 1,
  1188. .ac97_chip = 1,
  1189. .sblive51 = 1} ,
  1190. /* Tested by ALSA bug#1680 26th December 2005 */
  1191. /* note: It really has SB0220 written on the card. */
  1192. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80661102,
  1193. .driver = "EMU10K1", .name = "SB Live 5.1 Dell OEM [SB0220]",
  1194. .id = "Live",
  1195. .emu10k1_chip = 1,
  1196. .ac97_chip = 1,
  1197. .sblive51 = 1} ,
  1198. /* Tested by Thomas Zehetbauer 27th Aug 2005 */
  1199. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80651102,
  1200. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1201. .id = "Live",
  1202. .emu10k1_chip = 1,
  1203. .ac97_chip = 1,
  1204. .sblive51 = 1} ,
  1205. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x100a1102,
  1206. .driver = "EMU10K1", .name = "SB Live 5.1 [SB0220]",
  1207. .id = "Live",
  1208. .emu10k1_chip = 1,
  1209. .ac97_chip = 1,
  1210. .sblive51 = 1} ,
  1211. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80641102,
  1212. .driver = "EMU10K1", .name = "SB Live 5.1",
  1213. .id = "Live",
  1214. .emu10k1_chip = 1,
  1215. .ac97_chip = 1,
  1216. .sblive51 = 1} ,
  1217. /* Tested by alsa bugtrack user "hus" bug #1297 12th Aug 2005 */
  1218. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80611102,
  1219. .driver = "EMU10K1", .name = "SBLive 5.1 [SB0060]",
  1220. .id = "Live",
  1221. .emu10k1_chip = 1,
  1222. .ac97_chip = 2, /* ac97 is optional; both SBLive 5.1 and platinum
  1223. * share the same IDs!
  1224. */
  1225. .sblive51 = 1} ,
  1226. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80511102,
  1227. .driver = "EMU10K1", .name = "SBLive! Value [CT4850]",
  1228. .id = "Live",
  1229. .emu10k1_chip = 1,
  1230. .ac97_chip = 1,
  1231. .sblive51 = 1} ,
  1232. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80401102,
  1233. .driver = "EMU10K1", .name = "SBLive! Platinum [CT4760P]",
  1234. .id = "Live",
  1235. .emu10k1_chip = 1,
  1236. .ac97_chip = 1} ,
  1237. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80321102,
  1238. .driver = "EMU10K1", .name = "SBLive! Value [CT4871]",
  1239. .id = "Live",
  1240. .emu10k1_chip = 1,
  1241. .ac97_chip = 1,
  1242. .sblive51 = 1} ,
  1243. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80311102,
  1244. .driver = "EMU10K1", .name = "SBLive! Value [CT4831]",
  1245. .id = "Live",
  1246. .emu10k1_chip = 1,
  1247. .ac97_chip = 1,
  1248. .sblive51 = 1} ,
  1249. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80281102,
  1250. .driver = "EMU10K1", .name = "SBLive! Value [CT4870]",
  1251. .id = "Live",
  1252. .emu10k1_chip = 1,
  1253. .ac97_chip = 1,
  1254. .sblive51 = 1} ,
  1255. /* Tested by James@superbug.co.uk 3rd July 2005 */
  1256. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80271102,
  1257. .driver = "EMU10K1", .name = "SBLive! Value [CT4832]",
  1258. .id = "Live",
  1259. .emu10k1_chip = 1,
  1260. .ac97_chip = 1,
  1261. .sblive51 = 1} ,
  1262. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80261102,
  1263. .driver = "EMU10K1", .name = "SBLive! Value [CT4830]",
  1264. .id = "Live",
  1265. .emu10k1_chip = 1,
  1266. .ac97_chip = 1,
  1267. .sblive51 = 1} ,
  1268. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80231102,
  1269. .driver = "EMU10K1", .name = "SB PCI512 [CT4790]",
  1270. .id = "Live",
  1271. .emu10k1_chip = 1,
  1272. .ac97_chip = 1,
  1273. .sblive51 = 1} ,
  1274. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x80221102,
  1275. .driver = "EMU10K1", .name = "SBLive! Value [CT4780]",
  1276. .id = "Live",
  1277. .emu10k1_chip = 1,
  1278. .ac97_chip = 1,
  1279. .sblive51 = 1} ,
  1280. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x40011102,
  1281. .driver = "EMU10K1", .name = "E-mu APS [4001]",
  1282. .id = "APS",
  1283. .emu10k1_chip = 1,
  1284. .ecard = 1} ,
  1285. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00211102,
  1286. .driver = "EMU10K1", .name = "SBLive! [CT4620]",
  1287. .id = "Live",
  1288. .emu10k1_chip = 1,
  1289. .ac97_chip = 1,
  1290. .sblive51 = 1} ,
  1291. {.vendor = 0x1102, .device = 0x0002, .subsystem = 0x00201102,
  1292. .driver = "EMU10K1", .name = "SBLive! Value [CT4670]",
  1293. .id = "Live",
  1294. .emu10k1_chip = 1,
  1295. .ac97_chip = 1,
  1296. .sblive51 = 1} ,
  1297. {.vendor = 0x1102, .device = 0x0002,
  1298. .driver = "EMU10K1", .name = "SB Live [Unknown]",
  1299. .id = "Live",
  1300. .emu10k1_chip = 1,
  1301. .ac97_chip = 1,
  1302. .sblive51 = 1} ,
  1303. { } /* terminator */
  1304. };
  1305. int __devinit snd_emu10k1_create(struct snd_card *card,
  1306. struct pci_dev * pci,
  1307. unsigned short extin_mask,
  1308. unsigned short extout_mask,
  1309. long max_cache_bytes,
  1310. int enable_ir,
  1311. uint subsystem,
  1312. struct snd_emu10k1 ** remu)
  1313. {
  1314. struct snd_emu10k1 *emu;
  1315. int idx, err;
  1316. int is_audigy;
  1317. unsigned char revision;
  1318. unsigned int silent_page;
  1319. const struct snd_emu_chip_details *c;
  1320. static struct snd_device_ops ops = {
  1321. .dev_free = snd_emu10k1_dev_free,
  1322. };
  1323. *remu = NULL;
  1324. /* enable PCI device */
  1325. if ((err = pci_enable_device(pci)) < 0)
  1326. return err;
  1327. emu = kzalloc(sizeof(*emu), GFP_KERNEL);
  1328. if (emu == NULL) {
  1329. pci_disable_device(pci);
  1330. return -ENOMEM;
  1331. }
  1332. emu->card = card;
  1333. spin_lock_init(&emu->reg_lock);
  1334. spin_lock_init(&emu->emu_lock);
  1335. spin_lock_init(&emu->voice_lock);
  1336. spin_lock_init(&emu->synth_lock);
  1337. spin_lock_init(&emu->memblk_lock);
  1338. mutex_init(&emu->fx8010.lock);
  1339. INIT_LIST_HEAD(&emu->mapped_link_head);
  1340. INIT_LIST_HEAD(&emu->mapped_order_link_head);
  1341. emu->pci = pci;
  1342. emu->irq = -1;
  1343. emu->synth = NULL;
  1344. emu->get_synth_voice = NULL;
  1345. /* read revision & serial */
  1346. pci_read_config_byte(pci, PCI_REVISION_ID, &revision);
  1347. emu->revision = revision;
  1348. pci_read_config_dword(pci, PCI_SUBSYSTEM_VENDOR_ID, &emu->serial);
  1349. pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &emu->model);
  1350. snd_printdd("vendor=0x%x, device=0x%x, subsystem_vendor_id=0x%x, subsystem_id=0x%x\n",pci->vendor, pci->device, emu->serial, emu->model);
  1351. for (c = emu_chip_details; c->vendor; c++) {
  1352. if (c->vendor == pci->vendor && c->device == pci->device) {
  1353. if (subsystem) {
  1354. if (c->subsystem && (c->subsystem == subsystem) ) {
  1355. break;
  1356. } else continue;
  1357. } else {
  1358. if (c->subsystem && (c->subsystem != emu->serial) )
  1359. continue;
  1360. if (c->revision && c->revision != emu->revision)
  1361. continue;
  1362. }
  1363. break;
  1364. }
  1365. }
  1366. if (c->vendor == 0) {
  1367. snd_printk(KERN_ERR "emu10k1: Card not recognised\n");
  1368. kfree(emu);
  1369. pci_disable_device(pci);
  1370. return -ENOENT;
  1371. }
  1372. emu->card_capabilities = c;
  1373. if (c->subsystem && !subsystem)
  1374. snd_printdd("Sound card name=%s\n", c->name);
  1375. else if (subsystem)
  1376. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x. Forced to subsytem=0x%x\n",
  1377. c->name, pci->vendor, pci->device, emu->serial, c->subsystem);
  1378. else
  1379. snd_printdd("Sound card name=%s, vendor=0x%x, device=0x%x, subsystem=0x%x.\n",
  1380. c->name, pci->vendor, pci->device, emu->serial);
  1381. if (!*card->id && c->id) {
  1382. int i, n = 0;
  1383. strlcpy(card->id, c->id, sizeof(card->id));
  1384. for (;;) {
  1385. for (i = 0; i < snd_ecards_limit; i++) {
  1386. if (snd_cards[i] && !strcmp(snd_cards[i]->id, card->id))
  1387. break;
  1388. }
  1389. if (i >= snd_ecards_limit)
  1390. break;
  1391. n++;
  1392. if (n >= SNDRV_CARDS)
  1393. break;
  1394. snprintf(card->id, sizeof(card->id), "%s_%d", c->id, n);
  1395. }
  1396. }
  1397. is_audigy = emu->audigy = c->emu10k2_chip;
  1398. /* set the DMA transfer mask */
  1399. emu->dma_mask = is_audigy ? AUDIGY_DMA_MASK : EMU10K1_DMA_MASK;
  1400. if (pci_set_dma_mask(pci, emu->dma_mask) < 0 ||
  1401. pci_set_consistent_dma_mask(pci, emu->dma_mask) < 0) {
  1402. snd_printk(KERN_ERR "architecture does not support PCI busmaster DMA with mask 0x%lx\n", emu->dma_mask);
  1403. kfree(emu);
  1404. pci_disable_device(pci);
  1405. return -ENXIO;
  1406. }
  1407. if (is_audigy)
  1408. emu->gpr_base = A_FXGPREGBASE;
  1409. else
  1410. emu->gpr_base = FXGPREGBASE;
  1411. if ((err = pci_request_regions(pci, "EMU10K1")) < 0) {
  1412. kfree(emu);
  1413. pci_disable_device(pci);
  1414. return err;
  1415. }
  1416. emu->port = pci_resource_start(pci, 0);
  1417. if (request_irq(pci->irq, snd_emu10k1_interrupt, IRQF_SHARED,
  1418. "EMU10K1", emu)) {
  1419. err = -EBUSY;
  1420. goto error;
  1421. }
  1422. emu->irq = pci->irq;
  1423. emu->max_cache_pages = max_cache_bytes >> PAGE_SHIFT;
  1424. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1425. 32 * 1024, &emu->ptb_pages) < 0) {
  1426. err = -ENOMEM;
  1427. goto error;
  1428. }
  1429. emu->page_ptr_table = (void **)vmalloc(emu->max_cache_pages * sizeof(void*));
  1430. emu->page_addr_table = (unsigned long*)vmalloc(emu->max_cache_pages * sizeof(unsigned long));
  1431. if (emu->page_ptr_table == NULL || emu->page_addr_table == NULL) {
  1432. err = -ENOMEM;
  1433. goto error;
  1434. }
  1435. if (snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, snd_dma_pci_data(pci),
  1436. EMUPAGESIZE, &emu->silent_page) < 0) {
  1437. err = -ENOMEM;
  1438. goto error;
  1439. }
  1440. emu->memhdr = snd_util_memhdr_new(emu->max_cache_pages * PAGE_SIZE);
  1441. if (emu->memhdr == NULL) {
  1442. err = -ENOMEM;
  1443. goto error;
  1444. }
  1445. emu->memhdr->block_extra_size = sizeof(struct snd_emu10k1_memblk) -
  1446. sizeof(struct snd_util_memblk);
  1447. pci_set_master(pci);
  1448. emu->fx8010.fxbus_mask = 0x303f;
  1449. if (extin_mask == 0)
  1450. extin_mask = 0x3fcf;
  1451. if (extout_mask == 0)
  1452. extout_mask = 0x7fff;
  1453. emu->fx8010.extin_mask = extin_mask;
  1454. emu->fx8010.extout_mask = extout_mask;
  1455. emu->enable_ir = enable_ir;
  1456. if (emu->card_capabilities->ecard) {
  1457. if ((err = snd_emu10k1_ecard_init(emu)) < 0)
  1458. goto error;
  1459. } else if (emu->card_capabilities->ca_cardbus_chip) {
  1460. if ((err = snd_emu10k1_cardbus_init(emu)) < 0)
  1461. goto error;
  1462. } else if (emu->card_capabilities->emu1010) {
  1463. if ((err = snd_emu10k1_emu1010_init(emu)) < 0) {
  1464. snd_emu10k1_free(emu);
  1465. return err;
  1466. }
  1467. } else {
  1468. /* 5.1: Enable the additional AC97 Slots. If the emu10k1 version
  1469. does not support this, it shouldn't do any harm */
  1470. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1471. }
  1472. /* initialize TRAM setup */
  1473. emu->fx8010.itram_size = (16 * 1024)/2;
  1474. emu->fx8010.etram_pages.area = NULL;
  1475. emu->fx8010.etram_pages.bytes = 0;
  1476. /*
  1477. * Init to 0x02109204 :
  1478. * Clock accuracy = 0 (1000ppm)
  1479. * Sample Rate = 2 (48kHz)
  1480. * Audio Channel = 1 (Left of 2)
  1481. * Source Number = 0 (Unspecified)
  1482. * Generation Status = 1 (Original for Cat Code 12)
  1483. * Cat Code = 12 (Digital Signal Mixer)
  1484. * Mode = 0 (Mode 0)
  1485. * Emphasis = 0 (None)
  1486. * CP = 1 (Copyright unasserted)
  1487. * AN = 0 (Audio data)
  1488. * P = 0 (Consumer)
  1489. */
  1490. emu->spdif_bits[0] = emu->spdif_bits[1] =
  1491. emu->spdif_bits[2] = SPCS_CLKACCY_1000PPM | SPCS_SAMPLERATE_48 |
  1492. SPCS_CHANNELNUM_LEFT | SPCS_SOURCENUM_UNSPEC |
  1493. SPCS_GENERATIONSTATUS | 0x00001200 |
  1494. 0x00000000 | SPCS_EMPHASIS_NONE | SPCS_COPYRIGHT;
  1495. emu->reserved_page = (struct snd_emu10k1_memblk *)
  1496. snd_emu10k1_synth_alloc(emu, 4096);
  1497. if (emu->reserved_page)
  1498. emu->reserved_page->map_locked = 1;
  1499. /* Clear silent pages and set up pointers */
  1500. memset(emu->silent_page.area, 0, PAGE_SIZE);
  1501. silent_page = emu->silent_page.addr << 1;
  1502. for (idx = 0; idx < MAXPAGES; idx++)
  1503. ((u32 *)emu->ptb_pages.area)[idx] = cpu_to_le32(silent_page | idx);
  1504. /* set up voice indices */
  1505. for (idx = 0; idx < NUM_G; idx++) {
  1506. emu->voices[idx].emu = emu;
  1507. emu->voices[idx].number = idx;
  1508. }
  1509. if ((err = snd_emu10k1_init(emu, enable_ir, 0)) < 0)
  1510. goto error;
  1511. #ifdef CONFIG_PM
  1512. if ((err = alloc_pm_buffer(emu)) < 0)
  1513. goto error;
  1514. #endif
  1515. /* Initialize the effect engine */
  1516. if ((err = snd_emu10k1_init_efx(emu)) < 0)
  1517. goto error;
  1518. snd_emu10k1_audio_enable(emu);
  1519. if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, emu, &ops)) < 0)
  1520. goto error;
  1521. #ifdef CONFIG_PROC_FS
  1522. snd_emu10k1_proc_init(emu);
  1523. #endif
  1524. snd_card_set_dev(card, &pci->dev);
  1525. *remu = emu;
  1526. return 0;
  1527. error:
  1528. snd_emu10k1_free(emu);
  1529. return err;
  1530. }
  1531. #ifdef CONFIG_PM
  1532. static unsigned char saved_regs[] = {
  1533. CPF, PTRX, CVCF, VTFT, Z1, Z2, PSST, DSL, CCCA, CCR, CLP,
  1534. FXRT, MAPA, MAPB, ENVVOL, ATKHLDV, DCYSUSV, LFOVAL1, ENVVAL,
  1535. ATKHLDM, DCYSUSM, LFOVAL2, IP, IFATN, PEFE, FMMOD, TREMFRQ, FM2FRQ2,
  1536. TEMPENV, ADCCR, FXWC, MICBA, ADCBA, FXBA,
  1537. MICBS, ADCBS, FXBS, CDCS, GPSCS, SPCS0, SPCS1, SPCS2,
  1538. SPBYPASS, AC97SLOT, CDSRCS, GPSRCS, ZVSRCS, MICIDX, ADCIDX, FXIDX,
  1539. 0xff /* end */
  1540. };
  1541. static unsigned char saved_regs_audigy[] = {
  1542. A_ADCIDX, A_MICIDX, A_FXWC1, A_FXWC2, A_SAMPLE_RATE,
  1543. A_FXRT2, A_SENDAMOUNTS, A_FXRT1,
  1544. 0xff /* end */
  1545. };
  1546. static int __devinit alloc_pm_buffer(struct snd_emu10k1 *emu)
  1547. {
  1548. int size;
  1549. size = ARRAY_SIZE(saved_regs);
  1550. if (emu->audigy)
  1551. size += ARRAY_SIZE(saved_regs_audigy);
  1552. emu->saved_ptr = vmalloc(4 * NUM_G * size);
  1553. if (! emu->saved_ptr)
  1554. return -ENOMEM;
  1555. if (snd_emu10k1_efx_alloc_pm_buffer(emu) < 0)
  1556. return -ENOMEM;
  1557. if (emu->card_capabilities->ca0151_chip &&
  1558. snd_p16v_alloc_pm_buffer(emu) < 0)
  1559. return -ENOMEM;
  1560. return 0;
  1561. }
  1562. static void free_pm_buffer(struct snd_emu10k1 *emu)
  1563. {
  1564. vfree(emu->saved_ptr);
  1565. snd_emu10k1_efx_free_pm_buffer(emu);
  1566. if (emu->card_capabilities->ca0151_chip)
  1567. snd_p16v_free_pm_buffer(emu);
  1568. }
  1569. void snd_emu10k1_suspend_regs(struct snd_emu10k1 *emu)
  1570. {
  1571. int i;
  1572. unsigned char *reg;
  1573. unsigned int *val;
  1574. val = emu->saved_ptr;
  1575. for (reg = saved_regs; *reg != 0xff; reg++)
  1576. for (i = 0; i < NUM_G; i++, val++)
  1577. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1578. if (emu->audigy) {
  1579. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1580. for (i = 0; i < NUM_G; i++, val++)
  1581. *val = snd_emu10k1_ptr_read(emu, *reg, i);
  1582. }
  1583. if (emu->audigy)
  1584. emu->saved_a_iocfg = inl(emu->port + A_IOCFG);
  1585. emu->saved_hcfg = inl(emu->port + HCFG);
  1586. }
  1587. void snd_emu10k1_resume_init(struct snd_emu10k1 *emu)
  1588. {
  1589. if (emu->card_capabilities->ecard)
  1590. snd_emu10k1_ecard_init(emu);
  1591. else if (emu->card_capabilities->ca_cardbus_chip)
  1592. snd_emu10k1_cardbus_init(emu);
  1593. else if (emu->card_capabilities->emu1010)
  1594. snd_emu10k1_emu1010_init(emu);
  1595. else
  1596. snd_emu10k1_ptr_write(emu, AC97SLOT, 0, AC97SLOT_CNTR|AC97SLOT_LFE);
  1597. snd_emu10k1_init(emu, emu->enable_ir, 1);
  1598. }
  1599. void snd_emu10k1_resume_regs(struct snd_emu10k1 *emu)
  1600. {
  1601. int i;
  1602. unsigned char *reg;
  1603. unsigned int *val;
  1604. snd_emu10k1_audio_enable(emu);
  1605. /* resore for spdif */
  1606. if (emu->audigy)
  1607. outl(emu->saved_a_iocfg, emu->port + A_IOCFG);
  1608. outl(emu->saved_hcfg, emu->port + HCFG);
  1609. val = emu->saved_ptr;
  1610. for (reg = saved_regs; *reg != 0xff; reg++)
  1611. for (i = 0; i < NUM_G; i++, val++)
  1612. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1613. if (emu->audigy) {
  1614. for (reg = saved_regs_audigy; *reg != 0xff; reg++)
  1615. for (i = 0; i < NUM_G; i++, val++)
  1616. snd_emu10k1_ptr_write(emu, *reg, i, *val);
  1617. }
  1618. }
  1619. #endif