musb_gadget.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/moduleparam.h>
  43. #include <linux/stat.h>
  44. #include <linux/dma-mapping.h>
  45. #include "musb_core.h"
  46. /* MUSB PERIPHERAL status 3-mar-2006:
  47. *
  48. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  49. * Minor glitches:
  50. *
  51. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  52. * in one test run (operator error?)
  53. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  54. * to break when dma is enabled ... is something wrongly
  55. * clearing SENDSTALL?
  56. *
  57. * - Mass storage behaved ok when last tested. Network traffic patterns
  58. * (with lots of short transfers etc) need retesting; they turn up the
  59. * worst cases of the DMA, since short packets are typical but are not
  60. * required.
  61. *
  62. * - TX/IN
  63. * + both pio and dma behave in with network and g_zero tests
  64. * + no cppi throughput issues other than no-hw-queueing
  65. * + failed with FLAT_REG (DaVinci)
  66. * + seems to behave with double buffering, PIO -and- CPPI
  67. * + with gadgetfs + AIO, requests got lost?
  68. *
  69. * - RX/OUT
  70. * + both pio and dma behave in with network and g_zero tests
  71. * + dma is slow in typical case (short_not_ok is clear)
  72. * + double buffering ok with PIO
  73. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  74. * + request lossage observed with gadgetfs
  75. *
  76. * - ISO not tested ... might work, but only weakly isochronous
  77. *
  78. * - Gadget driver disabling of softconnect during bind() is ignored; so
  79. * drivers can't hold off host requests until userspace is ready.
  80. * (Workaround: they can turn it off later.)
  81. *
  82. * - PORTABILITY (assumes PIO works):
  83. * + DaVinci, basically works with cppi dma
  84. * + OMAP 2430, ditto with mentor dma
  85. * + TUSB 6010, platform-specific dma in the works
  86. */
  87. /* ----------------------------------------------------------------------- */
  88. /*
  89. * Immediately complete a request.
  90. *
  91. * @param request the request to complete
  92. * @param status the status to complete the request with
  93. * Context: controller locked, IRQs blocked.
  94. */
  95. void musb_g_giveback(
  96. struct musb_ep *ep,
  97. struct usb_request *request,
  98. int status)
  99. __releases(ep->musb->lock)
  100. __acquires(ep->musb->lock)
  101. {
  102. struct musb_request *req;
  103. struct musb *musb;
  104. int busy = ep->busy;
  105. req = to_musb_request(request);
  106. list_del(&request->list);
  107. if (req->request.status == -EINPROGRESS)
  108. req->request.status = status;
  109. musb = req->musb;
  110. ep->busy = 1;
  111. spin_unlock(&musb->lock);
  112. if (is_dma_capable()) {
  113. if (req->mapped) {
  114. dma_unmap_single(musb->controller,
  115. req->request.dma,
  116. req->request.length,
  117. req->tx
  118. ? DMA_TO_DEVICE
  119. : DMA_FROM_DEVICE);
  120. req->request.dma = DMA_ADDR_INVALID;
  121. req->mapped = 0;
  122. } else if (req->request.dma != DMA_ADDR_INVALID)
  123. dma_sync_single_for_cpu(musb->controller,
  124. req->request.dma,
  125. req->request.length,
  126. req->tx
  127. ? DMA_TO_DEVICE
  128. : DMA_FROM_DEVICE);
  129. }
  130. if (request->status == 0)
  131. DBG(5, "%s done request %p, %d/%d\n",
  132. ep->end_point.name, request,
  133. req->request.actual, req->request.length);
  134. else
  135. DBG(2, "%s request %p, %d/%d fault %d\n",
  136. ep->end_point.name, request,
  137. req->request.actual, req->request.length,
  138. request->status);
  139. req->request.complete(&req->ep->end_point, &req->request);
  140. spin_lock(&musb->lock);
  141. ep->busy = busy;
  142. }
  143. /* ----------------------------------------------------------------------- */
  144. /*
  145. * Abort requests queued to an endpoint using the status. Synchronous.
  146. * caller locked controller and blocked irqs, and selected this ep.
  147. */
  148. static void nuke(struct musb_ep *ep, const int status)
  149. {
  150. struct musb_request *req = NULL;
  151. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  152. ep->busy = 1;
  153. if (is_dma_capable() && ep->dma) {
  154. struct dma_controller *c = ep->musb->dma_controller;
  155. int value;
  156. if (ep->is_in) {
  157. /*
  158. * The programming guide says that we must not clear
  159. * the DMAMODE bit before DMAENAB, so we only
  160. * clear it in the second write...
  161. */
  162. musb_writew(epio, MUSB_TXCSR,
  163. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  164. musb_writew(epio, MUSB_TXCSR,
  165. 0 | MUSB_TXCSR_FLUSHFIFO);
  166. } else {
  167. musb_writew(epio, MUSB_RXCSR,
  168. 0 | MUSB_RXCSR_FLUSHFIFO);
  169. musb_writew(epio, MUSB_RXCSR,
  170. 0 | MUSB_RXCSR_FLUSHFIFO);
  171. }
  172. value = c->channel_abort(ep->dma);
  173. DBG(value ? 1 : 6, "%s: abort DMA --> %d\n", ep->name, value);
  174. c->channel_release(ep->dma);
  175. ep->dma = NULL;
  176. }
  177. while (!list_empty(&(ep->req_list))) {
  178. req = container_of(ep->req_list.next, struct musb_request,
  179. request.list);
  180. musb_g_giveback(ep, &req->request, status);
  181. }
  182. }
  183. /* ----------------------------------------------------------------------- */
  184. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  185. /*
  186. * This assumes the separate CPPI engine is responding to DMA requests
  187. * from the usb core ... sequenced a bit differently from mentor dma.
  188. */
  189. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  190. {
  191. if (can_bulk_split(musb, ep->type))
  192. return ep->hw_ep->max_packet_sz_tx;
  193. else
  194. return ep->packet_sz;
  195. }
  196. #ifdef CONFIG_USB_INVENTRA_DMA
  197. /* Peripheral tx (IN) using Mentor DMA works as follows:
  198. Only mode 0 is used for transfers <= wPktSize,
  199. mode 1 is used for larger transfers,
  200. One of the following happens:
  201. - Host sends IN token which causes an endpoint interrupt
  202. -> TxAvail
  203. -> if DMA is currently busy, exit.
  204. -> if queue is non-empty, txstate().
  205. - Request is queued by the gadget driver.
  206. -> if queue was previously empty, txstate()
  207. txstate()
  208. -> start
  209. /\ -> setup DMA
  210. | (data is transferred to the FIFO, then sent out when
  211. | IN token(s) are recd from Host.
  212. | -> DMA interrupt on completion
  213. | calls TxAvail.
  214. | -> stop DMA, ~DMAENAB,
  215. | -> set TxPktRdy for last short pkt or zlp
  216. | -> Complete Request
  217. | -> Continue next request (call txstate)
  218. |___________________________________|
  219. * Non-Mentor DMA engines can of course work differently, such as by
  220. * upleveling from irq-per-packet to irq-per-buffer.
  221. */
  222. #endif
  223. /*
  224. * An endpoint is transmitting data. This can be called either from
  225. * the IRQ routine or from ep.queue() to kickstart a request on an
  226. * endpoint.
  227. *
  228. * Context: controller locked, IRQs blocked, endpoint selected
  229. */
  230. static void txstate(struct musb *musb, struct musb_request *req)
  231. {
  232. u8 epnum = req->epnum;
  233. struct musb_ep *musb_ep;
  234. void __iomem *epio = musb->endpoints[epnum].regs;
  235. struct usb_request *request;
  236. u16 fifo_count = 0, csr;
  237. int use_dma = 0;
  238. musb_ep = req->ep;
  239. /* we shouldn't get here while DMA is active ... but we do ... */
  240. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  241. DBG(4, "dma pending...\n");
  242. return;
  243. }
  244. /* read TXCSR before */
  245. csr = musb_readw(epio, MUSB_TXCSR);
  246. request = &req->request;
  247. fifo_count = min(max_ep_writesize(musb, musb_ep),
  248. (int)(request->length - request->actual));
  249. if (csr & MUSB_TXCSR_TXPKTRDY) {
  250. DBG(5, "%s old packet still ready , txcsr %03x\n",
  251. musb_ep->end_point.name, csr);
  252. return;
  253. }
  254. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  255. DBG(5, "%s stalling, txcsr %03x\n",
  256. musb_ep->end_point.name, csr);
  257. return;
  258. }
  259. DBG(4, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  260. epnum, musb_ep->packet_sz, fifo_count,
  261. csr);
  262. #ifndef CONFIG_MUSB_PIO_ONLY
  263. if (is_dma_capable() && musb_ep->dma) {
  264. struct dma_controller *c = musb->dma_controller;
  265. use_dma = (request->dma != DMA_ADDR_INVALID);
  266. /* MUSB_TXCSR_P_ISO is still set correctly */
  267. #ifdef CONFIG_USB_INVENTRA_DMA
  268. {
  269. size_t request_size;
  270. /* setup DMA, then program endpoint CSR */
  271. request_size = min_t(size_t, request->length,
  272. musb_ep->dma->max_len);
  273. if (request_size < musb_ep->packet_sz)
  274. musb_ep->dma->desired_mode = 0;
  275. else
  276. musb_ep->dma->desired_mode = 1;
  277. use_dma = use_dma && c->channel_program(
  278. musb_ep->dma, musb_ep->packet_sz,
  279. musb_ep->dma->desired_mode,
  280. request->dma + request->actual, request_size);
  281. if (use_dma) {
  282. if (musb_ep->dma->desired_mode == 0) {
  283. /*
  284. * We must not clear the DMAMODE bit
  285. * before the DMAENAB bit -- and the
  286. * latter doesn't always get cleared
  287. * before we get here...
  288. */
  289. csr &= ~(MUSB_TXCSR_AUTOSET
  290. | MUSB_TXCSR_DMAENAB);
  291. musb_writew(epio, MUSB_TXCSR, csr
  292. | MUSB_TXCSR_P_WZC_BITS);
  293. csr &= ~MUSB_TXCSR_DMAMODE;
  294. csr |= (MUSB_TXCSR_DMAENAB |
  295. MUSB_TXCSR_MODE);
  296. /* against programming guide */
  297. } else
  298. csr |= (MUSB_TXCSR_AUTOSET
  299. | MUSB_TXCSR_DMAENAB
  300. | MUSB_TXCSR_DMAMODE
  301. | MUSB_TXCSR_MODE);
  302. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  303. musb_writew(epio, MUSB_TXCSR, csr);
  304. }
  305. }
  306. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  307. /* program endpoint CSR first, then setup DMA */
  308. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  309. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  310. MUSB_TXCSR_MODE;
  311. musb_writew(epio, MUSB_TXCSR,
  312. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  313. | csr);
  314. /* ensure writebuffer is empty */
  315. csr = musb_readw(epio, MUSB_TXCSR);
  316. /* NOTE host side sets DMAENAB later than this; both are
  317. * OK since the transfer dma glue (between CPPI and Mentor
  318. * fifos) just tells CPPI it could start. Data only moves
  319. * to the USB TX fifo when both fifos are ready.
  320. */
  321. /* "mode" is irrelevant here; handle terminating ZLPs like
  322. * PIO does, since the hardware RNDIS mode seems unreliable
  323. * except for the last-packet-is-already-short case.
  324. */
  325. use_dma = use_dma && c->channel_program(
  326. musb_ep->dma, musb_ep->packet_sz,
  327. 0,
  328. request->dma,
  329. request->length);
  330. if (!use_dma) {
  331. c->channel_release(musb_ep->dma);
  332. musb_ep->dma = NULL;
  333. csr &= ~MUSB_TXCSR_DMAENAB;
  334. musb_writew(epio, MUSB_TXCSR, csr);
  335. /* invariant: prequest->buf is non-null */
  336. }
  337. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  338. use_dma = use_dma && c->channel_program(
  339. musb_ep->dma, musb_ep->packet_sz,
  340. request->zero,
  341. request->dma,
  342. request->length);
  343. #endif
  344. }
  345. #endif
  346. if (!use_dma) {
  347. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  348. (u8 *) (request->buf + request->actual));
  349. request->actual += fifo_count;
  350. csr |= MUSB_TXCSR_TXPKTRDY;
  351. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  352. musb_writew(epio, MUSB_TXCSR, csr);
  353. }
  354. /* host may already have the data when this message shows... */
  355. DBG(3, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  356. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  357. request->actual, request->length,
  358. musb_readw(epio, MUSB_TXCSR),
  359. fifo_count,
  360. musb_readw(epio, MUSB_TXMAXP));
  361. }
  362. /*
  363. * FIFO state update (e.g. data ready).
  364. * Called from IRQ, with controller locked.
  365. */
  366. void musb_g_tx(struct musb *musb, u8 epnum)
  367. {
  368. u16 csr;
  369. struct usb_request *request;
  370. u8 __iomem *mbase = musb->mregs;
  371. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  372. void __iomem *epio = musb->endpoints[epnum].regs;
  373. struct dma_channel *dma;
  374. musb_ep_select(mbase, epnum);
  375. request = next_request(musb_ep);
  376. csr = musb_readw(epio, MUSB_TXCSR);
  377. DBG(4, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  378. dma = is_dma_capable() ? musb_ep->dma : NULL;
  379. /*
  380. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  381. * probably rates reporting as a host error.
  382. */
  383. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  384. csr |= MUSB_TXCSR_P_WZC_BITS;
  385. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  386. musb_writew(epio, MUSB_TXCSR, csr);
  387. return;
  388. }
  389. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  390. /* We NAKed, no big deal... little reason to care. */
  391. csr |= MUSB_TXCSR_P_WZC_BITS;
  392. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  393. musb_writew(epio, MUSB_TXCSR, csr);
  394. DBG(20, "underrun on ep%d, req %p\n", epnum, request);
  395. }
  396. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  397. /*
  398. * SHOULD NOT HAPPEN... has with CPPI though, after
  399. * changing SENDSTALL (and other cases); harmless?
  400. */
  401. DBG(5, "%s dma still busy?\n", musb_ep->end_point.name);
  402. return;
  403. }
  404. if (request) {
  405. u8 is_dma = 0;
  406. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  407. is_dma = 1;
  408. csr |= MUSB_TXCSR_P_WZC_BITS;
  409. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  410. MUSB_TXCSR_TXPKTRDY);
  411. musb_writew(epio, MUSB_TXCSR, csr);
  412. /* Ensure writebuffer is empty. */
  413. csr = musb_readw(epio, MUSB_TXCSR);
  414. request->actual += musb_ep->dma->actual_len;
  415. DBG(4, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  416. epnum, csr, musb_ep->dma->actual_len, request);
  417. }
  418. if (is_dma || request->actual == request->length) {
  419. /*
  420. * First, maybe a terminating short packet. Some DMA
  421. * engines might handle this by themselves.
  422. */
  423. if ((request->zero && request->length
  424. && request->length % musb_ep->packet_sz == 0)
  425. #ifdef CONFIG_USB_INVENTRA_DMA
  426. || (is_dma && (!dma->desired_mode ||
  427. (request->actual &
  428. (musb_ep->packet_sz - 1))))
  429. #endif
  430. ) {
  431. /*
  432. * On DMA completion, FIFO may not be
  433. * available yet...
  434. */
  435. if (csr & MUSB_TXCSR_TXPKTRDY)
  436. return;
  437. DBG(4, "sending zero pkt\n");
  438. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  439. | MUSB_TXCSR_TXPKTRDY);
  440. request->zero = 0;
  441. }
  442. /* ... or if not, then complete it. */
  443. musb_g_giveback(musb_ep, request, 0);
  444. /*
  445. * Kickstart next transfer if appropriate;
  446. * the packet that just completed might not
  447. * be transmitted for hours or days.
  448. * REVISIT for double buffering...
  449. * FIXME revisit for stalls too...
  450. */
  451. musb_ep_select(mbase, epnum);
  452. csr = musb_readw(epio, MUSB_TXCSR);
  453. if (csr & MUSB_TXCSR_FIFONOTEMPTY)
  454. return;
  455. request = musb_ep->desc ? next_request(musb_ep) : NULL;
  456. if (!request) {
  457. DBG(4, "%s idle now\n",
  458. musb_ep->end_point.name);
  459. return;
  460. }
  461. }
  462. txstate(musb, to_musb_request(request));
  463. }
  464. }
  465. /* ------------------------------------------------------------ */
  466. #ifdef CONFIG_USB_INVENTRA_DMA
  467. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  468. - Only mode 0 is used.
  469. - Request is queued by the gadget class driver.
  470. -> if queue was previously empty, rxstate()
  471. - Host sends OUT token which causes an endpoint interrupt
  472. /\ -> RxReady
  473. | -> if request queued, call rxstate
  474. | /\ -> setup DMA
  475. | | -> DMA interrupt on completion
  476. | | -> RxReady
  477. | | -> stop DMA
  478. | | -> ack the read
  479. | | -> if data recd = max expected
  480. | | by the request, or host
  481. | | sent a short packet,
  482. | | complete the request,
  483. | | and start the next one.
  484. | |_____________________________________|
  485. | else just wait for the host
  486. | to send the next OUT token.
  487. |__________________________________________________|
  488. * Non-Mentor DMA engines can of course work differently.
  489. */
  490. #endif
  491. /*
  492. * Context: controller locked, IRQs blocked, endpoint selected
  493. */
  494. static void rxstate(struct musb *musb, struct musb_request *req)
  495. {
  496. const u8 epnum = req->epnum;
  497. struct usb_request *request = &req->request;
  498. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  499. void __iomem *epio = musb->endpoints[epnum].regs;
  500. unsigned fifo_count = 0;
  501. u16 len = musb_ep->packet_sz;
  502. u16 csr = musb_readw(epio, MUSB_RXCSR);
  503. /* We shouldn't get here while DMA is active, but we do... */
  504. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  505. DBG(4, "DMA pending...\n");
  506. return;
  507. }
  508. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  509. DBG(5, "%s stalling, RXCSR %04x\n",
  510. musb_ep->end_point.name, csr);
  511. return;
  512. }
  513. if (is_cppi_enabled() && musb_ep->dma) {
  514. struct dma_controller *c = musb->dma_controller;
  515. struct dma_channel *channel = musb_ep->dma;
  516. /* NOTE: CPPI won't actually stop advancing the DMA
  517. * queue after short packet transfers, so this is almost
  518. * always going to run as IRQ-per-packet DMA so that
  519. * faults will be handled correctly.
  520. */
  521. if (c->channel_program(channel,
  522. musb_ep->packet_sz,
  523. !request->short_not_ok,
  524. request->dma + request->actual,
  525. request->length - request->actual)) {
  526. /* make sure that if an rxpkt arrived after the irq,
  527. * the cppi engine will be ready to take it as soon
  528. * as DMA is enabled
  529. */
  530. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  531. | MUSB_RXCSR_DMAMODE);
  532. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  533. musb_writew(epio, MUSB_RXCSR, csr);
  534. return;
  535. }
  536. }
  537. if (csr & MUSB_RXCSR_RXPKTRDY) {
  538. len = musb_readw(epio, MUSB_RXCOUNT);
  539. if (request->actual < request->length) {
  540. #ifdef CONFIG_USB_INVENTRA_DMA
  541. if (is_dma_capable() && musb_ep->dma) {
  542. struct dma_controller *c;
  543. struct dma_channel *channel;
  544. int use_dma = 0;
  545. c = musb->dma_controller;
  546. channel = musb_ep->dma;
  547. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  548. * mode 0 only. So we do not get endpoint interrupts due to DMA
  549. * completion. We only get interrupts from DMA controller.
  550. *
  551. * We could operate in DMA mode 1 if we knew the size of the tranfer
  552. * in advance. For mass storage class, request->length = what the host
  553. * sends, so that'd work. But for pretty much everything else,
  554. * request->length is routinely more than what the host sends. For
  555. * most these gadgets, end of is signified either by a short packet,
  556. * or filling the last byte of the buffer. (Sending extra data in
  557. * that last pckate should trigger an overflow fault.) But in mode 1,
  558. * we don't get DMA completion interrrupt for short packets.
  559. *
  560. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  561. * to get endpoint interrupt on every DMA req, but that didn't seem
  562. * to work reliably.
  563. *
  564. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  565. * then becomes usable as a runtime "use mode 1" hint...
  566. */
  567. csr |= MUSB_RXCSR_DMAENAB;
  568. #ifdef USE_MODE1
  569. csr |= MUSB_RXCSR_AUTOCLEAR;
  570. /* csr |= MUSB_RXCSR_DMAMODE; */
  571. /* this special sequence (enabling and then
  572. * disabling MUSB_RXCSR_DMAMODE) is required
  573. * to get DMAReq to activate
  574. */
  575. musb_writew(epio, MUSB_RXCSR,
  576. csr | MUSB_RXCSR_DMAMODE);
  577. #endif
  578. musb_writew(epio, MUSB_RXCSR, csr);
  579. if (request->actual < request->length) {
  580. int transfer_size = 0;
  581. #ifdef USE_MODE1
  582. transfer_size = min(request->length,
  583. channel->max_len);
  584. #else
  585. transfer_size = len;
  586. #endif
  587. if (transfer_size <= musb_ep->packet_sz)
  588. musb_ep->dma->desired_mode = 0;
  589. else
  590. musb_ep->dma->desired_mode = 1;
  591. use_dma = c->channel_program(
  592. channel,
  593. musb_ep->packet_sz,
  594. channel->desired_mode,
  595. request->dma
  596. + request->actual,
  597. transfer_size);
  598. }
  599. if (use_dma)
  600. return;
  601. }
  602. #endif /* Mentor's DMA */
  603. fifo_count = request->length - request->actual;
  604. DBG(3, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  605. musb_ep->end_point.name,
  606. len, fifo_count,
  607. musb_ep->packet_sz);
  608. fifo_count = min_t(unsigned, len, fifo_count);
  609. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  610. if (tusb_dma_omap() && musb_ep->dma) {
  611. struct dma_controller *c = musb->dma_controller;
  612. struct dma_channel *channel = musb_ep->dma;
  613. u32 dma_addr = request->dma + request->actual;
  614. int ret;
  615. ret = c->channel_program(channel,
  616. musb_ep->packet_sz,
  617. channel->desired_mode,
  618. dma_addr,
  619. fifo_count);
  620. if (ret)
  621. return;
  622. }
  623. #endif
  624. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  625. (request->buf + request->actual));
  626. request->actual += fifo_count;
  627. /* REVISIT if we left anything in the fifo, flush
  628. * it and report -EOVERFLOW
  629. */
  630. /* ack the read! */
  631. csr |= MUSB_RXCSR_P_WZC_BITS;
  632. csr &= ~MUSB_RXCSR_RXPKTRDY;
  633. musb_writew(epio, MUSB_RXCSR, csr);
  634. }
  635. }
  636. /* reach the end or short packet detected */
  637. if (request->actual == request->length || len < musb_ep->packet_sz)
  638. musb_g_giveback(musb_ep, request, 0);
  639. }
  640. /*
  641. * Data ready for a request; called from IRQ
  642. */
  643. void musb_g_rx(struct musb *musb, u8 epnum)
  644. {
  645. u16 csr;
  646. struct usb_request *request;
  647. void __iomem *mbase = musb->mregs;
  648. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_out;
  649. void __iomem *epio = musb->endpoints[epnum].regs;
  650. struct dma_channel *dma;
  651. musb_ep_select(mbase, epnum);
  652. request = next_request(musb_ep);
  653. if (!request)
  654. return;
  655. csr = musb_readw(epio, MUSB_RXCSR);
  656. dma = is_dma_capable() ? musb_ep->dma : NULL;
  657. DBG(4, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  658. csr, dma ? " (dma)" : "", request);
  659. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  660. csr |= MUSB_RXCSR_P_WZC_BITS;
  661. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  662. musb_writew(epio, MUSB_RXCSR, csr);
  663. return;
  664. }
  665. if (csr & MUSB_RXCSR_P_OVERRUN) {
  666. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  667. csr &= ~MUSB_RXCSR_P_OVERRUN;
  668. musb_writew(epio, MUSB_RXCSR, csr);
  669. DBG(3, "%s iso overrun on %p\n", musb_ep->name, request);
  670. if (request && request->status == -EINPROGRESS)
  671. request->status = -EOVERFLOW;
  672. }
  673. if (csr & MUSB_RXCSR_INCOMPRX) {
  674. /* REVISIT not necessarily an error */
  675. DBG(4, "%s, incomprx\n", musb_ep->end_point.name);
  676. }
  677. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  678. /* "should not happen"; likely RXPKTRDY pending for DMA */
  679. DBG((csr & MUSB_RXCSR_DMAENAB) ? 4 : 1,
  680. "%s busy, csr %04x\n",
  681. musb_ep->end_point.name, csr);
  682. return;
  683. }
  684. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  685. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  686. | MUSB_RXCSR_DMAENAB
  687. | MUSB_RXCSR_DMAMODE);
  688. musb_writew(epio, MUSB_RXCSR,
  689. MUSB_RXCSR_P_WZC_BITS | csr);
  690. request->actual += musb_ep->dma->actual_len;
  691. DBG(4, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  692. epnum, csr,
  693. musb_readw(epio, MUSB_RXCSR),
  694. musb_ep->dma->actual_len, request);
  695. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA)
  696. /* Autoclear doesn't clear RxPktRdy for short packets */
  697. if ((dma->desired_mode == 0)
  698. || (dma->actual_len
  699. & (musb_ep->packet_sz - 1))) {
  700. /* ack the read! */
  701. csr &= ~MUSB_RXCSR_RXPKTRDY;
  702. musb_writew(epio, MUSB_RXCSR, csr);
  703. }
  704. /* incomplete, and not short? wait for next IN packet */
  705. if ((request->actual < request->length)
  706. && (musb_ep->dma->actual_len
  707. == musb_ep->packet_sz))
  708. return;
  709. #endif
  710. musb_g_giveback(musb_ep, request, 0);
  711. request = next_request(musb_ep);
  712. if (!request)
  713. return;
  714. }
  715. /* analyze request if the ep is hot */
  716. if (request)
  717. rxstate(musb, to_musb_request(request));
  718. else
  719. DBG(3, "packet waiting for %s%s request\n",
  720. musb_ep->desc ? "" : "inactive ",
  721. musb_ep->end_point.name);
  722. return;
  723. }
  724. /* ------------------------------------------------------------ */
  725. static int musb_gadget_enable(struct usb_ep *ep,
  726. const struct usb_endpoint_descriptor *desc)
  727. {
  728. unsigned long flags;
  729. struct musb_ep *musb_ep;
  730. struct musb_hw_ep *hw_ep;
  731. void __iomem *regs;
  732. struct musb *musb;
  733. void __iomem *mbase;
  734. u8 epnum;
  735. u16 csr;
  736. unsigned tmp;
  737. int status = -EINVAL;
  738. if (!ep || !desc)
  739. return -EINVAL;
  740. musb_ep = to_musb_ep(ep);
  741. hw_ep = musb_ep->hw_ep;
  742. regs = hw_ep->regs;
  743. musb = musb_ep->musb;
  744. mbase = musb->mregs;
  745. epnum = musb_ep->current_epnum;
  746. spin_lock_irqsave(&musb->lock, flags);
  747. if (musb_ep->desc) {
  748. status = -EBUSY;
  749. goto fail;
  750. }
  751. musb_ep->type = usb_endpoint_type(desc);
  752. /* check direction and (later) maxpacket size against endpoint */
  753. if (usb_endpoint_num(desc) != epnum)
  754. goto fail;
  755. /* REVISIT this rules out high bandwidth periodic transfers */
  756. tmp = le16_to_cpu(desc->wMaxPacketSize);
  757. if (tmp & ~0x07ff)
  758. goto fail;
  759. musb_ep->packet_sz = tmp;
  760. /* enable the interrupts for the endpoint, set the endpoint
  761. * packet size (or fail), set the mode, clear the fifo
  762. */
  763. musb_ep_select(mbase, epnum);
  764. if (usb_endpoint_dir_in(desc)) {
  765. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  766. if (hw_ep->is_shared_fifo)
  767. musb_ep->is_in = 1;
  768. if (!musb_ep->is_in)
  769. goto fail;
  770. if (tmp > hw_ep->max_packet_sz_tx)
  771. goto fail;
  772. int_txe |= (1 << epnum);
  773. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  774. /* REVISIT if can_bulk_split(), use by updating "tmp";
  775. * likewise high bandwidth periodic tx
  776. */
  777. /* Set TXMAXP with the FIFO size of the endpoint
  778. * to disable double buffering mode. Currently, It seems that double
  779. * buffering has problem if musb RTL revision number < 2.0.
  780. */
  781. if (musb->hwvers < MUSB_HWVERS_2000)
  782. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  783. else
  784. musb_writew(regs, MUSB_TXMAXP, tmp);
  785. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  786. if (musb_readw(regs, MUSB_TXCSR)
  787. & MUSB_TXCSR_FIFONOTEMPTY)
  788. csr |= MUSB_TXCSR_FLUSHFIFO;
  789. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  790. csr |= MUSB_TXCSR_P_ISO;
  791. /* set twice in case of double buffering */
  792. musb_writew(regs, MUSB_TXCSR, csr);
  793. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  794. musb_writew(regs, MUSB_TXCSR, csr);
  795. } else {
  796. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  797. if (hw_ep->is_shared_fifo)
  798. musb_ep->is_in = 0;
  799. if (musb_ep->is_in)
  800. goto fail;
  801. if (tmp > hw_ep->max_packet_sz_rx)
  802. goto fail;
  803. int_rxe |= (1 << epnum);
  804. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  805. /* REVISIT if can_bulk_combine() use by updating "tmp"
  806. * likewise high bandwidth periodic rx
  807. */
  808. /* Set RXMAXP with the FIFO size of the endpoint
  809. * to disable double buffering mode.
  810. */
  811. if (musb->hwvers < MUSB_HWVERS_2000)
  812. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_rx);
  813. else
  814. musb_writew(regs, MUSB_RXMAXP, tmp);
  815. /* force shared fifo to OUT-only mode */
  816. if (hw_ep->is_shared_fifo) {
  817. csr = musb_readw(regs, MUSB_TXCSR);
  818. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  819. musb_writew(regs, MUSB_TXCSR, csr);
  820. }
  821. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  822. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  823. csr |= MUSB_RXCSR_P_ISO;
  824. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  825. csr |= MUSB_RXCSR_DISNYET;
  826. /* set twice in case of double buffering */
  827. musb_writew(regs, MUSB_RXCSR, csr);
  828. musb_writew(regs, MUSB_RXCSR, csr);
  829. }
  830. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  831. * for some reason you run out of channels here.
  832. */
  833. if (is_dma_capable() && musb->dma_controller) {
  834. struct dma_controller *c = musb->dma_controller;
  835. musb_ep->dma = c->channel_alloc(c, hw_ep,
  836. (desc->bEndpointAddress & USB_DIR_IN));
  837. } else
  838. musb_ep->dma = NULL;
  839. musb_ep->desc = desc;
  840. musb_ep->busy = 0;
  841. musb_ep->wedged = 0;
  842. status = 0;
  843. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  844. musb_driver_name, musb_ep->end_point.name,
  845. ({ char *s; switch (musb_ep->type) {
  846. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  847. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  848. default: s = "iso"; break;
  849. }; s; }),
  850. musb_ep->is_in ? "IN" : "OUT",
  851. musb_ep->dma ? "dma, " : "",
  852. musb_ep->packet_sz);
  853. schedule_work(&musb->irq_work);
  854. fail:
  855. spin_unlock_irqrestore(&musb->lock, flags);
  856. return status;
  857. }
  858. /*
  859. * Disable an endpoint flushing all requests queued.
  860. */
  861. static int musb_gadget_disable(struct usb_ep *ep)
  862. {
  863. unsigned long flags;
  864. struct musb *musb;
  865. u8 epnum;
  866. struct musb_ep *musb_ep;
  867. void __iomem *epio;
  868. int status = 0;
  869. musb_ep = to_musb_ep(ep);
  870. musb = musb_ep->musb;
  871. epnum = musb_ep->current_epnum;
  872. epio = musb->endpoints[epnum].regs;
  873. spin_lock_irqsave(&musb->lock, flags);
  874. musb_ep_select(musb->mregs, epnum);
  875. /* zero the endpoint sizes */
  876. if (musb_ep->is_in) {
  877. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  878. int_txe &= ~(1 << epnum);
  879. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  880. musb_writew(epio, MUSB_TXMAXP, 0);
  881. } else {
  882. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  883. int_rxe &= ~(1 << epnum);
  884. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  885. musb_writew(epio, MUSB_RXMAXP, 0);
  886. }
  887. musb_ep->desc = NULL;
  888. /* abort all pending DMA and requests */
  889. nuke(musb_ep, -ESHUTDOWN);
  890. schedule_work(&musb->irq_work);
  891. spin_unlock_irqrestore(&(musb->lock), flags);
  892. DBG(2, "%s\n", musb_ep->end_point.name);
  893. return status;
  894. }
  895. /*
  896. * Allocate a request for an endpoint.
  897. * Reused by ep0 code.
  898. */
  899. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  900. {
  901. struct musb_ep *musb_ep = to_musb_ep(ep);
  902. struct musb_request *request = NULL;
  903. request = kzalloc(sizeof *request, gfp_flags);
  904. if (request) {
  905. INIT_LIST_HEAD(&request->request.list);
  906. request->request.dma = DMA_ADDR_INVALID;
  907. request->epnum = musb_ep->current_epnum;
  908. request->ep = musb_ep;
  909. }
  910. return &request->request;
  911. }
  912. /*
  913. * Free a request
  914. * Reused by ep0 code.
  915. */
  916. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  917. {
  918. kfree(to_musb_request(req));
  919. }
  920. static LIST_HEAD(buffers);
  921. struct free_record {
  922. struct list_head list;
  923. struct device *dev;
  924. unsigned bytes;
  925. dma_addr_t dma;
  926. };
  927. /*
  928. * Context: controller locked, IRQs blocked.
  929. */
  930. static void musb_ep_restart(struct musb *musb, struct musb_request *req)
  931. {
  932. DBG(3, "<== %s request %p len %u on hw_ep%d\n",
  933. req->tx ? "TX/IN" : "RX/OUT",
  934. &req->request, req->request.length, req->epnum);
  935. musb_ep_select(musb->mregs, req->epnum);
  936. if (req->tx)
  937. txstate(musb, req);
  938. else
  939. rxstate(musb, req);
  940. }
  941. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  942. gfp_t gfp_flags)
  943. {
  944. struct musb_ep *musb_ep;
  945. struct musb_request *request;
  946. struct musb *musb;
  947. int status = 0;
  948. unsigned long lockflags;
  949. if (!ep || !req)
  950. return -EINVAL;
  951. if (!req->buf)
  952. return -ENODATA;
  953. musb_ep = to_musb_ep(ep);
  954. musb = musb_ep->musb;
  955. request = to_musb_request(req);
  956. request->musb = musb;
  957. if (request->ep != musb_ep)
  958. return -EINVAL;
  959. DBG(4, "<== to %s request=%p\n", ep->name, req);
  960. /* request is mine now... */
  961. request->request.actual = 0;
  962. request->request.status = -EINPROGRESS;
  963. request->epnum = musb_ep->current_epnum;
  964. request->tx = musb_ep->is_in;
  965. if (is_dma_capable() && musb_ep->dma) {
  966. if (request->request.dma == DMA_ADDR_INVALID) {
  967. request->request.dma = dma_map_single(
  968. musb->controller,
  969. request->request.buf,
  970. request->request.length,
  971. request->tx
  972. ? DMA_TO_DEVICE
  973. : DMA_FROM_DEVICE);
  974. request->mapped = 1;
  975. } else {
  976. dma_sync_single_for_device(musb->controller,
  977. request->request.dma,
  978. request->request.length,
  979. request->tx
  980. ? DMA_TO_DEVICE
  981. : DMA_FROM_DEVICE);
  982. request->mapped = 0;
  983. }
  984. } else if (!req->buf) {
  985. return -ENODATA;
  986. } else
  987. request->mapped = 0;
  988. spin_lock_irqsave(&musb->lock, lockflags);
  989. /* don't queue if the ep is down */
  990. if (!musb_ep->desc) {
  991. DBG(4, "req %p queued to %s while ep %s\n",
  992. req, ep->name, "disabled");
  993. status = -ESHUTDOWN;
  994. goto cleanup;
  995. }
  996. /* add request to the list */
  997. list_add_tail(&(request->request.list), &(musb_ep->req_list));
  998. /* it this is the head of the queue, start i/o ... */
  999. if (!musb_ep->busy && &request->request.list == musb_ep->req_list.next)
  1000. musb_ep_restart(musb, request);
  1001. cleanup:
  1002. spin_unlock_irqrestore(&musb->lock, lockflags);
  1003. return status;
  1004. }
  1005. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1006. {
  1007. struct musb_ep *musb_ep = to_musb_ep(ep);
  1008. struct usb_request *r;
  1009. unsigned long flags;
  1010. int status = 0;
  1011. struct musb *musb = musb_ep->musb;
  1012. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1013. return -EINVAL;
  1014. spin_lock_irqsave(&musb->lock, flags);
  1015. list_for_each_entry(r, &musb_ep->req_list, list) {
  1016. if (r == request)
  1017. break;
  1018. }
  1019. if (r != request) {
  1020. DBG(3, "request %p not queued to %s\n", request, ep->name);
  1021. status = -EINVAL;
  1022. goto done;
  1023. }
  1024. /* if the hardware doesn't have the request, easy ... */
  1025. if (musb_ep->req_list.next != &request->list || musb_ep->busy)
  1026. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1027. /* ... else abort the dma transfer ... */
  1028. else if (is_dma_capable() && musb_ep->dma) {
  1029. struct dma_controller *c = musb->dma_controller;
  1030. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1031. if (c->channel_abort)
  1032. status = c->channel_abort(musb_ep->dma);
  1033. else
  1034. status = -EBUSY;
  1035. if (status == 0)
  1036. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1037. } else {
  1038. /* NOTE: by sticking to easily tested hardware/driver states,
  1039. * we leave counting of in-flight packets imprecise.
  1040. */
  1041. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1042. }
  1043. done:
  1044. spin_unlock_irqrestore(&musb->lock, flags);
  1045. return status;
  1046. }
  1047. /*
  1048. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1049. * data but will queue requests.
  1050. *
  1051. * exported to ep0 code
  1052. */
  1053. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1054. {
  1055. struct musb_ep *musb_ep = to_musb_ep(ep);
  1056. u8 epnum = musb_ep->current_epnum;
  1057. struct musb *musb = musb_ep->musb;
  1058. void __iomem *epio = musb->endpoints[epnum].regs;
  1059. void __iomem *mbase;
  1060. unsigned long flags;
  1061. u16 csr;
  1062. struct musb_request *request;
  1063. int status = 0;
  1064. if (!ep)
  1065. return -EINVAL;
  1066. mbase = musb->mregs;
  1067. spin_lock_irqsave(&musb->lock, flags);
  1068. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1069. status = -EINVAL;
  1070. goto done;
  1071. }
  1072. musb_ep_select(mbase, epnum);
  1073. request = to_musb_request(next_request(musb_ep));
  1074. if (value) {
  1075. if (request) {
  1076. DBG(3, "request in progress, cannot halt %s\n",
  1077. ep->name);
  1078. status = -EAGAIN;
  1079. goto done;
  1080. }
  1081. /* Cannot portably stall with non-empty FIFO */
  1082. if (musb_ep->is_in) {
  1083. csr = musb_readw(epio, MUSB_TXCSR);
  1084. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1085. DBG(3, "FIFO busy, cannot halt %s\n", ep->name);
  1086. status = -EAGAIN;
  1087. goto done;
  1088. }
  1089. }
  1090. } else
  1091. musb_ep->wedged = 0;
  1092. /* set/clear the stall and toggle bits */
  1093. DBG(2, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1094. if (musb_ep->is_in) {
  1095. csr = musb_readw(epio, MUSB_TXCSR);
  1096. csr |= MUSB_TXCSR_P_WZC_BITS
  1097. | MUSB_TXCSR_CLRDATATOG;
  1098. if (value)
  1099. csr |= MUSB_TXCSR_P_SENDSTALL;
  1100. else
  1101. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1102. | MUSB_TXCSR_P_SENTSTALL);
  1103. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1104. musb_writew(epio, MUSB_TXCSR, csr);
  1105. } else {
  1106. csr = musb_readw(epio, MUSB_RXCSR);
  1107. csr |= MUSB_RXCSR_P_WZC_BITS
  1108. | MUSB_RXCSR_FLUSHFIFO
  1109. | MUSB_RXCSR_CLRDATATOG;
  1110. if (value)
  1111. csr |= MUSB_RXCSR_P_SENDSTALL;
  1112. else
  1113. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1114. | MUSB_RXCSR_P_SENTSTALL);
  1115. musb_writew(epio, MUSB_RXCSR, csr);
  1116. }
  1117. /* maybe start the first request in the queue */
  1118. if (!musb_ep->busy && !value && request) {
  1119. DBG(3, "restarting the request\n");
  1120. musb_ep_restart(musb, request);
  1121. }
  1122. done:
  1123. spin_unlock_irqrestore(&musb->lock, flags);
  1124. return status;
  1125. }
  1126. /*
  1127. * Sets the halt feature with the clear requests ignored
  1128. */
  1129. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1130. {
  1131. struct musb_ep *musb_ep = to_musb_ep(ep);
  1132. if (!ep)
  1133. return -EINVAL;
  1134. musb_ep->wedged = 1;
  1135. return usb_ep_set_halt(ep);
  1136. }
  1137. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1138. {
  1139. struct musb_ep *musb_ep = to_musb_ep(ep);
  1140. void __iomem *epio = musb_ep->hw_ep->regs;
  1141. int retval = -EINVAL;
  1142. if (musb_ep->desc && !musb_ep->is_in) {
  1143. struct musb *musb = musb_ep->musb;
  1144. int epnum = musb_ep->current_epnum;
  1145. void __iomem *mbase = musb->mregs;
  1146. unsigned long flags;
  1147. spin_lock_irqsave(&musb->lock, flags);
  1148. musb_ep_select(mbase, epnum);
  1149. /* FIXME return zero unless RXPKTRDY is set */
  1150. retval = musb_readw(epio, MUSB_RXCOUNT);
  1151. spin_unlock_irqrestore(&musb->lock, flags);
  1152. }
  1153. return retval;
  1154. }
  1155. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1156. {
  1157. struct musb_ep *musb_ep = to_musb_ep(ep);
  1158. struct musb *musb = musb_ep->musb;
  1159. u8 epnum = musb_ep->current_epnum;
  1160. void __iomem *epio = musb->endpoints[epnum].regs;
  1161. void __iomem *mbase;
  1162. unsigned long flags;
  1163. u16 csr, int_txe;
  1164. mbase = musb->mregs;
  1165. spin_lock_irqsave(&musb->lock, flags);
  1166. musb_ep_select(mbase, (u8) epnum);
  1167. /* disable interrupts */
  1168. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1169. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1170. if (musb_ep->is_in) {
  1171. csr = musb_readw(epio, MUSB_TXCSR);
  1172. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1173. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1174. musb_writew(epio, MUSB_TXCSR, csr);
  1175. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1176. musb_writew(epio, MUSB_TXCSR, csr);
  1177. }
  1178. } else {
  1179. csr = musb_readw(epio, MUSB_RXCSR);
  1180. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1181. musb_writew(epio, MUSB_RXCSR, csr);
  1182. musb_writew(epio, MUSB_RXCSR, csr);
  1183. }
  1184. /* re-enable interrupt */
  1185. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1186. spin_unlock_irqrestore(&musb->lock, flags);
  1187. }
  1188. static const struct usb_ep_ops musb_ep_ops = {
  1189. .enable = musb_gadget_enable,
  1190. .disable = musb_gadget_disable,
  1191. .alloc_request = musb_alloc_request,
  1192. .free_request = musb_free_request,
  1193. .queue = musb_gadget_queue,
  1194. .dequeue = musb_gadget_dequeue,
  1195. .set_halt = musb_gadget_set_halt,
  1196. .set_wedge = musb_gadget_set_wedge,
  1197. .fifo_status = musb_gadget_fifo_status,
  1198. .fifo_flush = musb_gadget_fifo_flush
  1199. };
  1200. /* ----------------------------------------------------------------------- */
  1201. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1202. {
  1203. struct musb *musb = gadget_to_musb(gadget);
  1204. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1205. }
  1206. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1207. {
  1208. struct musb *musb = gadget_to_musb(gadget);
  1209. void __iomem *mregs = musb->mregs;
  1210. unsigned long flags;
  1211. int status = -EINVAL;
  1212. u8 power, devctl;
  1213. int retries;
  1214. spin_lock_irqsave(&musb->lock, flags);
  1215. switch (musb->xceiv->state) {
  1216. case OTG_STATE_B_PERIPHERAL:
  1217. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1218. * that's part of the standard usb 1.1 state machine, and
  1219. * doesn't affect OTG transitions.
  1220. */
  1221. if (musb->may_wakeup && musb->is_suspended)
  1222. break;
  1223. goto done;
  1224. case OTG_STATE_B_IDLE:
  1225. /* Start SRP ... OTG not required. */
  1226. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1227. DBG(2, "Sending SRP: devctl: %02x\n", devctl);
  1228. devctl |= MUSB_DEVCTL_SESSION;
  1229. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1230. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1231. retries = 100;
  1232. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1233. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1234. if (retries-- < 1)
  1235. break;
  1236. }
  1237. retries = 10000;
  1238. while (devctl & MUSB_DEVCTL_SESSION) {
  1239. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1240. if (retries-- < 1)
  1241. break;
  1242. }
  1243. /* Block idling for at least 1s */
  1244. musb_platform_try_idle(musb,
  1245. jiffies + msecs_to_jiffies(1 * HZ));
  1246. status = 0;
  1247. goto done;
  1248. default:
  1249. DBG(2, "Unhandled wake: %s\n", otg_state_string(musb));
  1250. goto done;
  1251. }
  1252. status = 0;
  1253. power = musb_readb(mregs, MUSB_POWER);
  1254. power |= MUSB_POWER_RESUME;
  1255. musb_writeb(mregs, MUSB_POWER, power);
  1256. DBG(2, "issue wakeup\n");
  1257. /* FIXME do this next chunk in a timer callback, no udelay */
  1258. mdelay(2);
  1259. power = musb_readb(mregs, MUSB_POWER);
  1260. power &= ~MUSB_POWER_RESUME;
  1261. musb_writeb(mregs, MUSB_POWER, power);
  1262. done:
  1263. spin_unlock_irqrestore(&musb->lock, flags);
  1264. return status;
  1265. }
  1266. static int
  1267. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1268. {
  1269. struct musb *musb = gadget_to_musb(gadget);
  1270. musb->is_self_powered = !!is_selfpowered;
  1271. return 0;
  1272. }
  1273. static void musb_pullup(struct musb *musb, int is_on)
  1274. {
  1275. u8 power;
  1276. power = musb_readb(musb->mregs, MUSB_POWER);
  1277. if (is_on)
  1278. power |= MUSB_POWER_SOFTCONN;
  1279. else
  1280. power &= ~MUSB_POWER_SOFTCONN;
  1281. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1282. DBG(3, "gadget %s D+ pullup %s\n",
  1283. musb->gadget_driver->function, is_on ? "on" : "off");
  1284. musb_writeb(musb->mregs, MUSB_POWER, power);
  1285. }
  1286. #if 0
  1287. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1288. {
  1289. DBG(2, "<= %s =>\n", __func__);
  1290. /*
  1291. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1292. * though that can clear it), just musb_pullup().
  1293. */
  1294. return -EINVAL;
  1295. }
  1296. #endif
  1297. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1298. {
  1299. struct musb *musb = gadget_to_musb(gadget);
  1300. if (!musb->xceiv->set_power)
  1301. return -EOPNOTSUPP;
  1302. return otg_set_power(musb->xceiv, mA);
  1303. }
  1304. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1305. {
  1306. struct musb *musb = gadget_to_musb(gadget);
  1307. unsigned long flags;
  1308. is_on = !!is_on;
  1309. /* NOTE: this assumes we are sensing vbus; we'd rather
  1310. * not pullup unless the B-session is active.
  1311. */
  1312. spin_lock_irqsave(&musb->lock, flags);
  1313. if (is_on != musb->softconnect) {
  1314. musb->softconnect = is_on;
  1315. musb_pullup(musb, is_on);
  1316. }
  1317. spin_unlock_irqrestore(&musb->lock, flags);
  1318. return 0;
  1319. }
  1320. static const struct usb_gadget_ops musb_gadget_operations = {
  1321. .get_frame = musb_gadget_get_frame,
  1322. .wakeup = musb_gadget_wakeup,
  1323. .set_selfpowered = musb_gadget_set_self_powered,
  1324. /* .vbus_session = musb_gadget_vbus_session, */
  1325. .vbus_draw = musb_gadget_vbus_draw,
  1326. .pullup = musb_gadget_pullup,
  1327. };
  1328. /* ----------------------------------------------------------------------- */
  1329. /* Registration */
  1330. /* Only this registration code "knows" the rule (from USB standards)
  1331. * about there being only one external upstream port. It assumes
  1332. * all peripheral ports are external...
  1333. */
  1334. static struct musb *the_gadget;
  1335. static void musb_gadget_release(struct device *dev)
  1336. {
  1337. /* kref_put(WHAT) */
  1338. dev_dbg(dev, "%s\n", __func__);
  1339. }
  1340. static void __init
  1341. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1342. {
  1343. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1344. memset(ep, 0, sizeof *ep);
  1345. ep->current_epnum = epnum;
  1346. ep->musb = musb;
  1347. ep->hw_ep = hw_ep;
  1348. ep->is_in = is_in;
  1349. INIT_LIST_HEAD(&ep->req_list);
  1350. sprintf(ep->name, "ep%d%s", epnum,
  1351. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1352. is_in ? "in" : "out"));
  1353. ep->end_point.name = ep->name;
  1354. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1355. if (!epnum) {
  1356. ep->end_point.maxpacket = 64;
  1357. ep->end_point.ops = &musb_g_ep0_ops;
  1358. musb->g.ep0 = &ep->end_point;
  1359. } else {
  1360. if (is_in)
  1361. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1362. else
  1363. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1364. ep->end_point.ops = &musb_ep_ops;
  1365. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1366. }
  1367. }
  1368. /*
  1369. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1370. * to the rest of the driver state.
  1371. */
  1372. static inline void __init musb_g_init_endpoints(struct musb *musb)
  1373. {
  1374. u8 epnum;
  1375. struct musb_hw_ep *hw_ep;
  1376. unsigned count = 0;
  1377. /* intialize endpoint list just once */
  1378. INIT_LIST_HEAD(&(musb->g.ep_list));
  1379. for (epnum = 0, hw_ep = musb->endpoints;
  1380. epnum < musb->nr_endpoints;
  1381. epnum++, hw_ep++) {
  1382. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1383. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1384. count++;
  1385. } else {
  1386. if (hw_ep->max_packet_sz_tx) {
  1387. init_peripheral_ep(musb, &hw_ep->ep_in,
  1388. epnum, 1);
  1389. count++;
  1390. }
  1391. if (hw_ep->max_packet_sz_rx) {
  1392. init_peripheral_ep(musb, &hw_ep->ep_out,
  1393. epnum, 0);
  1394. count++;
  1395. }
  1396. }
  1397. }
  1398. }
  1399. /* called once during driver setup to initialize and link into
  1400. * the driver model; memory is zeroed.
  1401. */
  1402. int __init musb_gadget_setup(struct musb *musb)
  1403. {
  1404. int status;
  1405. /* REVISIT minor race: if (erroneously) setting up two
  1406. * musb peripherals at the same time, only the bus lock
  1407. * is probably held.
  1408. */
  1409. if (the_gadget)
  1410. return -EBUSY;
  1411. the_gadget = musb;
  1412. musb->g.ops = &musb_gadget_operations;
  1413. musb->g.is_dualspeed = 1;
  1414. musb->g.speed = USB_SPEED_UNKNOWN;
  1415. /* this "gadget" abstracts/virtualizes the controller */
  1416. dev_set_name(&musb->g.dev, "gadget");
  1417. musb->g.dev.parent = musb->controller;
  1418. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1419. musb->g.dev.release = musb_gadget_release;
  1420. musb->g.name = musb_driver_name;
  1421. if (is_otg_enabled(musb))
  1422. musb->g.is_otg = 1;
  1423. musb_g_init_endpoints(musb);
  1424. musb->is_active = 0;
  1425. musb_platform_try_idle(musb, 0);
  1426. status = device_register(&musb->g.dev);
  1427. if (status != 0)
  1428. the_gadget = NULL;
  1429. return status;
  1430. }
  1431. void musb_gadget_cleanup(struct musb *musb)
  1432. {
  1433. if (musb != the_gadget)
  1434. return;
  1435. device_unregister(&musb->g.dev);
  1436. the_gadget = NULL;
  1437. }
  1438. /*
  1439. * Register the gadget driver. Used by gadget drivers when
  1440. * registering themselves with the controller.
  1441. *
  1442. * -EINVAL something went wrong (not driver)
  1443. * -EBUSY another gadget is already using the controller
  1444. * -ENOMEM no memeory to perform the operation
  1445. *
  1446. * @param driver the gadget driver
  1447. * @return <0 if error, 0 if everything is fine
  1448. */
  1449. int usb_gadget_register_driver(struct usb_gadget_driver *driver)
  1450. {
  1451. int retval;
  1452. unsigned long flags;
  1453. struct musb *musb = the_gadget;
  1454. if (!driver
  1455. || driver->speed != USB_SPEED_HIGH
  1456. || !driver->bind
  1457. || !driver->setup)
  1458. return -EINVAL;
  1459. /* driver must be initialized to support peripheral mode */
  1460. if (!musb || !(musb->board_mode == MUSB_OTG
  1461. || musb->board_mode != MUSB_OTG)) {
  1462. DBG(1, "%s, no dev??\n", __func__);
  1463. return -ENODEV;
  1464. }
  1465. DBG(3, "registering driver %s\n", driver->function);
  1466. spin_lock_irqsave(&musb->lock, flags);
  1467. if (musb->gadget_driver) {
  1468. DBG(1, "%s is already bound to %s\n",
  1469. musb_driver_name,
  1470. musb->gadget_driver->driver.name);
  1471. retval = -EBUSY;
  1472. } else {
  1473. musb->gadget_driver = driver;
  1474. musb->g.dev.driver = &driver->driver;
  1475. driver->driver.bus = NULL;
  1476. musb->softconnect = 1;
  1477. retval = 0;
  1478. }
  1479. spin_unlock_irqrestore(&musb->lock, flags);
  1480. if (retval == 0) {
  1481. retval = driver->bind(&musb->g);
  1482. if (retval != 0) {
  1483. DBG(3, "bind to driver %s failed --> %d\n",
  1484. driver->driver.name, retval);
  1485. musb->gadget_driver = NULL;
  1486. musb->g.dev.driver = NULL;
  1487. }
  1488. spin_lock_irqsave(&musb->lock, flags);
  1489. otg_set_peripheral(musb->xceiv, &musb->g);
  1490. musb->xceiv->state = OTG_STATE_B_IDLE;
  1491. musb->is_active = 1;
  1492. /* FIXME this ignores the softconnect flag. Drivers are
  1493. * allowed hold the peripheral inactive until for example
  1494. * userspace hooks up printer hardware or DSP codecs, so
  1495. * hosts only see fully functional devices.
  1496. */
  1497. if (!is_otg_enabled(musb))
  1498. musb_start(musb);
  1499. otg_set_peripheral(musb->xceiv, &musb->g);
  1500. spin_unlock_irqrestore(&musb->lock, flags);
  1501. if (is_otg_enabled(musb)) {
  1502. DBG(3, "OTG startup...\n");
  1503. /* REVISIT: funcall to other code, which also
  1504. * handles power budgeting ... this way also
  1505. * ensures HdrcStart is indirectly called.
  1506. */
  1507. retval = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1508. if (retval < 0) {
  1509. DBG(1, "add_hcd failed, %d\n", retval);
  1510. spin_lock_irqsave(&musb->lock, flags);
  1511. otg_set_peripheral(musb->xceiv, NULL);
  1512. musb->gadget_driver = NULL;
  1513. musb->g.dev.driver = NULL;
  1514. spin_unlock_irqrestore(&musb->lock, flags);
  1515. }
  1516. }
  1517. }
  1518. return retval;
  1519. }
  1520. EXPORT_SYMBOL(usb_gadget_register_driver);
  1521. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1522. {
  1523. int i;
  1524. struct musb_hw_ep *hw_ep;
  1525. /* don't disconnect if it's not connected */
  1526. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1527. driver = NULL;
  1528. else
  1529. musb->g.speed = USB_SPEED_UNKNOWN;
  1530. /* deactivate the hardware */
  1531. if (musb->softconnect) {
  1532. musb->softconnect = 0;
  1533. musb_pullup(musb, 0);
  1534. }
  1535. musb_stop(musb);
  1536. /* killing any outstanding requests will quiesce the driver;
  1537. * then report disconnect
  1538. */
  1539. if (driver) {
  1540. for (i = 0, hw_ep = musb->endpoints;
  1541. i < musb->nr_endpoints;
  1542. i++, hw_ep++) {
  1543. musb_ep_select(musb->mregs, i);
  1544. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1545. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1546. } else {
  1547. if (hw_ep->max_packet_sz_tx)
  1548. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1549. if (hw_ep->max_packet_sz_rx)
  1550. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1551. }
  1552. }
  1553. spin_unlock(&musb->lock);
  1554. driver->disconnect(&musb->g);
  1555. spin_lock(&musb->lock);
  1556. }
  1557. }
  1558. /*
  1559. * Unregister the gadget driver. Used by gadget drivers when
  1560. * unregistering themselves from the controller.
  1561. *
  1562. * @param driver the gadget driver to unregister
  1563. */
  1564. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1565. {
  1566. unsigned long flags;
  1567. int retval = 0;
  1568. struct musb *musb = the_gadget;
  1569. if (!driver || !driver->unbind || !musb)
  1570. return -EINVAL;
  1571. /* REVISIT always use otg_set_peripheral() here too;
  1572. * this needs to shut down the OTG engine.
  1573. */
  1574. spin_lock_irqsave(&musb->lock, flags);
  1575. #ifdef CONFIG_USB_MUSB_OTG
  1576. musb_hnp_stop(musb);
  1577. #endif
  1578. if (musb->gadget_driver == driver) {
  1579. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1580. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1581. stop_activity(musb, driver);
  1582. otg_set_peripheral(musb->xceiv, NULL);
  1583. DBG(3, "unregistering driver %s\n", driver->function);
  1584. spin_unlock_irqrestore(&musb->lock, flags);
  1585. driver->unbind(&musb->g);
  1586. spin_lock_irqsave(&musb->lock, flags);
  1587. musb->gadget_driver = NULL;
  1588. musb->g.dev.driver = NULL;
  1589. musb->is_active = 0;
  1590. musb_platform_try_idle(musb, 0);
  1591. } else
  1592. retval = -EINVAL;
  1593. spin_unlock_irqrestore(&musb->lock, flags);
  1594. if (is_otg_enabled(musb) && retval == 0) {
  1595. usb_remove_hcd(musb_to_hcd(musb));
  1596. /* FIXME we need to be able to register another
  1597. * gadget driver here and have everything work;
  1598. * that currently misbehaves.
  1599. */
  1600. }
  1601. return retval;
  1602. }
  1603. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1604. /* ----------------------------------------------------------------------- */
  1605. /* lifecycle operations called through plat_uds.c */
  1606. void musb_g_resume(struct musb *musb)
  1607. {
  1608. musb->is_suspended = 0;
  1609. switch (musb->xceiv->state) {
  1610. case OTG_STATE_B_IDLE:
  1611. break;
  1612. case OTG_STATE_B_WAIT_ACON:
  1613. case OTG_STATE_B_PERIPHERAL:
  1614. musb->is_active = 1;
  1615. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1616. spin_unlock(&musb->lock);
  1617. musb->gadget_driver->resume(&musb->g);
  1618. spin_lock(&musb->lock);
  1619. }
  1620. break;
  1621. default:
  1622. WARNING("unhandled RESUME transition (%s)\n",
  1623. otg_state_string(musb));
  1624. }
  1625. }
  1626. /* called when SOF packets stop for 3+ msec */
  1627. void musb_g_suspend(struct musb *musb)
  1628. {
  1629. u8 devctl;
  1630. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1631. DBG(3, "devctl %02x\n", devctl);
  1632. switch (musb->xceiv->state) {
  1633. case OTG_STATE_B_IDLE:
  1634. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1635. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1636. break;
  1637. case OTG_STATE_B_PERIPHERAL:
  1638. musb->is_suspended = 1;
  1639. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1640. spin_unlock(&musb->lock);
  1641. musb->gadget_driver->suspend(&musb->g);
  1642. spin_lock(&musb->lock);
  1643. }
  1644. break;
  1645. default:
  1646. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1647. * A_PERIPHERAL may need care too
  1648. */
  1649. WARNING("unhandled SUSPEND transition (%s)\n",
  1650. otg_state_string(musb));
  1651. }
  1652. }
  1653. /* Called during SRP */
  1654. void musb_g_wakeup(struct musb *musb)
  1655. {
  1656. musb_gadget_wakeup(&musb->g);
  1657. }
  1658. /* called when VBUS drops below session threshold, and in other cases */
  1659. void musb_g_disconnect(struct musb *musb)
  1660. {
  1661. void __iomem *mregs = musb->mregs;
  1662. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1663. DBG(3, "devctl %02x\n", devctl);
  1664. /* clear HR */
  1665. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1666. /* don't draw vbus until new b-default session */
  1667. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1668. musb->g.speed = USB_SPEED_UNKNOWN;
  1669. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1670. spin_unlock(&musb->lock);
  1671. musb->gadget_driver->disconnect(&musb->g);
  1672. spin_lock(&musb->lock);
  1673. }
  1674. switch (musb->xceiv->state) {
  1675. default:
  1676. #ifdef CONFIG_USB_MUSB_OTG
  1677. DBG(2, "Unhandled disconnect %s, setting a_idle\n",
  1678. otg_state_string(musb));
  1679. musb->xceiv->state = OTG_STATE_A_IDLE;
  1680. MUSB_HST_MODE(musb);
  1681. break;
  1682. case OTG_STATE_A_PERIPHERAL:
  1683. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1684. MUSB_HST_MODE(musb);
  1685. break;
  1686. case OTG_STATE_B_WAIT_ACON:
  1687. case OTG_STATE_B_HOST:
  1688. #endif
  1689. case OTG_STATE_B_PERIPHERAL:
  1690. case OTG_STATE_B_IDLE:
  1691. musb->xceiv->state = OTG_STATE_B_IDLE;
  1692. break;
  1693. case OTG_STATE_B_SRP_INIT:
  1694. break;
  1695. }
  1696. musb->is_active = 0;
  1697. }
  1698. void musb_g_reset(struct musb *musb)
  1699. __releases(musb->lock)
  1700. __acquires(musb->lock)
  1701. {
  1702. void __iomem *mbase = musb->mregs;
  1703. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1704. u8 power;
  1705. DBG(3, "<== %s addr=%x driver '%s'\n",
  1706. (devctl & MUSB_DEVCTL_BDEVICE)
  1707. ? "B-Device" : "A-Device",
  1708. musb_readb(mbase, MUSB_FADDR),
  1709. musb->gadget_driver
  1710. ? musb->gadget_driver->driver.name
  1711. : NULL
  1712. );
  1713. /* report disconnect, if we didn't already (flushing EP state) */
  1714. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1715. musb_g_disconnect(musb);
  1716. /* clear HR */
  1717. else if (devctl & MUSB_DEVCTL_HR)
  1718. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1719. /* what speed did we negotiate? */
  1720. power = musb_readb(mbase, MUSB_POWER);
  1721. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1722. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1723. /* start in USB_STATE_DEFAULT */
  1724. musb->is_active = 1;
  1725. musb->is_suspended = 0;
  1726. MUSB_DEV_MODE(musb);
  1727. musb->address = 0;
  1728. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1729. musb->may_wakeup = 0;
  1730. musb->g.b_hnp_enable = 0;
  1731. musb->g.a_alt_hnp_support = 0;
  1732. musb->g.a_hnp_support = 0;
  1733. /* Normal reset, as B-Device;
  1734. * or else after HNP, as A-Device
  1735. */
  1736. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1737. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1738. musb->g.is_a_peripheral = 0;
  1739. } else if (is_otg_enabled(musb)) {
  1740. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1741. musb->g.is_a_peripheral = 1;
  1742. } else
  1743. WARN_ON(1);
  1744. /* start with default limits on VBUS power draw */
  1745. (void) musb_gadget_vbus_draw(&musb->g,
  1746. is_otg_enabled(musb) ? 8 : 100);
  1747. }