exceptions-64e.S 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. /* XXX This will ultimately add space for a special exception save
  27. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  28. * when taking special interrupts. For now we don't support that,
  29. * special interrupts from within a non-standard level will probably
  30. * blow you up
  31. */
  32. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  33. /* Exception prolog code for all exceptions */
  34. #define EXCEPTION_PROLOG(n, type, addition) \
  35. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  36. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  37. std r10,PACA_EX##type+EX_R10(r13); \
  38. std r11,PACA_EX##type+EX_R11(r13); \
  39. mfcr r10; /* save CR */ \
  40. addition; /* additional code for that exc. */ \
  41. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  42. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  43. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  44. type##_SET_KSTACK; /* get special stack if necessary */\
  45. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  46. beq 1f; /* branch around if supervisor */ \
  47. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  48. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  49. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  50. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  51. /* Exception type-specific macros */
  52. #define GEN_SET_KSTACK \
  53. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  54. #define SPRN_GEN_SRR0 SPRN_SRR0
  55. #define SPRN_GEN_SRR1 SPRN_SRR1
  56. #define CRIT_SET_KSTACK \
  57. ld r1,PACA_CRIT_STACK(r13); \
  58. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  59. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  60. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  61. #define DBG_SET_KSTACK \
  62. ld r1,PACA_DBG_STACK(r13); \
  63. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  64. #define SPRN_DBG_SRR0 SPRN_DSRR0
  65. #define SPRN_DBG_SRR1 SPRN_DSRR1
  66. #define MC_SET_KSTACK \
  67. ld r1,PACA_MC_STACK(r13); \
  68. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  69. #define SPRN_MC_SRR0 SPRN_MCSRR0
  70. #define SPRN_MC_SRR1 SPRN_MCSRR1
  71. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  72. EXCEPTION_PROLOG(n, GEN, addition##_GEN)
  73. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  74. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT)
  75. #define DBG_EXCEPTION_PROLOG(n, addition) \
  76. EXCEPTION_PROLOG(n, DBG, addition##_DBG)
  77. #define MC_EXCEPTION_PROLOG(n, addition) \
  78. EXCEPTION_PROLOG(n, MC, addition##_MC)
  79. /* Variants of the "addition" argument for the prolog
  80. */
  81. #define PROLOG_ADDITION_NONE_GEN
  82. #define PROLOG_ADDITION_NONE_CRIT
  83. #define PROLOG_ADDITION_NONE_DBG
  84. #define PROLOG_ADDITION_NONE_MC
  85. #define PROLOG_ADDITION_MASKABLE_GEN \
  86. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  87. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  88. beq masked_interrupt_book3e;
  89. #define PROLOG_ADDITION_2REGS_GEN \
  90. std r14,PACA_EXGEN+EX_R14(r13); \
  91. std r15,PACA_EXGEN+EX_R15(r13)
  92. #define PROLOG_ADDITION_1REG_GEN \
  93. std r14,PACA_EXGEN+EX_R14(r13);
  94. #define PROLOG_ADDITION_2REGS_CRIT \
  95. std r14,PACA_EXCRIT+EX_R14(r13); \
  96. std r15,PACA_EXCRIT+EX_R15(r13)
  97. #define PROLOG_ADDITION_2REGS_DBG \
  98. std r14,PACA_EXDBG+EX_R14(r13); \
  99. std r15,PACA_EXDBG+EX_R15(r13)
  100. #define PROLOG_ADDITION_2REGS_MC \
  101. std r14,PACA_EXMC+EX_R14(r13); \
  102. std r15,PACA_EXMC+EX_R15(r13)
  103. #define PROLOG_ADDITION_DOORBELL_GEN \
  104. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  105. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  106. beq masked_doorbell_book3e
  107. /* Core exception code for all exceptions except TLB misses.
  108. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  109. */
  110. #define EXCEPTION_COMMON(n, excf, ints) \
  111. std r0,GPR0(r1); /* save r0 in stackframe */ \
  112. std r2,GPR2(r1); /* save r2 in stackframe */ \
  113. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  114. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  115. std r9,GPR9(r1); /* save r9 in stackframe */ \
  116. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  117. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  118. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  119. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  120. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  121. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  122. std r12,GPR12(r1); /* save r12 in stackframe */ \
  123. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  124. mflr r6; /* save LR in stackframe */ \
  125. mfctr r7; /* save CTR in stackframe */ \
  126. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  127. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  128. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  129. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  130. ld r12,exception_marker@toc(r2); \
  131. li r0,0; \
  132. std r3,GPR10(r1); /* save r10 to stackframe */ \
  133. std r4,GPR11(r1); /* save r11 to stackframe */ \
  134. std r5,GPR13(r1); /* save it to stackframe */ \
  135. std r6,_LINK(r1); \
  136. std r7,_CTR(r1); \
  137. std r8,_XER(r1); \
  138. li r3,(n)+1; /* indicate partial regs in trap */ \
  139. std r9,0(r1); /* store stack frame back link */ \
  140. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  141. std r9,GPR1(r1); /* store stack frame back link */ \
  142. std r11,SOFTE(r1); /* and save it to stackframe */ \
  143. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  144. std r3,_TRAP(r1); /* set trap number */ \
  145. std r0,RESULT(r1); /* clear regs->result */ \
  146. ints;
  147. /* Variants for the "ints" argument */
  148. #define INTS_KEEP
  149. #define INTS_DISABLE_SOFT \
  150. stb r0,PACASOFTIRQEN(r13); /* mark interrupts soft-disabled */ \
  151. TRACE_DISABLE_INTS;
  152. #define INTS_DISABLE_HARD \
  153. stb r0,PACAHARDIRQEN(r13); /* and hard disabled */
  154. #define INTS_DISABLE_ALL \
  155. INTS_DISABLE_SOFT \
  156. INTS_DISABLE_HARD
  157. /* This is called by exceptions that used INTS_KEEP (that is did not clear
  158. * neither soft nor hard IRQ indicators in the PACA. This will restore MSR:EE
  159. * to it's previous value
  160. *
  161. * XXX In the long run, we may want to open-code it in order to separate the
  162. * load from the wrtee, thus limiting the latency caused by the dependency
  163. * but at this point, I'll favor code clarity until we have a near to final
  164. * implementation
  165. */
  166. #define INTS_RESTORE_HARD \
  167. ld r11,_MSR(r1); \
  168. wrtee r11;
  169. /* XXX FIXME: Restore r14/r15 when necessary */
  170. #define BAD_STACK_TRAMPOLINE(n) \
  171. exc_##n##_bad_stack: \
  172. li r1,(n); /* get exception number */ \
  173. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  174. b bad_stack_book3e; /* bad stack error */
  175. /* WARNING: If you change the layout of this stub, make sure you chcek
  176. * the debug exception handler which handles single stepping
  177. * into exceptions from userspace, and the MM code in
  178. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  179. * and would need to be updated if that branch is moved
  180. */
  181. #define EXCEPTION_STUB(loc, label) \
  182. . = interrupt_base_book3e + loc; \
  183. nop; /* To make debug interrupts happy */ \
  184. b exc_##label##_book3e;
  185. #define ACK_NONE(r)
  186. #define ACK_DEC(r) \
  187. lis r,TSR_DIS@h; \
  188. mtspr SPRN_TSR,r
  189. #define ACK_FIT(r) \
  190. lis r,TSR_FIS@h; \
  191. mtspr SPRN_TSR,r
  192. /* Used by asynchronous interrupt that may happen in the idle loop.
  193. *
  194. * This check if the thread was in the idle loop, and if yes, returns
  195. * to the caller rather than the PC. This is to avoid a race if
  196. * interrupts happen before the wait instruction.
  197. */
  198. #define CHECK_NAPPING() \
  199. clrrdi r11,r1,THREAD_SHIFT; \
  200. ld r10,TI_LOCAL_FLAGS(r11); \
  201. andi. r9,r10,_TLF_NAPPING; \
  202. beq+ 1f; \
  203. ld r8,_LINK(r1); \
  204. rlwinm r7,r10,0,~_TLF_NAPPING; \
  205. std r8,_NIP(r1); \
  206. std r7,TI_LOCAL_FLAGS(r11); \
  207. 1:
  208. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  209. START_EXCEPTION(label); \
  210. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  211. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE_ALL) \
  212. ack(r8); \
  213. CHECK_NAPPING(); \
  214. addi r3,r1,STACK_FRAME_OVERHEAD; \
  215. bl hdlr; \
  216. b .ret_from_except_lite;
  217. /* This value is used to mark exception frames on the stack. */
  218. .section ".toc","aw"
  219. exception_marker:
  220. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  221. /*
  222. * And here we have the exception vectors !
  223. */
  224. .text
  225. .balign 0x1000
  226. .globl interrupt_base_book3e
  227. interrupt_base_book3e: /* fake trap */
  228. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  229. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  230. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  231. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  232. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  233. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  234. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  235. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  236. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  237. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  238. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  239. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  240. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  241. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  242. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  243. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  244. EXCEPTION_STUB(0x260, perfmon)
  245. EXCEPTION_STUB(0x280, doorbell)
  246. EXCEPTION_STUB(0x2a0, doorbell_crit)
  247. EXCEPTION_STUB(0x2c0, guest_doorbell)
  248. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  249. EXCEPTION_STUB(0x300, hypercall)
  250. EXCEPTION_STUB(0x320, ehpriv)
  251. .globl interrupt_end_book3e
  252. interrupt_end_book3e:
  253. /* Critical Input Interrupt */
  254. START_EXCEPTION(critical_input);
  255. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  256. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE_ALL)
  257. // bl special_reg_save_crit
  258. // CHECK_NAPPING();
  259. // addi r3,r1,STACK_FRAME_OVERHEAD
  260. // bl .critical_exception
  261. // b ret_from_crit_except
  262. b .
  263. /* Machine Check Interrupt */
  264. START_EXCEPTION(machine_check);
  265. CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  266. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE_ALL)
  267. // bl special_reg_save_mc
  268. // addi r3,r1,STACK_FRAME_OVERHEAD
  269. // CHECK_NAPPING();
  270. // bl .machine_check_exception
  271. // b ret_from_mc_except
  272. b .
  273. /* Data Storage Interrupt */
  274. START_EXCEPTION(data_storage)
  275. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  276. mfspr r14,SPRN_DEAR
  277. mfspr r15,SPRN_ESR
  278. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_DISABLE_ALL)
  279. b storage_fault_common
  280. /* Instruction Storage Interrupt */
  281. START_EXCEPTION(instruction_storage);
  282. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  283. li r15,0
  284. mr r14,r10
  285. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_DISABLE_ALL)
  286. b storage_fault_common
  287. /* External Input Interrupt */
  288. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  289. /* Alignment */
  290. START_EXCEPTION(alignment);
  291. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  292. mfspr r14,SPRN_DEAR
  293. mfspr r15,SPRN_ESR
  294. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  295. b alignment_more /* no room, go out of line */
  296. /* Program Interrupt */
  297. START_EXCEPTION(program);
  298. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  299. mfspr r14,SPRN_ESR
  300. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE_SOFT)
  301. std r14,_DSISR(r1)
  302. addi r3,r1,STACK_FRAME_OVERHEAD
  303. ld r14,PACA_EXGEN+EX_R14(r13)
  304. bl .save_nvgprs
  305. INTS_RESTORE_HARD
  306. bl .program_check_exception
  307. b .ret_from_except
  308. /* Floating Point Unavailable Interrupt */
  309. START_EXCEPTION(fp_unavailable);
  310. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  311. /* we can probably do a shorter exception entry for that one... */
  312. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  313. bne 1f /* if from user, just load it up */
  314. INTS_DISABLE_ALL
  315. bl .save_nvgprs
  316. addi r3,r1,STACK_FRAME_OVERHEAD
  317. bl .kernel_fp_unavailable_exception
  318. BUG_OPCODE
  319. 1: ld r12,_MSR(r1)
  320. bl .load_up_fpu
  321. b fast_exception_return
  322. /* Decrementer Interrupt */
  323. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  324. /* Fixed Interval Timer Interrupt */
  325. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  326. /* Watchdog Timer Interrupt */
  327. START_EXCEPTION(watchdog);
  328. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  329. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE_ALL)
  330. // bl special_reg_save_crit
  331. // CHECK_NAPPING();
  332. // addi r3,r1,STACK_FRAME_OVERHEAD
  333. // bl .unknown_exception
  334. // b ret_from_crit_except
  335. b .
  336. /* System Call Interrupt */
  337. START_EXCEPTION(system_call)
  338. mr r9,r13 /* keep a copy of userland r13 */
  339. mfspr r11,SPRN_SRR0 /* get return address */
  340. mfspr r12,SPRN_SRR1 /* get previous MSR */
  341. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  342. b system_call_common
  343. /* Auxiliary Processor Unavailable Interrupt */
  344. START_EXCEPTION(ap_unavailable);
  345. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  346. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_DISABLE_ALL)
  347. bl .save_nvgprs
  348. addi r3,r1,STACK_FRAME_OVERHEAD
  349. bl .unknown_exception
  350. b .ret_from_except
  351. /* Debug exception as a critical interrupt*/
  352. START_EXCEPTION(debug_crit);
  353. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  354. /*
  355. * If there is a single step or branch-taken exception in an
  356. * exception entry sequence, it was probably meant to apply to
  357. * the code where the exception occurred (since exception entry
  358. * doesn't turn off DE automatically). We simulate the effect
  359. * of turning off DE on entry to an exception handler by turning
  360. * off DE in the CSRR1 value and clearing the debug status.
  361. */
  362. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  363. andis. r15,r14,DBSR_IC@h
  364. beq+ 1f
  365. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  366. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  367. cmpld cr0,r10,r14
  368. cmpld cr1,r10,r15
  369. blt+ cr0,1f
  370. bge+ cr1,1f
  371. /* here it looks like we got an inappropriate debug exception. */
  372. lis r14,DBSR_IC@h /* clear the IC event */
  373. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  374. mtspr SPRN_DBSR,r14
  375. mtspr SPRN_CSRR1,r11
  376. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  377. ld r1,PACA_EXCRIT+EX_R1(r13)
  378. ld r14,PACA_EXCRIT+EX_R14(r13)
  379. ld r15,PACA_EXCRIT+EX_R15(r13)
  380. mtcr r10
  381. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  382. ld r11,PACA_EXCRIT+EX_R11(r13)
  383. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  384. rfci
  385. /* Normal debug exception */
  386. /* XXX We only handle coming from userspace for now since we can't
  387. * quite save properly an interrupted kernel state yet
  388. */
  389. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  390. beq kernel_dbg_exc; /* if from kernel mode */
  391. /* Now we mash up things to make it look like we are coming on a
  392. * normal exception
  393. */
  394. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  395. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  396. mfspr r14,SPRN_DBSR
  397. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE_ALL)
  398. std r14,_DSISR(r1)
  399. addi r3,r1,STACK_FRAME_OVERHEAD
  400. mr r4,r14
  401. ld r14,PACA_EXCRIT+EX_R14(r13)
  402. ld r15,PACA_EXCRIT+EX_R15(r13)
  403. bl .save_nvgprs
  404. bl .DebugException
  405. b .ret_from_except
  406. kernel_dbg_exc:
  407. b . /* NYI */
  408. /* Debug exception as a debug interrupt*/
  409. START_EXCEPTION(debug_debug);
  410. DBG_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  411. /*
  412. * If there is a single step or branch-taken exception in an
  413. * exception entry sequence, it was probably meant to apply to
  414. * the code where the exception occurred (since exception entry
  415. * doesn't turn off DE automatically). We simulate the effect
  416. * of turning off DE on entry to an exception handler by turning
  417. * off DE in the DSRR1 value and clearing the debug status.
  418. */
  419. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  420. andis. r15,r14,DBSR_IC@h
  421. beq+ 1f
  422. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  423. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  424. cmpld cr0,r10,r14
  425. cmpld cr1,r10,r15
  426. blt+ cr0,1f
  427. bge+ cr1,1f
  428. /* here it looks like we got an inappropriate debug exception. */
  429. lis r14,DBSR_IC@h /* clear the IC event */
  430. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  431. mtspr SPRN_DBSR,r14
  432. mtspr SPRN_DSRR1,r11
  433. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  434. ld r1,PACA_EXDBG+EX_R1(r13)
  435. ld r14,PACA_EXDBG+EX_R14(r13)
  436. ld r15,PACA_EXDBG+EX_R15(r13)
  437. mtcr r10
  438. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  439. ld r11,PACA_EXDBG+EX_R11(r13)
  440. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  441. rfdi
  442. /* Normal debug exception */
  443. /* XXX We only handle coming from userspace for now since we can't
  444. * quite save properly an interrupted kernel state yet
  445. */
  446. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  447. beq kernel_dbg_exc; /* if from kernel mode */
  448. /* Now we mash up things to make it look like we are coming on a
  449. * normal exception
  450. */
  451. mfspr r15,SPRN_SPRG_DBG_SCRATCH
  452. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  453. mfspr r14,SPRN_DBSR
  454. EXCEPTION_COMMON(0xd00, PACA_EXDBG, INTS_DISABLE_ALL)
  455. std r14,_DSISR(r1)
  456. addi r3,r1,STACK_FRAME_OVERHEAD
  457. mr r4,r14
  458. ld r14,PACA_EXDBG+EX_R14(r13)
  459. ld r15,PACA_EXDBG+EX_R15(r13)
  460. bl .save_nvgprs
  461. bl .DebugException
  462. b .ret_from_except
  463. MASKABLE_EXCEPTION(0x260, perfmon, .performance_monitor_exception, ACK_NONE)
  464. /* Doorbell interrupt */
  465. START_EXCEPTION(doorbell)
  466. NORMAL_EXCEPTION_PROLOG(0x2070, PROLOG_ADDITION_DOORBELL)
  467. EXCEPTION_COMMON(0x2070, PACA_EXGEN, INTS_DISABLE_ALL)
  468. CHECK_NAPPING()
  469. addi r3,r1,STACK_FRAME_OVERHEAD
  470. bl .doorbell_exception
  471. b .ret_from_except_lite
  472. /* Doorbell critical Interrupt */
  473. START_EXCEPTION(doorbell_crit);
  474. CRIT_EXCEPTION_PROLOG(0x2080, PROLOG_ADDITION_NONE)
  475. // EXCEPTION_COMMON(0x2080, PACA_EXCRIT, INTS_DISABLE_ALL)
  476. // bl special_reg_save_crit
  477. // CHECK_NAPPING();
  478. // addi r3,r1,STACK_FRAME_OVERHEAD
  479. // bl .doorbell_critical_exception
  480. // b ret_from_crit_except
  481. b .
  482. MASKABLE_EXCEPTION(0x2c0, guest_doorbell, .unknown_exception, ACK_NONE)
  483. MASKABLE_EXCEPTION(0x2e0, guest_doorbell_crit, .unknown_exception, ACK_NONE)
  484. MASKABLE_EXCEPTION(0x310, hypercall, .unknown_exception, ACK_NONE)
  485. MASKABLE_EXCEPTION(0x320, ehpriv, .unknown_exception, ACK_NONE)
  486. /*
  487. * An interrupt came in while soft-disabled; clear EE in SRR1,
  488. * clear paca->hard_enabled and return.
  489. */
  490. masked_doorbell_book3e:
  491. mtcr r10
  492. /* Resend the doorbell to fire again when ints enabled */
  493. mfspr r10,SPRN_PIR
  494. PPC_MSGSND(r10)
  495. b masked_interrupt_book3e_common
  496. masked_interrupt_book3e:
  497. mtcr r10
  498. masked_interrupt_book3e_common:
  499. stb r11,PACAHARDIRQEN(r13)
  500. mfspr r10,SPRN_SRR1
  501. rldicl r11,r10,48,1 /* clear MSR_EE */
  502. rotldi r10,r11,16
  503. mtspr SPRN_SRR1,r10
  504. ld r10,PACA_EXGEN+EX_R10(r13); /* restore registers */
  505. ld r11,PACA_EXGEN+EX_R11(r13);
  506. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  507. rfi
  508. b .
  509. /*
  510. * This is called from 0x300 and 0x400 handlers after the prologs with
  511. * r14 and r15 containing the fault address and error code, with the
  512. * original values stashed away in the PACA
  513. */
  514. storage_fault_common:
  515. std r14,_DAR(r1)
  516. std r15,_DSISR(r1)
  517. addi r3,r1,STACK_FRAME_OVERHEAD
  518. mr r4,r14
  519. mr r5,r15
  520. ld r14,PACA_EXGEN+EX_R14(r13)
  521. ld r15,PACA_EXGEN+EX_R15(r13)
  522. bl .do_page_fault
  523. cmpdi r3,0
  524. bne- 1f
  525. b .ret_from_except_lite
  526. 1: bl .save_nvgprs
  527. mr r5,r3
  528. addi r3,r1,STACK_FRAME_OVERHEAD
  529. ld r4,_DAR(r1)
  530. bl .bad_page_fault
  531. b .ret_from_except
  532. /*
  533. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  534. * continues here.
  535. */
  536. alignment_more:
  537. std r14,_DAR(r1)
  538. std r15,_DSISR(r1)
  539. addi r3,r1,STACK_FRAME_OVERHEAD
  540. ld r14,PACA_EXGEN+EX_R14(r13)
  541. ld r15,PACA_EXGEN+EX_R15(r13)
  542. bl .save_nvgprs
  543. INTS_RESTORE_HARD
  544. bl .alignment_exception
  545. b .ret_from_except
  546. /*
  547. * We branch here from entry_64.S for the last stage of the exception
  548. * return code path. MSR:EE is expected to be off at that point
  549. */
  550. _GLOBAL(exception_return_book3e)
  551. b 1f
  552. /* This is the return from load_up_fpu fast path which could do with
  553. * less GPR restores in fact, but for now we have a single return path
  554. */
  555. .globl fast_exception_return
  556. fast_exception_return:
  557. wrteei 0
  558. 1: mr r0,r13
  559. ld r10,_MSR(r1)
  560. REST_4GPRS(2, r1)
  561. andi. r6,r10,MSR_PR
  562. REST_2GPRS(6, r1)
  563. beq 1f
  564. ACCOUNT_CPU_USER_EXIT(r10, r11)
  565. ld r0,GPR13(r1)
  566. 1: stdcx. r0,0,r1 /* to clear the reservation */
  567. ld r8,_CCR(r1)
  568. ld r9,_LINK(r1)
  569. ld r10,_CTR(r1)
  570. ld r11,_XER(r1)
  571. mtcr r8
  572. mtlr r9
  573. mtctr r10
  574. mtxer r11
  575. REST_2GPRS(8, r1)
  576. ld r10,GPR10(r1)
  577. ld r11,GPR11(r1)
  578. ld r12,GPR12(r1)
  579. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  580. std r10,PACA_EXGEN+EX_R10(r13);
  581. std r11,PACA_EXGEN+EX_R11(r13);
  582. ld r10,_NIP(r1)
  583. ld r11,_MSR(r1)
  584. ld r0,GPR0(r1)
  585. ld r1,GPR1(r1)
  586. mtspr SPRN_SRR0,r10
  587. mtspr SPRN_SRR1,r11
  588. ld r10,PACA_EXGEN+EX_R10(r13)
  589. ld r11,PACA_EXGEN+EX_R11(r13)
  590. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  591. rfi
  592. /*
  593. * Trampolines used when spotting a bad kernel stack pointer in
  594. * the exception entry code.
  595. *
  596. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  597. * index around, etc... to handle crit & mcheck
  598. */
  599. BAD_STACK_TRAMPOLINE(0x000)
  600. BAD_STACK_TRAMPOLINE(0x100)
  601. BAD_STACK_TRAMPOLINE(0x200)
  602. BAD_STACK_TRAMPOLINE(0x260)
  603. BAD_STACK_TRAMPOLINE(0x2c0)
  604. BAD_STACK_TRAMPOLINE(0x2e0)
  605. BAD_STACK_TRAMPOLINE(0x300)
  606. BAD_STACK_TRAMPOLINE(0x310)
  607. BAD_STACK_TRAMPOLINE(0x320)
  608. BAD_STACK_TRAMPOLINE(0x400)
  609. BAD_STACK_TRAMPOLINE(0x500)
  610. BAD_STACK_TRAMPOLINE(0x600)
  611. BAD_STACK_TRAMPOLINE(0x700)
  612. BAD_STACK_TRAMPOLINE(0x800)
  613. BAD_STACK_TRAMPOLINE(0x900)
  614. BAD_STACK_TRAMPOLINE(0x980)
  615. BAD_STACK_TRAMPOLINE(0x9f0)
  616. BAD_STACK_TRAMPOLINE(0xa00)
  617. BAD_STACK_TRAMPOLINE(0xb00)
  618. BAD_STACK_TRAMPOLINE(0xc00)
  619. BAD_STACK_TRAMPOLINE(0xd00)
  620. BAD_STACK_TRAMPOLINE(0xe00)
  621. BAD_STACK_TRAMPOLINE(0xf00)
  622. BAD_STACK_TRAMPOLINE(0xf20)
  623. BAD_STACK_TRAMPOLINE(0x2070)
  624. BAD_STACK_TRAMPOLINE(0x2080)
  625. .globl bad_stack_book3e
  626. bad_stack_book3e:
  627. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  628. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  629. ld r1,PACAEMERGSP(r13)
  630. subi r1,r1,64+INT_FRAME_SIZE
  631. std r10,_NIP(r1)
  632. std r11,_MSR(r1)
  633. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  634. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  635. std r10,GPR1(r1)
  636. std r11,_CCR(r1)
  637. mfspr r10,SPRN_DEAR
  638. mfspr r11,SPRN_ESR
  639. std r10,_DAR(r1)
  640. std r11,_DSISR(r1)
  641. std r0,GPR0(r1); /* save r0 in stackframe */ \
  642. std r2,GPR2(r1); /* save r2 in stackframe */ \
  643. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  644. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  645. std r9,GPR9(r1); /* save r9 in stackframe */ \
  646. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  647. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  648. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  649. std r3,GPR10(r1); /* save r10 to stackframe */ \
  650. std r4,GPR11(r1); /* save r11 to stackframe */ \
  651. std r12,GPR12(r1); /* save r12 in stackframe */ \
  652. std r5,GPR13(r1); /* save it to stackframe */ \
  653. mflr r10
  654. mfctr r11
  655. mfxer r12
  656. std r10,_LINK(r1)
  657. std r11,_CTR(r1)
  658. std r12,_XER(r1)
  659. SAVE_10GPRS(14,r1)
  660. SAVE_8GPRS(24,r1)
  661. lhz r12,PACA_TRAP_SAVE(r13)
  662. std r12,_TRAP(r1)
  663. addi r11,r1,INT_FRAME_SIZE
  664. std r11,0(r1)
  665. li r12,0
  666. std r12,0(r11)
  667. ld r2,PACATOC(r13)
  668. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  669. bl .kernel_bad_stack
  670. b 1b
  671. /*
  672. * Setup the initial TLB for a core. This current implementation
  673. * assume that whatever we are running off will not conflict with
  674. * the new mapping at PAGE_OFFSET.
  675. */
  676. _GLOBAL(initial_tlb_book3e)
  677. /* Look for the first TLB with IPROT set */
  678. mfspr r4,SPRN_TLB0CFG
  679. andi. r3,r4,TLBnCFG_IPROT
  680. lis r3,MAS0_TLBSEL(0)@h
  681. bne found_iprot
  682. mfspr r4,SPRN_TLB1CFG
  683. andi. r3,r4,TLBnCFG_IPROT
  684. lis r3,MAS0_TLBSEL(1)@h
  685. bne found_iprot
  686. mfspr r4,SPRN_TLB2CFG
  687. andi. r3,r4,TLBnCFG_IPROT
  688. lis r3,MAS0_TLBSEL(2)@h
  689. bne found_iprot
  690. lis r3,MAS0_TLBSEL(3)@h
  691. mfspr r4,SPRN_TLB3CFG
  692. /* fall through */
  693. found_iprot:
  694. andi. r5,r4,TLBnCFG_HES
  695. bne have_hes
  696. mflr r8 /* save LR */
  697. /* 1. Find the index of the entry we're executing in
  698. *
  699. * r3 = MAS0_TLBSEL (for the iprot array)
  700. * r4 = SPRN_TLBnCFG
  701. */
  702. bl invstr /* Find our address */
  703. invstr: mflr r6 /* Make it accessible */
  704. mfmsr r7
  705. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  706. mfspr r7,SPRN_PID
  707. slwi r7,r7,16
  708. or r7,r7,r5
  709. mtspr SPRN_MAS6,r7
  710. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  711. mfspr r3,SPRN_MAS0
  712. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  713. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  714. oris r7,r7,MAS1_IPROT@h
  715. mtspr SPRN_MAS1,r7
  716. tlbwe
  717. /* 2. Invalidate all entries except the entry we're executing in
  718. *
  719. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  720. * r4 = SPRN_TLBnCFG
  721. * r5 = ESEL of entry we are running in
  722. */
  723. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  724. li r6,0 /* Set Entry counter to 0 */
  725. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  726. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  727. mtspr SPRN_MAS0,r7
  728. tlbre
  729. mfspr r7,SPRN_MAS1
  730. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  731. cmpw r5,r6
  732. beq skpinv /* Dont update the current execution TLB */
  733. mtspr SPRN_MAS1,r7
  734. tlbwe
  735. isync
  736. skpinv: addi r6,r6,1 /* Increment */
  737. cmpw r6,r4 /* Are we done? */
  738. bne 1b /* If not, repeat */
  739. /* Invalidate all TLBs */
  740. PPC_TLBILX_ALL(0,0)
  741. sync
  742. isync
  743. /* 3. Setup a temp mapping and jump to it
  744. *
  745. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  746. * r5 = ESEL of entry we are running in
  747. */
  748. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  749. addi r7,r7,0x1
  750. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  751. mtspr SPRN_MAS0,r4
  752. tlbre
  753. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  754. mtspr SPRN_MAS0,r4
  755. mfspr r7,SPRN_MAS1
  756. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  757. mtspr SPRN_MAS1,r6
  758. tlbwe
  759. mfmsr r6
  760. xori r6,r6,MSR_IS
  761. mtspr SPRN_SRR1,r6
  762. bl 1f /* Find our address */
  763. 1: mflr r6
  764. addi r6,r6,(2f - 1b)
  765. mtspr SPRN_SRR0,r6
  766. rfi
  767. 2:
  768. /* 4. Clear out PIDs & Search info
  769. *
  770. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  771. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  772. * r5 = MAS3
  773. */
  774. li r6,0
  775. mtspr SPRN_MAS6,r6
  776. mtspr SPRN_PID,r6
  777. /* 5. Invalidate mapping we started in
  778. *
  779. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  780. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  781. * r5 = MAS3
  782. */
  783. mtspr SPRN_MAS0,r3
  784. tlbre
  785. mfspr r6,SPRN_MAS1
  786. rlwinm r6,r6,0,2,0 /* clear IPROT */
  787. mtspr SPRN_MAS1,r6
  788. tlbwe
  789. /* Invalidate TLB1 */
  790. PPC_TLBILX_ALL(0,0)
  791. sync
  792. isync
  793. /* The mapping only needs to be cache-coherent on SMP */
  794. #ifdef CONFIG_SMP
  795. #define M_IF_SMP MAS2_M
  796. #else
  797. #define M_IF_SMP 0
  798. #endif
  799. /* 6. Setup KERNELBASE mapping in TLB[0]
  800. *
  801. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  802. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  803. * r5 = MAS3
  804. */
  805. rlwinm r3,r3,0,16,3 /* clear ESEL */
  806. mtspr SPRN_MAS0,r3
  807. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  808. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  809. mtspr SPRN_MAS1,r6
  810. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  811. mtspr SPRN_MAS2,r6
  812. rlwinm r5,r5,0,0,25
  813. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  814. mtspr SPRN_MAS3,r5
  815. li r5,-1
  816. rlwinm r5,r5,0,0,25
  817. tlbwe
  818. /* 7. Jump to KERNELBASE mapping
  819. *
  820. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  821. */
  822. /* Now we branch the new virtual address mapped by this entry */
  823. LOAD_REG_IMMEDIATE(r6,2f)
  824. lis r7,MSR_KERNEL@h
  825. ori r7,r7,MSR_KERNEL@l
  826. mtspr SPRN_SRR0,r6
  827. mtspr SPRN_SRR1,r7
  828. rfi /* start execution out of TLB1[0] entry */
  829. 2:
  830. /* 8. Clear out the temp mapping
  831. *
  832. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  833. */
  834. mtspr SPRN_MAS0,r4
  835. tlbre
  836. mfspr r5,SPRN_MAS1
  837. rlwinm r5,r5,0,2,0 /* clear IPROT */
  838. mtspr SPRN_MAS1,r5
  839. tlbwe
  840. /* Invalidate TLB1 */
  841. PPC_TLBILX_ALL(0,0)
  842. sync
  843. isync
  844. /* We translate LR and return */
  845. tovirt(r8,r8)
  846. mtlr r8
  847. blr
  848. have_hes:
  849. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  850. * kernel linear mapping. We also set MAS8 once for all here though
  851. * that will have to be made dependent on whether we are running under
  852. * a hypervisor I suppose.
  853. */
  854. /* BEWARE, MAGIC
  855. * This code is called as an ordinary function on the boot CPU. But to
  856. * avoid duplication, this code is also used in SCOM bringup of
  857. * secondary CPUs. We read the code between the initial_tlb_code_start
  858. * and initial_tlb_code_end labels one instruction at a time and RAM it
  859. * into the new core via SCOM. That doesn't process branches, so there
  860. * must be none between those two labels. It also means if this code
  861. * ever takes any parameters, the SCOM code must also be updated to
  862. * provide them.
  863. */
  864. .globl a2_tlbinit_code_start
  865. a2_tlbinit_code_start:
  866. ori r11,r3,MAS0_WQ_ALLWAYS
  867. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  868. mtspr SPRN_MAS0,r11
  869. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  870. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  871. mtspr SPRN_MAS1,r3
  872. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  873. mtspr SPRN_MAS2,r3
  874. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  875. mtspr SPRN_MAS7_MAS3,r3
  876. li r3,0
  877. mtspr SPRN_MAS8,r3
  878. /* Write the TLB entry */
  879. tlbwe
  880. .globl a2_tlbinit_after_linear_map
  881. a2_tlbinit_after_linear_map:
  882. /* Now we branch the new virtual address mapped by this entry */
  883. LOAD_REG_IMMEDIATE(r3,1f)
  884. mtctr r3
  885. bctr
  886. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  887. * else (including IPROTed things left by firmware)
  888. * r4 = TLBnCFG
  889. * r3 = current address (more or less)
  890. */
  891. li r5,0
  892. mtspr SPRN_MAS6,r5
  893. tlbsx 0,r3
  894. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  895. rlwinm r10,r4,8,0xff
  896. addi r10,r10,-1 /* Get inner loop mask */
  897. li r3,1
  898. mfspr r5,SPRN_MAS1
  899. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  900. mfspr r6,SPRN_MAS2
  901. rldicr r6,r6,0,51 /* Extract EPN */
  902. mfspr r7,SPRN_MAS0
  903. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  904. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  905. 2: add r4,r3,r8
  906. and r4,r4,r10
  907. rlwimi r7,r4,16,MAS0_ESEL_MASK
  908. mtspr SPRN_MAS0,r7
  909. mtspr SPRN_MAS1,r5
  910. mtspr SPRN_MAS2,r6
  911. tlbwe
  912. addi r3,r3,1
  913. and. r4,r3,r10
  914. bne 3f
  915. addis r6,r6,(1<<30)@h
  916. 3:
  917. cmpw r3,r9
  918. blt 2b
  919. .globl a2_tlbinit_after_iprot_flush
  920. a2_tlbinit_after_iprot_flush:
  921. #ifdef CONFIG_PPC_EARLY_DEBUG_WSP
  922. /* Now establish early debug mappings if applicable */
  923. /* Restore the MAS0 we used for linear mapping load */
  924. mtspr SPRN_MAS0,r11
  925. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  926. ori r3,r3,(BOOK3E_PAGESZ_4K << MAS1_TSIZE_SHIFT)
  927. mtspr SPRN_MAS1,r3
  928. LOAD_REG_IMMEDIATE(r3, WSP_UART_VIRT | MAS2_I | MAS2_G)
  929. mtspr SPRN_MAS2,r3
  930. LOAD_REG_IMMEDIATE(r3, WSP_UART_PHYS | MAS3_SR | MAS3_SW)
  931. mtspr SPRN_MAS7_MAS3,r3
  932. /* re-use the MAS8 value from the linear mapping */
  933. tlbwe
  934. #endif /* CONFIG_PPC_EARLY_DEBUG_WSP */
  935. PPC_TLBILX(0,0,0)
  936. sync
  937. isync
  938. .globl a2_tlbinit_code_end
  939. a2_tlbinit_code_end:
  940. /* We translate LR and return */
  941. mflr r3
  942. tovirt(r3,r3)
  943. mtlr r3
  944. blr
  945. /*
  946. * Main entry (boot CPU, thread 0)
  947. *
  948. * We enter here from head_64.S, possibly after the prom_init trampoline
  949. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  950. * mode. Anything else is as it was left by the bootloader
  951. *
  952. * Initial requirements of this port:
  953. *
  954. * - Kernel loaded at 0 physical
  955. * - A good lump of memory mapped 0:0 by UTLB entry 0
  956. * - MSR:IS & MSR:DS set to 0
  957. *
  958. * Note that some of the above requirements will be relaxed in the future
  959. * as the kernel becomes smarter at dealing with different initial conditions
  960. * but for now you have to be careful
  961. */
  962. _GLOBAL(start_initialization_book3e)
  963. mflr r28
  964. /* First, we need to setup some initial TLBs to map the kernel
  965. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  966. * and always use AS 0, so we just set it up to match our link
  967. * address and never use 0 based addresses.
  968. */
  969. bl .initial_tlb_book3e
  970. /* Init global core bits */
  971. bl .init_core_book3e
  972. /* Init per-thread bits */
  973. bl .init_thread_book3e
  974. /* Return to common init code */
  975. tovirt(r28,r28)
  976. mtlr r28
  977. blr
  978. /*
  979. * Secondary core/processor entry
  980. *
  981. * This is entered for thread 0 of a secondary core, all other threads
  982. * are expected to be stopped. It's similar to start_initialization_book3e
  983. * except that it's generally entered from the holding loop in head_64.S
  984. * after CPUs have been gathered by Open Firmware.
  985. *
  986. * We assume we are in 32 bits mode running with whatever TLB entry was
  987. * set for us by the firmware or POR engine.
  988. */
  989. _GLOBAL(book3e_secondary_core_init_tlb_set)
  990. li r4,1
  991. b .generic_secondary_smp_init
  992. _GLOBAL(book3e_secondary_core_init)
  993. mflr r28
  994. /* Do we need to setup initial TLB entry ? */
  995. cmplwi r4,0
  996. bne 2f
  997. /* Setup TLB for this core */
  998. bl .initial_tlb_book3e
  999. /* We can return from the above running at a different
  1000. * address, so recalculate r2 (TOC)
  1001. */
  1002. bl .relative_toc
  1003. /* Init global core bits */
  1004. 2: bl .init_core_book3e
  1005. /* Init per-thread bits */
  1006. 3: bl .init_thread_book3e
  1007. /* Return to common init code at proper virtual address.
  1008. *
  1009. * Due to various previous assumptions, we know we entered this
  1010. * function at either the final PAGE_OFFSET mapping or using a
  1011. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1012. * here, we just ensure the return address has the right top bits.
  1013. *
  1014. * Note that if we ever want to be smarter about where we can be
  1015. * started from, we have to be careful that by the time we reach
  1016. * the code below we may already be running at a different location
  1017. * than the one we were called from since initial_tlb_book3e can
  1018. * have moved us already.
  1019. */
  1020. cmpdi cr0,r28,0
  1021. blt 1f
  1022. lis r3,PAGE_OFFSET@highest
  1023. sldi r3,r3,32
  1024. or r28,r28,r3
  1025. 1: mtlr r28
  1026. blr
  1027. _GLOBAL(book3e_secondary_thread_init)
  1028. mflr r28
  1029. b 3b
  1030. _STATIC(init_core_book3e)
  1031. /* Establish the interrupt vector base */
  1032. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  1033. mtspr SPRN_IVPR,r3
  1034. sync
  1035. blr
  1036. _STATIC(init_thread_book3e)
  1037. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1038. mtspr SPRN_EPCR,r3
  1039. /* Make sure interrupts are off */
  1040. wrteei 0
  1041. /* disable all timers and clear out status */
  1042. li r3,0
  1043. mtspr SPRN_TCR,r3
  1044. mfspr r3,SPRN_TSR
  1045. mtspr SPRN_TSR,r3
  1046. blr
  1047. _GLOBAL(__setup_base_ivors)
  1048. SET_IVOR(0, 0x020) /* Critical Input */
  1049. SET_IVOR(1, 0x000) /* Machine Check */
  1050. SET_IVOR(2, 0x060) /* Data Storage */
  1051. SET_IVOR(3, 0x080) /* Instruction Storage */
  1052. SET_IVOR(4, 0x0a0) /* External Input */
  1053. SET_IVOR(5, 0x0c0) /* Alignment */
  1054. SET_IVOR(6, 0x0e0) /* Program */
  1055. SET_IVOR(7, 0x100) /* FP Unavailable */
  1056. SET_IVOR(8, 0x120) /* System Call */
  1057. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1058. SET_IVOR(10, 0x160) /* Decrementer */
  1059. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1060. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1061. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1062. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1063. SET_IVOR(15, 0x040) /* Debug */
  1064. sync
  1065. blr
  1066. _GLOBAL(setup_perfmon_ivor)
  1067. SET_IVOR(35, 0x260) /* Performance Monitor */
  1068. blr
  1069. _GLOBAL(setup_doorbell_ivors)
  1070. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1071. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1072. /* Check MMUCFG[LPIDSIZE] to determine if we have category E.HV */
  1073. mfspr r10,SPRN_MMUCFG
  1074. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1075. beqlr
  1076. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1077. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1078. blr
  1079. _GLOBAL(setup_ehv_ivors)
  1080. /*
  1081. * We may be running as a guest and lack E.HV even on a chip
  1082. * that normally has it.
  1083. */
  1084. mfspr r10,SPRN_MMUCFG
  1085. rlwinm. r10,r10,0,MMUCFG_LPIDSIZE
  1086. beqlr
  1087. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1088. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1089. blr