radeon_cp.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700
  1. /* radeon_cp.c -- CP support for Radeon -*- linux-c -*- */
  2. /*
  3. * Copyright 2000 Precision Insight, Inc., Cedar Park, Texas.
  4. * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the "Software"),
  9. * to deal in the Software without restriction, including without limitation
  10. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  11. * and/or sell copies of the Software, and to permit persons to whom the
  12. * Software is furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the next
  15. * paragraph) shall be included in all copies or substantial portions of the
  16. * Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  21. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  22. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  24. * DEALINGS IN THE SOFTWARE.
  25. *
  26. * Authors:
  27. * Kevin E. Martin <martin@valinux.com>
  28. * Gareth Hughes <gareth@valinux.com>
  29. */
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_drv.h"
  34. #include "r300_reg.h"
  35. #include "radeon_microcode.h"
  36. #define RADEON_FIFO_DEBUG 0
  37. static int radeon_do_cleanup_cp(struct drm_device * dev);
  38. static u32 RADEON_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  39. {
  40. u32 ret;
  41. RADEON_WRITE(R520_MC_IND_INDEX, 0x7f0000 | (addr & 0xff));
  42. ret = RADEON_READ(R520_MC_IND_DATA);
  43. RADEON_WRITE(R520_MC_IND_INDEX, 0);
  44. return ret;
  45. }
  46. static u32 RS690_READ_MCIND(drm_radeon_private_t *dev_priv, int addr)
  47. {
  48. RADEON_WRITE(RS690_MC_INDEX, (addr & RS690_MC_INDEX_MASK));
  49. return RADEON_READ(RS690_MC_DATA);
  50. }
  51. u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv)
  52. {
  53. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  54. return RADEON_READ_MCIND(dev_priv, RV515_MC_FB_LOCATION);
  55. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  56. return RS690_READ_MCIND(dev_priv, RS690_MC_FB_LOCATION);
  57. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  58. return RADEON_READ_MCIND(dev_priv, R520_MC_FB_LOCATION);
  59. else
  60. return RADEON_READ(RADEON_MC_FB_LOCATION);
  61. }
  62. static void radeon_write_fb_location(drm_radeon_private_t *dev_priv, u32 fb_loc)
  63. {
  64. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  65. RADEON_WRITE_MCIND(RV515_MC_FB_LOCATION, fb_loc);
  66. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  67. RS690_WRITE_MCIND(RS690_MC_FB_LOCATION, fb_loc);
  68. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  69. RADEON_WRITE_MCIND(R520_MC_FB_LOCATION, fb_loc);
  70. else
  71. RADEON_WRITE(RADEON_MC_FB_LOCATION, fb_loc);
  72. }
  73. static void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc)
  74. {
  75. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515)
  76. RADEON_WRITE_MCIND(RV515_MC_AGP_LOCATION, agp_loc);
  77. else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690)
  78. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, agp_loc);
  79. else if ((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_RV515)
  80. RADEON_WRITE_MCIND(R520_MC_AGP_LOCATION, agp_loc);
  81. else
  82. RADEON_WRITE(RADEON_MC_AGP_LOCATION, agp_loc);
  83. }
  84. static int RADEON_READ_PLL(struct drm_device * dev, int addr)
  85. {
  86. drm_radeon_private_t *dev_priv = dev->dev_private;
  87. RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, addr & 0x1f);
  88. return RADEON_READ(RADEON_CLOCK_CNTL_DATA);
  89. }
  90. static u32 RADEON_READ_PCIE(drm_radeon_private_t *dev_priv, int addr)
  91. {
  92. RADEON_WRITE8(RADEON_PCIE_INDEX, addr & 0xff);
  93. return RADEON_READ(RADEON_PCIE_DATA);
  94. }
  95. static u32 RADEON_READ_IGPGART(drm_radeon_private_t *dev_priv, int addr)
  96. {
  97. u32 ret;
  98. RADEON_WRITE(RADEON_IGPGART_INDEX, addr & 0x7f);
  99. ret = RADEON_READ(RADEON_IGPGART_DATA);
  100. RADEON_WRITE(RADEON_IGPGART_INDEX, 0x7f);
  101. return ret;
  102. }
  103. #if RADEON_FIFO_DEBUG
  104. static void radeon_status(drm_radeon_private_t * dev_priv)
  105. {
  106. printk("%s:\n", __func__);
  107. printk("RBBM_STATUS = 0x%08x\n",
  108. (unsigned int)RADEON_READ(RADEON_RBBM_STATUS));
  109. printk("CP_RB_RTPR = 0x%08x\n",
  110. (unsigned int)RADEON_READ(RADEON_CP_RB_RPTR));
  111. printk("CP_RB_WTPR = 0x%08x\n",
  112. (unsigned int)RADEON_READ(RADEON_CP_RB_WPTR));
  113. printk("AIC_CNTL = 0x%08x\n",
  114. (unsigned int)RADEON_READ(RADEON_AIC_CNTL));
  115. printk("AIC_STAT = 0x%08x\n",
  116. (unsigned int)RADEON_READ(RADEON_AIC_STAT));
  117. printk("AIC_PT_BASE = 0x%08x\n",
  118. (unsigned int)RADEON_READ(RADEON_AIC_PT_BASE));
  119. printk("TLB_ADDR = 0x%08x\n",
  120. (unsigned int)RADEON_READ(RADEON_AIC_TLB_ADDR));
  121. printk("TLB_DATA = 0x%08x\n",
  122. (unsigned int)RADEON_READ(RADEON_AIC_TLB_DATA));
  123. }
  124. #endif
  125. /* ================================================================
  126. * Engine, FIFO control
  127. */
  128. static int radeon_do_pixcache_flush(drm_radeon_private_t * dev_priv)
  129. {
  130. u32 tmp;
  131. int i;
  132. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  133. tmp = RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT);
  134. tmp |= RADEON_RB3D_DC_FLUSH_ALL;
  135. RADEON_WRITE(RADEON_RB3D_DSTCACHE_CTLSTAT, tmp);
  136. for (i = 0; i < dev_priv->usec_timeout; i++) {
  137. if (!(RADEON_READ(RADEON_RB3D_DSTCACHE_CTLSTAT)
  138. & RADEON_RB3D_DC_BUSY)) {
  139. return 0;
  140. }
  141. DRM_UDELAY(1);
  142. }
  143. #if RADEON_FIFO_DEBUG
  144. DRM_ERROR("failed!\n");
  145. radeon_status(dev_priv);
  146. #endif
  147. return -EBUSY;
  148. }
  149. static int radeon_do_wait_for_fifo(drm_radeon_private_t * dev_priv, int entries)
  150. {
  151. int i;
  152. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  153. for (i = 0; i < dev_priv->usec_timeout; i++) {
  154. int slots = (RADEON_READ(RADEON_RBBM_STATUS)
  155. & RADEON_RBBM_FIFOCNT_MASK);
  156. if (slots >= entries)
  157. return 0;
  158. DRM_UDELAY(1);
  159. }
  160. #if RADEON_FIFO_DEBUG
  161. DRM_ERROR("failed!\n");
  162. radeon_status(dev_priv);
  163. #endif
  164. return -EBUSY;
  165. }
  166. static int radeon_do_wait_for_idle(drm_radeon_private_t * dev_priv)
  167. {
  168. int i, ret;
  169. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  170. ret = radeon_do_wait_for_fifo(dev_priv, 64);
  171. if (ret)
  172. return ret;
  173. for (i = 0; i < dev_priv->usec_timeout; i++) {
  174. if (!(RADEON_READ(RADEON_RBBM_STATUS)
  175. & RADEON_RBBM_ACTIVE)) {
  176. radeon_do_pixcache_flush(dev_priv);
  177. return 0;
  178. }
  179. DRM_UDELAY(1);
  180. }
  181. #if RADEON_FIFO_DEBUG
  182. DRM_ERROR("failed!\n");
  183. radeon_status(dev_priv);
  184. #endif
  185. return -EBUSY;
  186. }
  187. /* ================================================================
  188. * CP control, initialization
  189. */
  190. /* Load the microcode for the CP */
  191. static void radeon_cp_load_microcode(drm_radeon_private_t * dev_priv)
  192. {
  193. int i;
  194. DRM_DEBUG("\n");
  195. radeon_do_wait_for_idle(dev_priv);
  196. RADEON_WRITE(RADEON_CP_ME_RAM_ADDR, 0);
  197. if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R100) ||
  198. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV100) ||
  199. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV200) ||
  200. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS100) ||
  201. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS200)) {
  202. DRM_INFO("Loading R100 Microcode\n");
  203. for (i = 0; i < 256; i++) {
  204. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  205. R100_cp_microcode[i][1]);
  206. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  207. R100_cp_microcode[i][0]);
  208. }
  209. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R200) ||
  210. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV250) ||
  211. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV280) ||
  212. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS300)) {
  213. DRM_INFO("Loading R200 Microcode\n");
  214. for (i = 0; i < 256; i++) {
  215. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  216. R200_cp_microcode[i][1]);
  217. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  218. R200_cp_microcode[i][0]);
  219. }
  220. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R300) ||
  221. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R350) ||
  222. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV350) ||
  223. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV380) ||
  224. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS400)) {
  225. DRM_INFO("Loading R300 Microcode\n");
  226. for (i = 0; i < 256; i++) {
  227. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  228. R300_cp_microcode[i][1]);
  229. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  230. R300_cp_microcode[i][0]);
  231. }
  232. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R420) ||
  233. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV410)) {
  234. DRM_INFO("Loading R400 Microcode\n");
  235. for (i = 0; i < 256; i++) {
  236. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  237. R420_cp_microcode[i][1]);
  238. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  239. R420_cp_microcode[i][0]);
  240. }
  241. } else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
  242. DRM_INFO("Loading RS690 Microcode\n");
  243. for (i = 0; i < 256; i++) {
  244. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  245. RS690_cp_microcode[i][1]);
  246. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  247. RS690_cp_microcode[i][0]);
  248. }
  249. } else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV515) ||
  250. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R520) ||
  251. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV530) ||
  252. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R580) ||
  253. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV560) ||
  254. ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV570)) {
  255. DRM_INFO("Loading R500 Microcode\n");
  256. for (i = 0; i < 256; i++) {
  257. RADEON_WRITE(RADEON_CP_ME_RAM_DATAH,
  258. R520_cp_microcode[i][1]);
  259. RADEON_WRITE(RADEON_CP_ME_RAM_DATAL,
  260. R520_cp_microcode[i][0]);
  261. }
  262. }
  263. }
  264. /* Flush any pending commands to the CP. This should only be used just
  265. * prior to a wait for idle, as it informs the engine that the command
  266. * stream is ending.
  267. */
  268. static void radeon_do_cp_flush(drm_radeon_private_t * dev_priv)
  269. {
  270. DRM_DEBUG("\n");
  271. #if 0
  272. u32 tmp;
  273. tmp = RADEON_READ(RADEON_CP_RB_WPTR) | (1 << 31);
  274. RADEON_WRITE(RADEON_CP_RB_WPTR, tmp);
  275. #endif
  276. }
  277. /* Wait for the CP to go idle.
  278. */
  279. int radeon_do_cp_idle(drm_radeon_private_t * dev_priv)
  280. {
  281. RING_LOCALS;
  282. DRM_DEBUG("\n");
  283. BEGIN_RING(6);
  284. RADEON_PURGE_CACHE();
  285. RADEON_PURGE_ZCACHE();
  286. RADEON_WAIT_UNTIL_IDLE();
  287. ADVANCE_RING();
  288. COMMIT_RING();
  289. return radeon_do_wait_for_idle(dev_priv);
  290. }
  291. /* Start the Command Processor.
  292. */
  293. static void radeon_do_cp_start(drm_radeon_private_t * dev_priv)
  294. {
  295. RING_LOCALS;
  296. DRM_DEBUG("\n");
  297. radeon_do_wait_for_idle(dev_priv);
  298. RADEON_WRITE(RADEON_CP_CSQ_CNTL, dev_priv->cp_mode);
  299. dev_priv->cp_running = 1;
  300. BEGIN_RING(6);
  301. RADEON_PURGE_CACHE();
  302. RADEON_PURGE_ZCACHE();
  303. RADEON_WAIT_UNTIL_IDLE();
  304. ADVANCE_RING();
  305. COMMIT_RING();
  306. }
  307. /* Reset the Command Processor. This will not flush any pending
  308. * commands, so you must wait for the CP command stream to complete
  309. * before calling this routine.
  310. */
  311. static void radeon_do_cp_reset(drm_radeon_private_t * dev_priv)
  312. {
  313. u32 cur_read_ptr;
  314. DRM_DEBUG("\n");
  315. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  316. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  317. SET_RING_HEAD(dev_priv, cur_read_ptr);
  318. dev_priv->ring.tail = cur_read_ptr;
  319. }
  320. /* Stop the Command Processor. This will not flush any pending
  321. * commands, so you must flush the command stream and wait for the CP
  322. * to go idle before calling this routine.
  323. */
  324. static void radeon_do_cp_stop(drm_radeon_private_t * dev_priv)
  325. {
  326. DRM_DEBUG("\n");
  327. RADEON_WRITE(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIDIS_INDDIS);
  328. dev_priv->cp_running = 0;
  329. }
  330. /* Reset the engine. This will stop the CP if it is running.
  331. */
  332. static int radeon_do_engine_reset(struct drm_device * dev)
  333. {
  334. drm_radeon_private_t *dev_priv = dev->dev_private;
  335. u32 clock_cntl_index, mclk_cntl, rbbm_soft_reset;
  336. DRM_DEBUG("\n");
  337. radeon_do_pixcache_flush(dev_priv);
  338. if ((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV515) {
  339. clock_cntl_index = RADEON_READ(RADEON_CLOCK_CNTL_INDEX);
  340. mclk_cntl = RADEON_READ_PLL(dev, RADEON_MCLK_CNTL);
  341. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, (mclk_cntl |
  342. RADEON_FORCEON_MCLKA |
  343. RADEON_FORCEON_MCLKB |
  344. RADEON_FORCEON_YCLKA |
  345. RADEON_FORCEON_YCLKB |
  346. RADEON_FORCEON_MC |
  347. RADEON_FORCEON_AIC));
  348. rbbm_soft_reset = RADEON_READ(RADEON_RBBM_SOFT_RESET);
  349. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset |
  350. RADEON_SOFT_RESET_CP |
  351. RADEON_SOFT_RESET_HI |
  352. RADEON_SOFT_RESET_SE |
  353. RADEON_SOFT_RESET_RE |
  354. RADEON_SOFT_RESET_PP |
  355. RADEON_SOFT_RESET_E2 |
  356. RADEON_SOFT_RESET_RB));
  357. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  358. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, (rbbm_soft_reset &
  359. ~(RADEON_SOFT_RESET_CP |
  360. RADEON_SOFT_RESET_HI |
  361. RADEON_SOFT_RESET_SE |
  362. RADEON_SOFT_RESET_RE |
  363. RADEON_SOFT_RESET_PP |
  364. RADEON_SOFT_RESET_E2 |
  365. RADEON_SOFT_RESET_RB)));
  366. RADEON_READ(RADEON_RBBM_SOFT_RESET);
  367. RADEON_WRITE_PLL(RADEON_MCLK_CNTL, mclk_cntl);
  368. RADEON_WRITE(RADEON_CLOCK_CNTL_INDEX, clock_cntl_index);
  369. RADEON_WRITE(RADEON_RBBM_SOFT_RESET, rbbm_soft_reset);
  370. }
  371. /* Reset the CP ring */
  372. radeon_do_cp_reset(dev_priv);
  373. /* The CP is no longer running after an engine reset */
  374. dev_priv->cp_running = 0;
  375. /* Reset any pending vertex, indirect buffers */
  376. radeon_freelist_reset(dev);
  377. return 0;
  378. }
  379. static void radeon_cp_init_ring_buffer(struct drm_device * dev,
  380. drm_radeon_private_t * dev_priv)
  381. {
  382. u32 ring_start, cur_read_ptr;
  383. u32 tmp;
  384. /* Initialize the memory controller. With new memory map, the fb location
  385. * is not changed, it should have been properly initialized already. Part
  386. * of the problem is that the code below is bogus, assuming the GART is
  387. * always appended to the fb which is not necessarily the case
  388. */
  389. if (!dev_priv->new_memmap)
  390. radeon_write_fb_location(dev_priv,
  391. ((dev_priv->gart_vm_start - 1) & 0xffff0000)
  392. | (dev_priv->fb_location >> 16));
  393. #if __OS_HAS_AGP
  394. if (dev_priv->flags & RADEON_IS_AGP) {
  395. RADEON_WRITE(RADEON_AGP_BASE, (unsigned int)dev->agp->base);
  396. radeon_write_agp_location(dev_priv,
  397. (((dev_priv->gart_vm_start - 1 +
  398. dev_priv->gart_size) & 0xffff0000) |
  399. (dev_priv->gart_vm_start >> 16)));
  400. ring_start = (dev_priv->cp_ring->offset
  401. - dev->agp->base
  402. + dev_priv->gart_vm_start);
  403. } else
  404. #endif
  405. ring_start = (dev_priv->cp_ring->offset
  406. - (unsigned long)dev->sg->virtual
  407. + dev_priv->gart_vm_start);
  408. RADEON_WRITE(RADEON_CP_RB_BASE, ring_start);
  409. /* Set the write pointer delay */
  410. RADEON_WRITE(RADEON_CP_RB_WPTR_DELAY, 0);
  411. /* Initialize the ring buffer's read and write pointers */
  412. cur_read_ptr = RADEON_READ(RADEON_CP_RB_RPTR);
  413. RADEON_WRITE(RADEON_CP_RB_WPTR, cur_read_ptr);
  414. SET_RING_HEAD(dev_priv, cur_read_ptr);
  415. dev_priv->ring.tail = cur_read_ptr;
  416. #if __OS_HAS_AGP
  417. if (dev_priv->flags & RADEON_IS_AGP) {
  418. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR,
  419. dev_priv->ring_rptr->offset
  420. - dev->agp->base + dev_priv->gart_vm_start);
  421. } else
  422. #endif
  423. {
  424. struct drm_sg_mem *entry = dev->sg;
  425. unsigned long tmp_ofs, page_ofs;
  426. tmp_ofs = dev_priv->ring_rptr->offset -
  427. (unsigned long)dev->sg->virtual;
  428. page_ofs = tmp_ofs >> PAGE_SHIFT;
  429. RADEON_WRITE(RADEON_CP_RB_RPTR_ADDR, entry->busaddr[page_ofs]);
  430. DRM_DEBUG("ring rptr: offset=0x%08lx handle=0x%08lx\n",
  431. (unsigned long)entry->busaddr[page_ofs],
  432. entry->handle + tmp_ofs);
  433. }
  434. /* Set ring buffer size */
  435. #ifdef __BIG_ENDIAN
  436. RADEON_WRITE(RADEON_CP_RB_CNTL,
  437. RADEON_BUF_SWAP_32BIT |
  438. (dev_priv->ring.fetch_size_l2ow << 18) |
  439. (dev_priv->ring.rptr_update_l2qw << 8) |
  440. dev_priv->ring.size_l2qw);
  441. #else
  442. RADEON_WRITE(RADEON_CP_RB_CNTL,
  443. (dev_priv->ring.fetch_size_l2ow << 18) |
  444. (dev_priv->ring.rptr_update_l2qw << 8) |
  445. dev_priv->ring.size_l2qw);
  446. #endif
  447. /* Start with assuming that writeback doesn't work */
  448. dev_priv->writeback_works = 0;
  449. /* Initialize the scratch register pointer. This will cause
  450. * the scratch register values to be written out to memory
  451. * whenever they are updated.
  452. *
  453. * We simply put this behind the ring read pointer, this works
  454. * with PCI GART as well as (whatever kind of) AGP GART
  455. */
  456. RADEON_WRITE(RADEON_SCRATCH_ADDR, RADEON_READ(RADEON_CP_RB_RPTR_ADDR)
  457. + RADEON_SCRATCH_REG_OFFSET);
  458. dev_priv->scratch = ((__volatile__ u32 *)
  459. dev_priv->ring_rptr->handle +
  460. (RADEON_SCRATCH_REG_OFFSET / sizeof(u32)));
  461. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0x7);
  462. /* Turn on bus mastering */
  463. tmp = RADEON_READ(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  464. RADEON_WRITE(RADEON_BUS_CNTL, tmp);
  465. dev_priv->sarea_priv->last_frame = dev_priv->scratch[0] = 0;
  466. RADEON_WRITE(RADEON_LAST_FRAME_REG, dev_priv->sarea_priv->last_frame);
  467. dev_priv->sarea_priv->last_dispatch = dev_priv->scratch[1] = 0;
  468. RADEON_WRITE(RADEON_LAST_DISPATCH_REG,
  469. dev_priv->sarea_priv->last_dispatch);
  470. dev_priv->sarea_priv->last_clear = dev_priv->scratch[2] = 0;
  471. RADEON_WRITE(RADEON_LAST_CLEAR_REG, dev_priv->sarea_priv->last_clear);
  472. radeon_do_wait_for_idle(dev_priv);
  473. /* Sync everything up */
  474. RADEON_WRITE(RADEON_ISYNC_CNTL,
  475. (RADEON_ISYNC_ANY2D_IDLE3D |
  476. RADEON_ISYNC_ANY3D_IDLE2D |
  477. RADEON_ISYNC_WAIT_IDLEGUI |
  478. RADEON_ISYNC_CPSCRATCH_IDLEGUI));
  479. }
  480. static void radeon_test_writeback(drm_radeon_private_t * dev_priv)
  481. {
  482. u32 tmp;
  483. /* Writeback doesn't seem to work everywhere, test it here and possibly
  484. * enable it if it appears to work
  485. */
  486. DRM_WRITE32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1), 0);
  487. RADEON_WRITE(RADEON_SCRATCH_REG1, 0xdeadbeef);
  488. for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
  489. if (DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1)) ==
  490. 0xdeadbeef)
  491. break;
  492. DRM_UDELAY(1);
  493. }
  494. if (tmp < dev_priv->usec_timeout) {
  495. dev_priv->writeback_works = 1;
  496. DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
  497. } else {
  498. dev_priv->writeback_works = 0;
  499. DRM_INFO("writeback test failed\n");
  500. }
  501. if (radeon_no_wb == 1) {
  502. dev_priv->writeback_works = 0;
  503. DRM_INFO("writeback forced off\n");
  504. }
  505. if (!dev_priv->writeback_works) {
  506. /* Disable writeback to avoid unnecessary bus master transfer */
  507. RADEON_WRITE(RADEON_CP_RB_CNTL, RADEON_READ(RADEON_CP_RB_CNTL) |
  508. RADEON_RB_NO_UPDATE);
  509. RADEON_WRITE(RADEON_SCRATCH_UMSK, 0);
  510. }
  511. }
  512. /* Enable or disable IGP GART on the chip */
  513. static void radeon_set_igpgart(drm_radeon_private_t * dev_priv, int on)
  514. {
  515. u32 temp, tmp;
  516. tmp = RADEON_READ(RADEON_AIC_CNTL);
  517. if (on) {
  518. DRM_DEBUG("programming igpgart %08X %08lX %08X\n",
  519. dev_priv->gart_vm_start,
  520. (long)dev_priv->gart_info.bus_addr,
  521. dev_priv->gart_size);
  522. RADEON_WRITE_IGPGART(RADEON_IGPGART_UNK_18, 0x1000);
  523. RADEON_WRITE_IGPGART(RADEON_IGPGART_ENABLE, 0x1);
  524. RADEON_WRITE_IGPGART(RADEON_IGPGART_CTRL, 0x42040800);
  525. RADEON_WRITE_IGPGART(RADEON_IGPGART_BASE_ADDR,
  526. dev_priv->gart_info.bus_addr);
  527. temp = RADEON_READ_IGPGART(dev_priv, RADEON_IGPGART_UNK_39);
  528. RADEON_WRITE_IGPGART(RADEON_IGPGART_UNK_39, temp);
  529. RADEON_WRITE(RADEON_AGP_BASE, (unsigned int)dev_priv->gart_vm_start);
  530. dev_priv->gart_size = 32*1024*1024;
  531. radeon_write_agp_location(dev_priv,
  532. (((dev_priv->gart_vm_start - 1 +
  533. dev_priv->gart_size) & 0xffff0000) |
  534. (dev_priv->gart_vm_start >> 16)));
  535. temp = RADEON_READ_IGPGART(dev_priv, RADEON_IGPGART_ENABLE);
  536. RADEON_WRITE_IGPGART(RADEON_IGPGART_ENABLE, temp);
  537. RADEON_READ_IGPGART(dev_priv, RADEON_IGPGART_FLUSH);
  538. RADEON_WRITE_IGPGART(RADEON_IGPGART_FLUSH, 0x1);
  539. RADEON_READ_IGPGART(dev_priv, RADEON_IGPGART_FLUSH);
  540. RADEON_WRITE_IGPGART(RADEON_IGPGART_FLUSH, 0x0);
  541. }
  542. }
  543. /* Enable or disable RS690 GART on the chip */
  544. static void radeon_set_rs690gart(drm_radeon_private_t *dev_priv, int on)
  545. {
  546. u32 temp;
  547. if (on) {
  548. DRM_DEBUG("programming rs690 gart %08X %08lX %08X\n",
  549. dev_priv->gart_vm_start,
  550. (long)dev_priv->gart_info.bus_addr,
  551. dev_priv->gart_size);
  552. temp = RS690_READ_MCIND(dev_priv, RS690_MC_MISC_CNTL);
  553. RS690_WRITE_MCIND(RS690_MC_MISC_CNTL, 0x5000);
  554. RS690_WRITE_MCIND(RS690_MC_AGP_SIZE,
  555. RS690_MC_GART_EN | RS690_MC_AGP_SIZE_32MB);
  556. temp = RS690_READ_MCIND(dev_priv, RS690_MC_GART_FEATURE_ID);
  557. RS690_WRITE_MCIND(RS690_MC_GART_FEATURE_ID, 0x42040800);
  558. RS690_WRITE_MCIND(RS690_MC_GART_BASE,
  559. dev_priv->gart_info.bus_addr);
  560. temp = RS690_READ_MCIND(dev_priv, RS690_MC_AGP_MODE_CONTROL);
  561. RS690_WRITE_MCIND(RS690_MC_AGP_MODE_CONTROL, 0x01400000);
  562. RS690_WRITE_MCIND(RS690_MC_AGP_BASE,
  563. (unsigned int)dev_priv->gart_vm_start);
  564. dev_priv->gart_size = 32*1024*1024;
  565. temp = (((dev_priv->gart_vm_start - 1 + dev_priv->gart_size) &
  566. 0xffff0000) | (dev_priv->gart_vm_start >> 16));
  567. RS690_WRITE_MCIND(RS690_MC_AGP_LOCATION, temp);
  568. temp = RS690_READ_MCIND(dev_priv, RS690_MC_AGP_SIZE);
  569. RS690_WRITE_MCIND(RS690_MC_AGP_SIZE,
  570. RS690_MC_GART_EN | RS690_MC_AGP_SIZE_32MB);
  571. do {
  572. temp = RS690_READ_MCIND(dev_priv, RS690_MC_GART_CACHE_CNTL);
  573. if ((temp & RS690_MC_GART_CLEAR_STATUS) ==
  574. RS690_MC_GART_CLEAR_DONE)
  575. break;
  576. DRM_UDELAY(1);
  577. } while (1);
  578. RS690_WRITE_MCIND(RS690_MC_GART_CACHE_CNTL,
  579. RS690_MC_GART_CC_CLEAR);
  580. do {
  581. temp = RS690_READ_MCIND(dev_priv, RS690_MC_GART_CACHE_CNTL);
  582. if ((temp & RS690_MC_GART_CLEAR_STATUS) ==
  583. RS690_MC_GART_CLEAR_DONE)
  584. break;
  585. DRM_UDELAY(1);
  586. } while (1);
  587. RS690_WRITE_MCIND(RS690_MC_GART_CACHE_CNTL,
  588. RS690_MC_GART_CC_NO_CHANGE);
  589. } else {
  590. RS690_WRITE_MCIND(RS690_MC_AGP_SIZE, RS690_MC_GART_DIS);
  591. }
  592. }
  593. static void radeon_set_pciegart(drm_radeon_private_t * dev_priv, int on)
  594. {
  595. u32 tmp = RADEON_READ_PCIE(dev_priv, RADEON_PCIE_TX_GART_CNTL);
  596. if (on) {
  597. DRM_DEBUG("programming pcie %08X %08lX %08X\n",
  598. dev_priv->gart_vm_start,
  599. (long)dev_priv->gart_info.bus_addr,
  600. dev_priv->gart_size);
  601. RADEON_WRITE_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO,
  602. dev_priv->gart_vm_start);
  603. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_BASE,
  604. dev_priv->gart_info.bus_addr);
  605. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_START_LO,
  606. dev_priv->gart_vm_start);
  607. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_END_LO,
  608. dev_priv->gart_vm_start +
  609. dev_priv->gart_size - 1);
  610. radeon_write_agp_location(dev_priv, 0xffffffc0); /* ?? */
  611. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  612. RADEON_PCIE_TX_GART_EN);
  613. } else {
  614. RADEON_WRITE_PCIE(RADEON_PCIE_TX_GART_CNTL,
  615. tmp & ~RADEON_PCIE_TX_GART_EN);
  616. }
  617. }
  618. /* Enable or disable PCI GART on the chip */
  619. static void radeon_set_pcigart(drm_radeon_private_t * dev_priv, int on)
  620. {
  621. u32 tmp;
  622. if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) {
  623. radeon_set_rs690gart(dev_priv, on);
  624. return;
  625. }
  626. if (dev_priv->flags & RADEON_IS_IGPGART) {
  627. radeon_set_igpgart(dev_priv, on);
  628. return;
  629. }
  630. if (dev_priv->flags & RADEON_IS_PCIE) {
  631. radeon_set_pciegart(dev_priv, on);
  632. return;
  633. }
  634. tmp = RADEON_READ(RADEON_AIC_CNTL);
  635. if (on) {
  636. RADEON_WRITE(RADEON_AIC_CNTL,
  637. tmp | RADEON_PCIGART_TRANSLATE_EN);
  638. /* set PCI GART page-table base address
  639. */
  640. RADEON_WRITE(RADEON_AIC_PT_BASE, dev_priv->gart_info.bus_addr);
  641. /* set address range for PCI address translate
  642. */
  643. RADEON_WRITE(RADEON_AIC_LO_ADDR, dev_priv->gart_vm_start);
  644. RADEON_WRITE(RADEON_AIC_HI_ADDR, dev_priv->gart_vm_start
  645. + dev_priv->gart_size - 1);
  646. /* Turn off AGP aperture -- is this required for PCI GART?
  647. */
  648. radeon_write_agp_location(dev_priv, 0xffffffc0);
  649. RADEON_WRITE(RADEON_AGP_COMMAND, 0); /* clear AGP_COMMAND */
  650. } else {
  651. RADEON_WRITE(RADEON_AIC_CNTL,
  652. tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  653. }
  654. }
  655. static int radeon_do_init_cp(struct drm_device * dev, drm_radeon_init_t * init)
  656. {
  657. drm_radeon_private_t *dev_priv = dev->dev_private;
  658. DRM_DEBUG("\n");
  659. /* if we require new memory map but we don't have it fail */
  660. if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
  661. DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
  662. radeon_do_cleanup_cp(dev);
  663. return -EINVAL;
  664. }
  665. if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
  666. DRM_DEBUG("Forcing AGP card to PCI mode\n");
  667. dev_priv->flags &= ~RADEON_IS_AGP;
  668. } else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
  669. && !init->is_pci) {
  670. DRM_DEBUG("Restoring AGP flag\n");
  671. dev_priv->flags |= RADEON_IS_AGP;
  672. }
  673. if ((!(dev_priv->flags & RADEON_IS_AGP)) && !dev->sg) {
  674. DRM_ERROR("PCI GART memory not allocated!\n");
  675. radeon_do_cleanup_cp(dev);
  676. return -EINVAL;
  677. }
  678. dev_priv->usec_timeout = init->usec_timeout;
  679. if (dev_priv->usec_timeout < 1 ||
  680. dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
  681. DRM_DEBUG("TIMEOUT problem!\n");
  682. radeon_do_cleanup_cp(dev);
  683. return -EINVAL;
  684. }
  685. /* Enable vblank on CRTC1 for older X servers
  686. */
  687. dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
  688. switch(init->func) {
  689. case RADEON_INIT_R200_CP:
  690. dev_priv->microcode_version = UCODE_R200;
  691. break;
  692. case RADEON_INIT_R300_CP:
  693. dev_priv->microcode_version = UCODE_R300;
  694. break;
  695. default:
  696. dev_priv->microcode_version = UCODE_R100;
  697. }
  698. dev_priv->do_boxes = 0;
  699. dev_priv->cp_mode = init->cp_mode;
  700. /* We don't support anything other than bus-mastering ring mode,
  701. * but the ring can be in either AGP or PCI space for the ring
  702. * read pointer.
  703. */
  704. if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
  705. (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
  706. DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
  707. radeon_do_cleanup_cp(dev);
  708. return -EINVAL;
  709. }
  710. switch (init->fb_bpp) {
  711. case 16:
  712. dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
  713. break;
  714. case 32:
  715. default:
  716. dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
  717. break;
  718. }
  719. dev_priv->front_offset = init->front_offset;
  720. dev_priv->front_pitch = init->front_pitch;
  721. dev_priv->back_offset = init->back_offset;
  722. dev_priv->back_pitch = init->back_pitch;
  723. switch (init->depth_bpp) {
  724. case 16:
  725. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_16BIT_INT_Z;
  726. break;
  727. case 32:
  728. default:
  729. dev_priv->depth_fmt = RADEON_DEPTH_FORMAT_24BIT_INT_Z;
  730. break;
  731. }
  732. dev_priv->depth_offset = init->depth_offset;
  733. dev_priv->depth_pitch = init->depth_pitch;
  734. /* Hardware state for depth clears. Remove this if/when we no
  735. * longer clear the depth buffer with a 3D rectangle. Hard-code
  736. * all values to prevent unwanted 3D state from slipping through
  737. * and screwing with the clear operation.
  738. */
  739. dev_priv->depth_clear.rb3d_cntl = (RADEON_PLANE_MASK_ENABLE |
  740. (dev_priv->color_fmt << 10) |
  741. (dev_priv->microcode_version ==
  742. UCODE_R100 ? RADEON_ZBLOCK16 : 0));
  743. dev_priv->depth_clear.rb3d_zstencilcntl =
  744. (dev_priv->depth_fmt |
  745. RADEON_Z_TEST_ALWAYS |
  746. RADEON_STENCIL_TEST_ALWAYS |
  747. RADEON_STENCIL_S_FAIL_REPLACE |
  748. RADEON_STENCIL_ZPASS_REPLACE |
  749. RADEON_STENCIL_ZFAIL_REPLACE | RADEON_Z_WRITE_ENABLE);
  750. dev_priv->depth_clear.se_cntl = (RADEON_FFACE_CULL_CW |
  751. RADEON_BFACE_SOLID |
  752. RADEON_FFACE_SOLID |
  753. RADEON_FLAT_SHADE_VTX_LAST |
  754. RADEON_DIFFUSE_SHADE_FLAT |
  755. RADEON_ALPHA_SHADE_FLAT |
  756. RADEON_SPECULAR_SHADE_FLAT |
  757. RADEON_FOG_SHADE_FLAT |
  758. RADEON_VTX_PIX_CENTER_OGL |
  759. RADEON_ROUND_MODE_TRUNC |
  760. RADEON_ROUND_PREC_8TH_PIX);
  761. dev_priv->ring_offset = init->ring_offset;
  762. dev_priv->ring_rptr_offset = init->ring_rptr_offset;
  763. dev_priv->buffers_offset = init->buffers_offset;
  764. dev_priv->gart_textures_offset = init->gart_textures_offset;
  765. dev_priv->sarea = drm_getsarea(dev);
  766. if (!dev_priv->sarea) {
  767. DRM_ERROR("could not find sarea!\n");
  768. radeon_do_cleanup_cp(dev);
  769. return -EINVAL;
  770. }
  771. dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
  772. if (!dev_priv->cp_ring) {
  773. DRM_ERROR("could not find cp ring region!\n");
  774. radeon_do_cleanup_cp(dev);
  775. return -EINVAL;
  776. }
  777. dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
  778. if (!dev_priv->ring_rptr) {
  779. DRM_ERROR("could not find ring read pointer!\n");
  780. radeon_do_cleanup_cp(dev);
  781. return -EINVAL;
  782. }
  783. dev->agp_buffer_token = init->buffers_offset;
  784. dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
  785. if (!dev->agp_buffer_map) {
  786. DRM_ERROR("could not find dma buffer region!\n");
  787. radeon_do_cleanup_cp(dev);
  788. return -EINVAL;
  789. }
  790. if (init->gart_textures_offset) {
  791. dev_priv->gart_textures =
  792. drm_core_findmap(dev, init->gart_textures_offset);
  793. if (!dev_priv->gart_textures) {
  794. DRM_ERROR("could not find GART texture region!\n");
  795. radeon_do_cleanup_cp(dev);
  796. return -EINVAL;
  797. }
  798. }
  799. dev_priv->sarea_priv =
  800. (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
  801. init->sarea_priv_offset);
  802. #if __OS_HAS_AGP
  803. if (dev_priv->flags & RADEON_IS_AGP) {
  804. drm_core_ioremap(dev_priv->cp_ring, dev);
  805. drm_core_ioremap(dev_priv->ring_rptr, dev);
  806. drm_core_ioremap(dev->agp_buffer_map, dev);
  807. if (!dev_priv->cp_ring->handle ||
  808. !dev_priv->ring_rptr->handle ||
  809. !dev->agp_buffer_map->handle) {
  810. DRM_ERROR("could not find ioremap agp regions!\n");
  811. radeon_do_cleanup_cp(dev);
  812. return -EINVAL;
  813. }
  814. } else
  815. #endif
  816. {
  817. dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
  818. dev_priv->ring_rptr->handle =
  819. (void *)dev_priv->ring_rptr->offset;
  820. dev->agp_buffer_map->handle =
  821. (void *)dev->agp_buffer_map->offset;
  822. DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
  823. dev_priv->cp_ring->handle);
  824. DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
  825. dev_priv->ring_rptr->handle);
  826. DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
  827. dev->agp_buffer_map->handle);
  828. }
  829. dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 16;
  830. dev_priv->fb_size =
  831. ((radeon_read_fb_location(dev_priv) & 0xffff0000u) + 0x10000)
  832. - dev_priv->fb_location;
  833. dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
  834. ((dev_priv->front_offset
  835. + dev_priv->fb_location) >> 10));
  836. dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
  837. ((dev_priv->back_offset
  838. + dev_priv->fb_location) >> 10));
  839. dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
  840. ((dev_priv->depth_offset
  841. + dev_priv->fb_location) >> 10));
  842. dev_priv->gart_size = init->gart_size;
  843. /* New let's set the memory map ... */
  844. if (dev_priv->new_memmap) {
  845. u32 base = 0;
  846. DRM_INFO("Setting GART location based on new memory map\n");
  847. /* If using AGP, try to locate the AGP aperture at the same
  848. * location in the card and on the bus, though we have to
  849. * align it down.
  850. */
  851. #if __OS_HAS_AGP
  852. if (dev_priv->flags & RADEON_IS_AGP) {
  853. base = dev->agp->base;
  854. /* Check if valid */
  855. if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
  856. base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
  857. DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
  858. dev->agp->base);
  859. base = 0;
  860. }
  861. }
  862. #endif
  863. /* If not or if AGP is at 0 (Macs), try to put it elsewhere */
  864. if (base == 0) {
  865. base = dev_priv->fb_location + dev_priv->fb_size;
  866. if (base < dev_priv->fb_location ||
  867. ((base + dev_priv->gart_size) & 0xfffffffful) < base)
  868. base = dev_priv->fb_location
  869. - dev_priv->gart_size;
  870. }
  871. dev_priv->gart_vm_start = base & 0xffc00000u;
  872. if (dev_priv->gart_vm_start != base)
  873. DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
  874. base, dev_priv->gart_vm_start);
  875. } else {
  876. DRM_INFO("Setting GART location based on old memory map\n");
  877. dev_priv->gart_vm_start = dev_priv->fb_location +
  878. RADEON_READ(RADEON_CONFIG_APER_SIZE);
  879. }
  880. #if __OS_HAS_AGP
  881. if (dev_priv->flags & RADEON_IS_AGP)
  882. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  883. - dev->agp->base
  884. + dev_priv->gart_vm_start);
  885. else
  886. #endif
  887. dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
  888. - (unsigned long)dev->sg->virtual
  889. + dev_priv->gart_vm_start);
  890. DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
  891. DRM_DEBUG("dev_priv->gart_vm_start 0x%x\n", dev_priv->gart_vm_start);
  892. DRM_DEBUG("dev_priv->gart_buffers_offset 0x%lx\n",
  893. dev_priv->gart_buffers_offset);
  894. dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
  895. dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
  896. + init->ring_size / sizeof(u32));
  897. dev_priv->ring.size = init->ring_size;
  898. dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
  899. dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
  900. dev_priv->ring.rptr_update_l2qw = drm_order( /* init->rptr_update */ 4096 / 8);
  901. dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
  902. dev_priv->ring.fetch_size_l2ow = drm_order( /* init->fetch_size */ 32 / 16);
  903. dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
  904. dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
  905. #if __OS_HAS_AGP
  906. if (dev_priv->flags & RADEON_IS_AGP) {
  907. /* Turn off PCI GART */
  908. radeon_set_pcigart(dev_priv, 0);
  909. } else
  910. #endif
  911. {
  912. dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
  913. /* if we have an offset set from userspace */
  914. if (dev_priv->pcigart_offset_set) {
  915. dev_priv->gart_info.bus_addr =
  916. dev_priv->pcigart_offset + dev_priv->fb_location;
  917. dev_priv->gart_info.mapping.offset =
  918. dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
  919. dev_priv->gart_info.mapping.size =
  920. dev_priv->gart_info.table_size;
  921. drm_core_ioremap(&dev_priv->gart_info.mapping, dev);
  922. dev_priv->gart_info.addr =
  923. dev_priv->gart_info.mapping.handle;
  924. if (dev_priv->flags & RADEON_IS_PCIE)
  925. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCIE;
  926. else
  927. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  928. dev_priv->gart_info.gart_table_location =
  929. DRM_ATI_GART_FB;
  930. DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
  931. dev_priv->gart_info.addr,
  932. dev_priv->pcigart_offset);
  933. } else {
  934. if (dev_priv->flags & RADEON_IS_IGPGART)
  935. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_IGP;
  936. else
  937. dev_priv->gart_info.gart_reg_if = DRM_ATI_GART_PCI;
  938. dev_priv->gart_info.gart_table_location =
  939. DRM_ATI_GART_MAIN;
  940. dev_priv->gart_info.addr = NULL;
  941. dev_priv->gart_info.bus_addr = 0;
  942. if (dev_priv->flags & RADEON_IS_PCIE) {
  943. DRM_ERROR
  944. ("Cannot use PCI Express without GART in FB memory\n");
  945. radeon_do_cleanup_cp(dev);
  946. return -EINVAL;
  947. }
  948. }
  949. if (!drm_ati_pcigart_init(dev, &dev_priv->gart_info)) {
  950. DRM_ERROR("failed to init PCI GART!\n");
  951. radeon_do_cleanup_cp(dev);
  952. return -ENOMEM;
  953. }
  954. /* Turn on PCI GART */
  955. radeon_set_pcigart(dev_priv, 1);
  956. }
  957. radeon_cp_load_microcode(dev_priv);
  958. radeon_cp_init_ring_buffer(dev, dev_priv);
  959. dev_priv->last_buf = 0;
  960. radeon_do_engine_reset(dev);
  961. radeon_test_writeback(dev_priv);
  962. return 0;
  963. }
  964. static int radeon_do_cleanup_cp(struct drm_device * dev)
  965. {
  966. drm_radeon_private_t *dev_priv = dev->dev_private;
  967. DRM_DEBUG("\n");
  968. /* Make sure interrupts are disabled here because the uninstall ioctl
  969. * may not have been called from userspace and after dev_private
  970. * is freed, it's too late.
  971. */
  972. if (dev->irq_enabled)
  973. drm_irq_uninstall(dev);
  974. #if __OS_HAS_AGP
  975. if (dev_priv->flags & RADEON_IS_AGP) {
  976. if (dev_priv->cp_ring != NULL) {
  977. drm_core_ioremapfree(dev_priv->cp_ring, dev);
  978. dev_priv->cp_ring = NULL;
  979. }
  980. if (dev_priv->ring_rptr != NULL) {
  981. drm_core_ioremapfree(dev_priv->ring_rptr, dev);
  982. dev_priv->ring_rptr = NULL;
  983. }
  984. if (dev->agp_buffer_map != NULL) {
  985. drm_core_ioremapfree(dev->agp_buffer_map, dev);
  986. dev->agp_buffer_map = NULL;
  987. }
  988. } else
  989. #endif
  990. {
  991. if (dev_priv->gart_info.bus_addr) {
  992. /* Turn off PCI GART */
  993. radeon_set_pcigart(dev_priv, 0);
  994. if (!drm_ati_pcigart_cleanup(dev, &dev_priv->gart_info))
  995. DRM_ERROR("failed to cleanup PCI GART!\n");
  996. }
  997. if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB)
  998. {
  999. drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
  1000. dev_priv->gart_info.addr = 0;
  1001. }
  1002. }
  1003. /* only clear to the start of flags */
  1004. memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
  1005. return 0;
  1006. }
  1007. /* This code will reinit the Radeon CP hardware after a resume from disc.
  1008. * AFAIK, it would be very difficult to pickle the state at suspend time, so
  1009. * here we make sure that all Radeon hardware initialisation is re-done without
  1010. * affecting running applications.
  1011. *
  1012. * Charl P. Botha <http://cpbotha.net>
  1013. */
  1014. static int radeon_do_resume_cp(struct drm_device * dev)
  1015. {
  1016. drm_radeon_private_t *dev_priv = dev->dev_private;
  1017. if (!dev_priv) {
  1018. DRM_ERROR("Called with no initialization\n");
  1019. return -EINVAL;
  1020. }
  1021. DRM_DEBUG("Starting radeon_do_resume_cp()\n");
  1022. #if __OS_HAS_AGP
  1023. if (dev_priv->flags & RADEON_IS_AGP) {
  1024. /* Turn off PCI GART */
  1025. radeon_set_pcigart(dev_priv, 0);
  1026. } else
  1027. #endif
  1028. {
  1029. /* Turn on PCI GART */
  1030. radeon_set_pcigart(dev_priv, 1);
  1031. }
  1032. radeon_cp_load_microcode(dev_priv);
  1033. radeon_cp_init_ring_buffer(dev, dev_priv);
  1034. radeon_do_engine_reset(dev);
  1035. DRM_DEBUG("radeon_do_resume_cp() complete\n");
  1036. return 0;
  1037. }
  1038. int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1039. {
  1040. drm_radeon_init_t *init = data;
  1041. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1042. if (init->func == RADEON_INIT_R300_CP)
  1043. r300_init_reg_flags(dev);
  1044. switch (init->func) {
  1045. case RADEON_INIT_CP:
  1046. case RADEON_INIT_R200_CP:
  1047. case RADEON_INIT_R300_CP:
  1048. return radeon_do_init_cp(dev, init);
  1049. case RADEON_CLEANUP_CP:
  1050. return radeon_do_cleanup_cp(dev);
  1051. }
  1052. return -EINVAL;
  1053. }
  1054. int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1055. {
  1056. drm_radeon_private_t *dev_priv = dev->dev_private;
  1057. DRM_DEBUG("\n");
  1058. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1059. if (dev_priv->cp_running) {
  1060. DRM_DEBUG("while CP running\n");
  1061. return 0;
  1062. }
  1063. if (dev_priv->cp_mode == RADEON_CSQ_PRIDIS_INDDIS) {
  1064. DRM_DEBUG("called with bogus CP mode (%d)\n",
  1065. dev_priv->cp_mode);
  1066. return 0;
  1067. }
  1068. radeon_do_cp_start(dev_priv);
  1069. return 0;
  1070. }
  1071. /* Stop the CP. The engine must have been idled before calling this
  1072. * routine.
  1073. */
  1074. int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1075. {
  1076. drm_radeon_private_t *dev_priv = dev->dev_private;
  1077. drm_radeon_cp_stop_t *stop = data;
  1078. int ret;
  1079. DRM_DEBUG("\n");
  1080. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1081. if (!dev_priv->cp_running)
  1082. return 0;
  1083. /* Flush any pending CP commands. This ensures any outstanding
  1084. * commands are exectuted by the engine before we turn it off.
  1085. */
  1086. if (stop->flush) {
  1087. radeon_do_cp_flush(dev_priv);
  1088. }
  1089. /* If we fail to make the engine go idle, we return an error
  1090. * code so that the DRM ioctl wrapper can try again.
  1091. */
  1092. if (stop->idle) {
  1093. ret = radeon_do_cp_idle(dev_priv);
  1094. if (ret)
  1095. return ret;
  1096. }
  1097. /* Finally, we can turn off the CP. If the engine isn't idle,
  1098. * we will get some dropped triangles as they won't be fully
  1099. * rendered before the CP is shut down.
  1100. */
  1101. radeon_do_cp_stop(dev_priv);
  1102. /* Reset the engine */
  1103. radeon_do_engine_reset(dev);
  1104. return 0;
  1105. }
  1106. void radeon_do_release(struct drm_device * dev)
  1107. {
  1108. drm_radeon_private_t *dev_priv = dev->dev_private;
  1109. int i, ret;
  1110. if (dev_priv) {
  1111. if (dev_priv->cp_running) {
  1112. /* Stop the cp */
  1113. while ((ret = radeon_do_cp_idle(dev_priv)) != 0) {
  1114. DRM_DEBUG("radeon_do_cp_idle %d\n", ret);
  1115. #ifdef __linux__
  1116. schedule();
  1117. #else
  1118. tsleep(&ret, PZERO, "rdnrel", 1);
  1119. #endif
  1120. }
  1121. radeon_do_cp_stop(dev_priv);
  1122. radeon_do_engine_reset(dev);
  1123. }
  1124. /* Disable *all* interrupts */
  1125. if (dev_priv->mmio) /* remove this after permanent addmaps */
  1126. RADEON_WRITE(RADEON_GEN_INT_CNTL, 0);
  1127. if (dev_priv->mmio) { /* remove all surfaces */
  1128. for (i = 0; i < RADEON_MAX_SURFACES; i++) {
  1129. RADEON_WRITE(RADEON_SURFACE0_INFO + 16 * i, 0);
  1130. RADEON_WRITE(RADEON_SURFACE0_LOWER_BOUND +
  1131. 16 * i, 0);
  1132. RADEON_WRITE(RADEON_SURFACE0_UPPER_BOUND +
  1133. 16 * i, 0);
  1134. }
  1135. }
  1136. /* Free memory heap structures */
  1137. radeon_mem_takedown(&(dev_priv->gart_heap));
  1138. radeon_mem_takedown(&(dev_priv->fb_heap));
  1139. /* deallocate kernel resources */
  1140. radeon_do_cleanup_cp(dev);
  1141. }
  1142. }
  1143. /* Just reset the CP ring. Called as part of an X Server engine reset.
  1144. */
  1145. int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1146. {
  1147. drm_radeon_private_t *dev_priv = dev->dev_private;
  1148. DRM_DEBUG("\n");
  1149. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1150. if (!dev_priv) {
  1151. DRM_DEBUG("called before init done\n");
  1152. return -EINVAL;
  1153. }
  1154. radeon_do_cp_reset(dev_priv);
  1155. /* The CP is no longer running after an engine reset */
  1156. dev_priv->cp_running = 0;
  1157. return 0;
  1158. }
  1159. int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1160. {
  1161. drm_radeon_private_t *dev_priv = dev->dev_private;
  1162. DRM_DEBUG("\n");
  1163. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1164. return radeon_do_cp_idle(dev_priv);
  1165. }
  1166. /* Added by Charl P. Botha to call radeon_do_resume_cp().
  1167. */
  1168. int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1169. {
  1170. return radeon_do_resume_cp(dev);
  1171. }
  1172. int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1173. {
  1174. DRM_DEBUG("\n");
  1175. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1176. return radeon_do_engine_reset(dev);
  1177. }
  1178. /* ================================================================
  1179. * Fullscreen mode
  1180. */
  1181. /* KW: Deprecated to say the least:
  1182. */
  1183. int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1184. {
  1185. return 0;
  1186. }
  1187. /* ================================================================
  1188. * Freelist management
  1189. */
  1190. /* Original comment: FIXME: ROTATE_BUFS is a hack to cycle through
  1191. * bufs until freelist code is used. Note this hides a problem with
  1192. * the scratch register * (used to keep track of last buffer
  1193. * completed) being written to before * the last buffer has actually
  1194. * completed rendering.
  1195. *
  1196. * KW: It's also a good way to find free buffers quickly.
  1197. *
  1198. * KW: Ideally this loop wouldn't exist, and freelist_get wouldn't
  1199. * sleep. However, bugs in older versions of radeon_accel.c mean that
  1200. * we essentially have to do this, else old clients will break.
  1201. *
  1202. * However, it does leave open a potential deadlock where all the
  1203. * buffers are held by other clients, which can't release them because
  1204. * they can't get the lock.
  1205. */
  1206. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1207. {
  1208. struct drm_device_dma *dma = dev->dma;
  1209. drm_radeon_private_t *dev_priv = dev->dev_private;
  1210. drm_radeon_buf_priv_t *buf_priv;
  1211. struct drm_buf *buf;
  1212. int i, t;
  1213. int start;
  1214. if (++dev_priv->last_buf >= dma->buf_count)
  1215. dev_priv->last_buf = 0;
  1216. start = dev_priv->last_buf;
  1217. for (t = 0; t < dev_priv->usec_timeout; t++) {
  1218. u32 done_age = GET_SCRATCH(1);
  1219. DRM_DEBUG("done_age = %d\n", done_age);
  1220. for (i = start; i < dma->buf_count; i++) {
  1221. buf = dma->buflist[i];
  1222. buf_priv = buf->dev_private;
  1223. if (buf->file_priv == NULL || (buf->pending &&
  1224. buf_priv->age <=
  1225. done_age)) {
  1226. dev_priv->stats.requested_bufs++;
  1227. buf->pending = 0;
  1228. return buf;
  1229. }
  1230. start = 0;
  1231. }
  1232. if (t) {
  1233. DRM_UDELAY(1);
  1234. dev_priv->stats.freelist_loops++;
  1235. }
  1236. }
  1237. DRM_DEBUG("returning NULL!\n");
  1238. return NULL;
  1239. }
  1240. #if 0
  1241. struct drm_buf *radeon_freelist_get(struct drm_device * dev)
  1242. {
  1243. struct drm_device_dma *dma = dev->dma;
  1244. drm_radeon_private_t *dev_priv = dev->dev_private;
  1245. drm_radeon_buf_priv_t *buf_priv;
  1246. struct drm_buf *buf;
  1247. int i, t;
  1248. int start;
  1249. u32 done_age = DRM_READ32(dev_priv->ring_rptr, RADEON_SCRATCHOFF(1));
  1250. if (++dev_priv->last_buf >= dma->buf_count)
  1251. dev_priv->last_buf = 0;
  1252. start = dev_priv->last_buf;
  1253. dev_priv->stats.freelist_loops++;
  1254. for (t = 0; t < 2; t++) {
  1255. for (i = start; i < dma->buf_count; i++) {
  1256. buf = dma->buflist[i];
  1257. buf_priv = buf->dev_private;
  1258. if (buf->file_priv == 0 || (buf->pending &&
  1259. buf_priv->age <=
  1260. done_age)) {
  1261. dev_priv->stats.requested_bufs++;
  1262. buf->pending = 0;
  1263. return buf;
  1264. }
  1265. }
  1266. start = 0;
  1267. }
  1268. return NULL;
  1269. }
  1270. #endif
  1271. void radeon_freelist_reset(struct drm_device * dev)
  1272. {
  1273. struct drm_device_dma *dma = dev->dma;
  1274. drm_radeon_private_t *dev_priv = dev->dev_private;
  1275. int i;
  1276. dev_priv->last_buf = 0;
  1277. for (i = 0; i < dma->buf_count; i++) {
  1278. struct drm_buf *buf = dma->buflist[i];
  1279. drm_radeon_buf_priv_t *buf_priv = buf->dev_private;
  1280. buf_priv->age = 0;
  1281. }
  1282. }
  1283. /* ================================================================
  1284. * CP command submission
  1285. */
  1286. int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n)
  1287. {
  1288. drm_radeon_ring_buffer_t *ring = &dev_priv->ring;
  1289. int i;
  1290. u32 last_head = GET_RING_HEAD(dev_priv);
  1291. for (i = 0; i < dev_priv->usec_timeout; i++) {
  1292. u32 head = GET_RING_HEAD(dev_priv);
  1293. ring->space = (head - ring->tail) * sizeof(u32);
  1294. if (ring->space <= 0)
  1295. ring->space += ring->size;
  1296. if (ring->space > n)
  1297. return 0;
  1298. dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
  1299. if (head != last_head)
  1300. i = 0;
  1301. last_head = head;
  1302. DRM_UDELAY(1);
  1303. }
  1304. /* FIXME: This return value is ignored in the BEGIN_RING macro! */
  1305. #if RADEON_FIFO_DEBUG
  1306. radeon_status(dev_priv);
  1307. DRM_ERROR("failed!\n");
  1308. #endif
  1309. return -EBUSY;
  1310. }
  1311. static int radeon_cp_get_buffers(struct drm_device *dev,
  1312. struct drm_file *file_priv,
  1313. struct drm_dma * d)
  1314. {
  1315. int i;
  1316. struct drm_buf *buf;
  1317. for (i = d->granted_count; i < d->request_count; i++) {
  1318. buf = radeon_freelist_get(dev);
  1319. if (!buf)
  1320. return -EBUSY; /* NOTE: broken client */
  1321. buf->file_priv = file_priv;
  1322. if (DRM_COPY_TO_USER(&d->request_indices[i], &buf->idx,
  1323. sizeof(buf->idx)))
  1324. return -EFAULT;
  1325. if (DRM_COPY_TO_USER(&d->request_sizes[i], &buf->total,
  1326. sizeof(buf->total)))
  1327. return -EFAULT;
  1328. d->granted_count++;
  1329. }
  1330. return 0;
  1331. }
  1332. int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv)
  1333. {
  1334. struct drm_device_dma *dma = dev->dma;
  1335. int ret = 0;
  1336. struct drm_dma *d = data;
  1337. LOCK_TEST_WITH_RETURN(dev, file_priv);
  1338. /* Please don't send us buffers.
  1339. */
  1340. if (d->send_count != 0) {
  1341. DRM_ERROR("Process %d trying to send %d buffers via drmDMA\n",
  1342. DRM_CURRENTPID, d->send_count);
  1343. return -EINVAL;
  1344. }
  1345. /* We'll send you buffers.
  1346. */
  1347. if (d->request_count < 0 || d->request_count > dma->buf_count) {
  1348. DRM_ERROR("Process %d trying to get %d buffers (of %d max)\n",
  1349. DRM_CURRENTPID, d->request_count, dma->buf_count);
  1350. return -EINVAL;
  1351. }
  1352. d->granted_count = 0;
  1353. if (d->request_count) {
  1354. ret = radeon_cp_get_buffers(dev, file_priv, d);
  1355. }
  1356. return ret;
  1357. }
  1358. int radeon_driver_load(struct drm_device *dev, unsigned long flags)
  1359. {
  1360. drm_radeon_private_t *dev_priv;
  1361. int ret = 0;
  1362. dev_priv = drm_alloc(sizeof(drm_radeon_private_t), DRM_MEM_DRIVER);
  1363. if (dev_priv == NULL)
  1364. return -ENOMEM;
  1365. memset(dev_priv, 0, sizeof(drm_radeon_private_t));
  1366. dev->dev_private = (void *)dev_priv;
  1367. dev_priv->flags = flags;
  1368. switch (flags & RADEON_FAMILY_MASK) {
  1369. case CHIP_R100:
  1370. case CHIP_RV200:
  1371. case CHIP_R200:
  1372. case CHIP_R300:
  1373. case CHIP_R350:
  1374. case CHIP_R420:
  1375. case CHIP_RV410:
  1376. case CHIP_RV515:
  1377. case CHIP_R520:
  1378. case CHIP_RV570:
  1379. case CHIP_R580:
  1380. dev_priv->flags |= RADEON_HAS_HIERZ;
  1381. break;
  1382. default:
  1383. /* all other chips have no hierarchical z buffer */
  1384. break;
  1385. }
  1386. if (drm_device_is_agp(dev))
  1387. dev_priv->flags |= RADEON_IS_AGP;
  1388. else if (drm_device_is_pcie(dev))
  1389. dev_priv->flags |= RADEON_IS_PCIE;
  1390. else
  1391. dev_priv->flags |= RADEON_IS_PCI;
  1392. DRM_DEBUG("%s card detected\n",
  1393. ((dev_priv->flags & RADEON_IS_AGP) ? "AGP" : (((dev_priv->flags & RADEON_IS_PCIE) ? "PCIE" : "PCI"))));
  1394. return ret;
  1395. }
  1396. /* Create mappings for registers and framebuffer so userland doesn't necessarily
  1397. * have to find them.
  1398. */
  1399. int radeon_driver_firstopen(struct drm_device *dev)
  1400. {
  1401. int ret;
  1402. drm_local_map_t *map;
  1403. drm_radeon_private_t *dev_priv = dev->dev_private;
  1404. dev_priv->gart_info.table_size = RADEON_PCIGART_TABLE_SIZE;
  1405. ret = drm_addmap(dev, drm_get_resource_start(dev, 2),
  1406. drm_get_resource_len(dev, 2), _DRM_REGISTERS,
  1407. _DRM_READ_ONLY, &dev_priv->mmio);
  1408. if (ret != 0)
  1409. return ret;
  1410. dev_priv->fb_aper_offset = drm_get_resource_start(dev, 0);
  1411. ret = drm_addmap(dev, dev_priv->fb_aper_offset,
  1412. drm_get_resource_len(dev, 0), _DRM_FRAME_BUFFER,
  1413. _DRM_WRITE_COMBINING, &map);
  1414. if (ret != 0)
  1415. return ret;
  1416. return 0;
  1417. }
  1418. int radeon_driver_unload(struct drm_device *dev)
  1419. {
  1420. drm_radeon_private_t *dev_priv = dev->dev_private;
  1421. DRM_DEBUG("\n");
  1422. drm_free(dev_priv, sizeof(*dev_priv), DRM_MEM_DRIVER);
  1423. dev->dev_private = NULL;
  1424. return 0;
  1425. }