video_gx.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /*
  2. * Geode GX video processor device.
  3. *
  4. * Copyright (C) 2006 Arcom Control Systems Ltd.
  5. *
  6. * Portions from AMD's original 2.4 driver:
  7. * Copyright (C) 2004 Advanced Micro Devices, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/fb.h>
  15. #include <linux/delay.h>
  16. #include <asm/io.h>
  17. #include <asm/delay.h>
  18. #include <asm/msr.h>
  19. #include <asm/geode.h>
  20. #include "geodefb.h"
  21. #include "video_gx.h"
  22. #include "gxfb.h"
  23. /*
  24. * Tables of register settings for various DOTCLKs.
  25. */
  26. struct gx_pll_entry {
  27. long pixclock; /* ps */
  28. u32 sys_rstpll_bits;
  29. u32 dotpll_value;
  30. };
  31. #define POSTDIV3 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3)
  32. #define PREMULT2 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPREMULT2)
  33. #define PREDIV2 ((u32)MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3)
  34. static const struct gx_pll_entry gx_pll_table_48MHz[] = {
  35. { 40123, POSTDIV3, 0x00000BF2 }, /* 24.9230 */
  36. { 39721, 0, 0x00000037 }, /* 25.1750 */
  37. { 35308, POSTDIV3|PREMULT2, 0x00000B1A }, /* 28.3220 */
  38. { 31746, POSTDIV3, 0x000002D2 }, /* 31.5000 */
  39. { 27777, POSTDIV3|PREMULT2, 0x00000FE2 }, /* 36.0000 */
  40. { 26666, POSTDIV3, 0x0000057A }, /* 37.5000 */
  41. { 25000, POSTDIV3, 0x0000030A }, /* 40.0000 */
  42. { 22271, 0, 0x00000063 }, /* 44.9000 */
  43. { 20202, 0, 0x0000054B }, /* 49.5000 */
  44. { 20000, 0, 0x0000026E }, /* 50.0000 */
  45. { 19860, PREMULT2, 0x00000037 }, /* 50.3500 */
  46. { 18518, POSTDIV3|PREMULT2, 0x00000B0D }, /* 54.0000 */
  47. { 17777, 0, 0x00000577 }, /* 56.2500 */
  48. { 17733, 0, 0x000007F7 }, /* 56.3916 */
  49. { 17653, 0, 0x0000057B }, /* 56.6444 */
  50. { 16949, PREMULT2, 0x00000707 }, /* 59.0000 */
  51. { 15873, POSTDIV3|PREMULT2, 0x00000B39 }, /* 63.0000 */
  52. { 15384, POSTDIV3|PREMULT2, 0x00000B45 }, /* 65.0000 */
  53. { 14814, POSTDIV3|PREMULT2, 0x00000FC1 }, /* 67.5000 */
  54. { 14124, POSTDIV3, 0x00000561 }, /* 70.8000 */
  55. { 13888, POSTDIV3, 0x000007E1 }, /* 72.0000 */
  56. { 13426, PREMULT2, 0x00000F4A }, /* 74.4810 */
  57. { 13333, 0, 0x00000052 }, /* 75.0000 */
  58. { 12698, 0, 0x00000056 }, /* 78.7500 */
  59. { 12500, POSTDIV3|PREMULT2, 0x00000709 }, /* 80.0000 */
  60. { 11135, PREMULT2, 0x00000262 }, /* 89.8000 */
  61. { 10582, 0, 0x000002D2 }, /* 94.5000 */
  62. { 10101, PREMULT2, 0x00000B4A }, /* 99.0000 */
  63. { 10000, PREMULT2, 0x00000036 }, /* 100.0000 */
  64. { 9259, 0, 0x000007E2 }, /* 108.0000 */
  65. { 8888, 0, 0x000007F6 }, /* 112.5000 */
  66. { 7692, POSTDIV3|PREMULT2, 0x00000FB0 }, /* 130.0000 */
  67. { 7407, POSTDIV3|PREMULT2, 0x00000B50 }, /* 135.0000 */
  68. { 6349, 0, 0x00000055 }, /* 157.5000 */
  69. { 6172, 0, 0x000009C1 }, /* 162.0000 */
  70. { 5787, PREMULT2, 0x0000002D }, /* 172.798 */
  71. { 5698, 0, 0x000002C1 }, /* 175.5000 */
  72. { 5291, 0, 0x000002D1 }, /* 189.0000 */
  73. { 4938, 0, 0x00000551 }, /* 202.5000 */
  74. { 4357, 0, 0x0000057D }, /* 229.5000 */
  75. };
  76. static const struct gx_pll_entry gx_pll_table_14MHz[] = {
  77. { 39721, 0, 0x00000037 }, /* 25.1750 */
  78. { 35308, 0, 0x00000B7B }, /* 28.3220 */
  79. { 31746, 0, 0x000004D3 }, /* 31.5000 */
  80. { 27777, 0, 0x00000BE3 }, /* 36.0000 */
  81. { 26666, 0, 0x0000074F }, /* 37.5000 */
  82. { 25000, 0, 0x0000050B }, /* 40.0000 */
  83. { 22271, 0, 0x00000063 }, /* 44.9000 */
  84. { 20202, 0, 0x0000054B }, /* 49.5000 */
  85. { 20000, 0, 0x0000026E }, /* 50.0000 */
  86. { 19860, 0, 0x000007C3 }, /* 50.3500 */
  87. { 18518, 0, 0x000007E3 }, /* 54.0000 */
  88. { 17777, 0, 0x00000577 }, /* 56.2500 */
  89. { 17733, 0, 0x000002FB }, /* 56.3916 */
  90. { 17653, 0, 0x0000057B }, /* 56.6444 */
  91. { 16949, 0, 0x0000058B }, /* 59.0000 */
  92. { 15873, 0, 0x0000095E }, /* 63.0000 */
  93. { 15384, 0, 0x0000096A }, /* 65.0000 */
  94. { 14814, 0, 0x00000BC2 }, /* 67.5000 */
  95. { 14124, 0, 0x0000098A }, /* 70.8000 */
  96. { 13888, 0, 0x00000BE2 }, /* 72.0000 */
  97. { 13333, 0, 0x00000052 }, /* 75.0000 */
  98. { 12698, 0, 0x00000056 }, /* 78.7500 */
  99. { 12500, 0, 0x0000050A }, /* 80.0000 */
  100. { 11135, 0, 0x0000078E }, /* 89.8000 */
  101. { 10582, 0, 0x000002D2 }, /* 94.5000 */
  102. { 10101, 0, 0x000011F6 }, /* 99.0000 */
  103. { 10000, 0, 0x0000054E }, /* 100.0000 */
  104. { 9259, 0, 0x000007E2 }, /* 108.0000 */
  105. { 8888, 0, 0x000002FA }, /* 112.5000 */
  106. { 7692, 0, 0x00000BB1 }, /* 130.0000 */
  107. { 7407, 0, 0x00000975 }, /* 135.0000 */
  108. { 6349, 0, 0x00000055 }, /* 157.5000 */
  109. { 6172, 0, 0x000009C1 }, /* 162.0000 */
  110. { 5698, 0, 0x000002C1 }, /* 175.5000 */
  111. { 5291, 0, 0x00000539 }, /* 189.0000 */
  112. { 4938, 0, 0x00000551 }, /* 202.5000 */
  113. { 4357, 0, 0x0000057D }, /* 229.5000 */
  114. };
  115. static void gx_set_dclk_frequency(struct fb_info *info)
  116. {
  117. const struct gx_pll_entry *pll_table;
  118. int pll_table_len;
  119. int i, best_i;
  120. long min, diff;
  121. u64 dotpll, sys_rstpll;
  122. int timeout = 1000;
  123. /* Rev. 1 Geode GXs use a 14 MHz reference clock instead of 48 MHz. */
  124. if (cpu_data(0).x86_mask == 1) {
  125. pll_table = gx_pll_table_14MHz;
  126. pll_table_len = ARRAY_SIZE(gx_pll_table_14MHz);
  127. } else {
  128. pll_table = gx_pll_table_48MHz;
  129. pll_table_len = ARRAY_SIZE(gx_pll_table_48MHz);
  130. }
  131. /* Search the table for the closest pixclock. */
  132. best_i = 0;
  133. min = abs(pll_table[0].pixclock - info->var.pixclock);
  134. for (i = 1; i < pll_table_len; i++) {
  135. diff = abs(pll_table[i].pixclock - info->var.pixclock);
  136. if (diff < min) {
  137. min = diff;
  138. best_i = i;
  139. }
  140. }
  141. rdmsrl(MSR_GLCP_SYS_RSTPLL, sys_rstpll);
  142. rdmsrl(MSR_GLCP_DOTPLL, dotpll);
  143. /* Program new M, N and P. */
  144. dotpll &= 0x00000000ffffffffull;
  145. dotpll |= (u64)pll_table[best_i].dotpll_value << 32;
  146. dotpll |= MSR_GLCP_DOTPLL_DOTRESET;
  147. dotpll &= ~MSR_GLCP_DOTPLL_BYPASS;
  148. wrmsrl(MSR_GLCP_DOTPLL, dotpll);
  149. /* Program dividers. */
  150. sys_rstpll &= ~( MSR_GLCP_SYS_RSTPLL_DOTPREDIV2
  151. | MSR_GLCP_SYS_RSTPLL_DOTPREMULT2
  152. | MSR_GLCP_SYS_RSTPLL_DOTPOSTDIV3 );
  153. sys_rstpll |= pll_table[best_i].sys_rstpll_bits;
  154. wrmsrl(MSR_GLCP_SYS_RSTPLL, sys_rstpll);
  155. /* Clear reset bit to start PLL. */
  156. dotpll &= ~(MSR_GLCP_DOTPLL_DOTRESET);
  157. wrmsrl(MSR_GLCP_DOTPLL, dotpll);
  158. /* Wait for LOCK bit. */
  159. do {
  160. rdmsrl(MSR_GLCP_DOTPLL, dotpll);
  161. } while (timeout-- && !(dotpll & MSR_GLCP_DOTPLL_LOCK));
  162. }
  163. static void
  164. gx_configure_tft(struct fb_info *info)
  165. {
  166. struct geodefb_par *par = info->par;
  167. unsigned long val;
  168. unsigned long fp;
  169. /* Set up the DF pad select MSR */
  170. rdmsrl(MSR_GX_MSR_PADSEL, val);
  171. val &= ~MSR_GX_MSR_PADSEL_MASK;
  172. val |= MSR_GX_MSR_PADSEL_TFT;
  173. wrmsrl(MSR_GX_MSR_PADSEL, val);
  174. /* Turn off the panel */
  175. fp = read_fp(par, FP_PM);
  176. fp &= ~FP_PM_P;
  177. write_fp(par, FP_PM, fp);
  178. /* Set timing 1 */
  179. fp = read_fp(par, FP_PT1);
  180. fp &= FP_PT1_VSIZE_MASK;
  181. fp |= info->var.yres << FP_PT1_VSIZE_SHIFT;
  182. write_fp(par, FP_PT1, fp);
  183. /* Timing 2 */
  184. /* Set bits that are always on for TFT */
  185. fp = 0x0F100000;
  186. /* Configure sync polarity */
  187. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  188. fp |= FP_PT2_VSP;
  189. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  190. fp |= FP_PT2_HSP;
  191. write_fp(par, FP_PT2, fp);
  192. /* Set the dither control */
  193. write_fp(par, FP_DFC, FP_DFC_NFI);
  194. /* Enable the FP data and power (in case the BIOS didn't) */
  195. fp = read_vp(par, VP_DCFG);
  196. fp |= VP_DCFG_FP_PWR_EN | VP_DCFG_FP_DATA_EN;
  197. write_vp(par, VP_DCFG, fp);
  198. /* Unblank the panel */
  199. fp = read_fp(par, FP_PM);
  200. fp |= FP_PM_P;
  201. write_fp(par, FP_PM, fp);
  202. }
  203. static void gx_configure_display(struct fb_info *info)
  204. {
  205. struct geodefb_par *par = info->par;
  206. u32 dcfg, misc;
  207. /* Write the display configuration */
  208. dcfg = read_vp(par, VP_DCFG);
  209. /* Disable hsync and vsync */
  210. dcfg &= ~(VP_DCFG_VSYNC_EN | VP_DCFG_HSYNC_EN);
  211. write_vp(par, VP_DCFG, dcfg);
  212. /* Clear bits from existing mode. */
  213. dcfg &= ~(VP_DCFG_CRT_SYNC_SKW
  214. | VP_DCFG_CRT_HSYNC_POL | VP_DCFG_CRT_VSYNC_POL
  215. | VP_DCFG_VSYNC_EN | VP_DCFG_HSYNC_EN);
  216. /* Set default sync skew. */
  217. dcfg |= VP_DCFG_CRT_SYNC_SKW_DEFAULT;
  218. /* Enable hsync and vsync. */
  219. dcfg |= VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN;
  220. misc = read_vp(par, VP_MISC);
  221. /* Disable gamma correction */
  222. misc |= VP_MISC_GAM_EN;
  223. if (par->enable_crt) {
  224. /* Power up the CRT DACs */
  225. misc &= ~(VP_MISC_APWRDN | VP_MISC_DACPWRDN);
  226. write_vp(par, VP_MISC, misc);
  227. /* Only change the sync polarities if we are running
  228. * in CRT mode. The FP polarities will be handled in
  229. * gxfb_configure_tft */
  230. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  231. dcfg |= VP_DCFG_CRT_HSYNC_POL;
  232. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  233. dcfg |= VP_DCFG_CRT_VSYNC_POL;
  234. } else {
  235. /* Power down the CRT DACs if in FP mode */
  236. misc |= (VP_MISC_APWRDN | VP_MISC_DACPWRDN);
  237. write_vp(par, VP_MISC, misc);
  238. }
  239. /* Enable the display logic */
  240. /* Set up the DACS to blank normally */
  241. dcfg |= VP_DCFG_CRT_EN | VP_DCFG_DAC_BL_EN;
  242. /* Enable the external DAC VREF? */
  243. write_vp(par, VP_DCFG, dcfg);
  244. /* Set up the flat panel (if it is enabled) */
  245. if (par->enable_crt == 0)
  246. gx_configure_tft(info);
  247. }
  248. static int gx_blank_display(struct fb_info *info, int blank_mode)
  249. {
  250. struct geodefb_par *par = info->par;
  251. u32 dcfg, fp_pm;
  252. int blank, hsync, vsync;
  253. /* CRT power saving modes. */
  254. switch (blank_mode) {
  255. case FB_BLANK_UNBLANK:
  256. blank = 0; hsync = 1; vsync = 1;
  257. break;
  258. case FB_BLANK_NORMAL:
  259. blank = 1; hsync = 1; vsync = 1;
  260. break;
  261. case FB_BLANK_VSYNC_SUSPEND:
  262. blank = 1; hsync = 1; vsync = 0;
  263. break;
  264. case FB_BLANK_HSYNC_SUSPEND:
  265. blank = 1; hsync = 0; vsync = 1;
  266. break;
  267. case FB_BLANK_POWERDOWN:
  268. blank = 1; hsync = 0; vsync = 0;
  269. break;
  270. default:
  271. return -EINVAL;
  272. }
  273. dcfg = read_vp(par, VP_DCFG);
  274. dcfg &= ~(VP_DCFG_DAC_BL_EN
  275. | VP_DCFG_HSYNC_EN | VP_DCFG_VSYNC_EN);
  276. if (!blank)
  277. dcfg |= VP_DCFG_DAC_BL_EN;
  278. if (hsync)
  279. dcfg |= VP_DCFG_HSYNC_EN;
  280. if (vsync)
  281. dcfg |= VP_DCFG_VSYNC_EN;
  282. write_vp(par, VP_DCFG, dcfg);
  283. /* Power on/off flat panel. */
  284. if (par->enable_crt == 0) {
  285. fp_pm = read_fp(par, FP_PM);
  286. if (blank_mode == FB_BLANK_POWERDOWN)
  287. fp_pm &= ~FP_PM_P;
  288. else
  289. fp_pm |= FP_PM_P;
  290. write_fp(par, FP_PM, fp_pm);
  291. }
  292. return 0;
  293. }
  294. struct geode_vid_ops gx_vid_ops = {
  295. .set_dclk = gx_set_dclk_frequency,
  296. .configure_display = gx_configure_display,
  297. .blank_display = gx_blank_display,
  298. };