davinci-mcasp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993
  1. /*
  2. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  3. *
  4. * Multi-channel Audio Serial Port Driver
  5. *
  6. * Author: Nirmal Pandey <n-pandey@ti.com>,
  7. * Suresh Rajashekara <suresh.r@ti.com>
  8. * Steve Chen <schen@.mvista.com>
  9. *
  10. * Copyright: (C) 2009 MontaVista Software, Inc., <source@mvista.com>
  11. * Copyright: (C) 2009 Texas Instruments, India
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/clk.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/initval.h>
  27. #include <sound/soc.h>
  28. #include "davinci-pcm.h"
  29. #include "davinci-mcasp.h"
  30. /*
  31. * McASP register definitions
  32. */
  33. #define DAVINCI_MCASP_PID_REG 0x00
  34. #define DAVINCI_MCASP_PWREMUMGT_REG 0x04
  35. #define DAVINCI_MCASP_PFUNC_REG 0x10
  36. #define DAVINCI_MCASP_PDIR_REG 0x14
  37. #define DAVINCI_MCASP_PDOUT_REG 0x18
  38. #define DAVINCI_MCASP_PDSET_REG 0x1c
  39. #define DAVINCI_MCASP_PDCLR_REG 0x20
  40. #define DAVINCI_MCASP_TLGC_REG 0x30
  41. #define DAVINCI_MCASP_TLMR_REG 0x34
  42. #define DAVINCI_MCASP_GBLCTL_REG 0x44
  43. #define DAVINCI_MCASP_AMUTE_REG 0x48
  44. #define DAVINCI_MCASP_LBCTL_REG 0x4c
  45. #define DAVINCI_MCASP_TXDITCTL_REG 0x50
  46. #define DAVINCI_MCASP_GBLCTLR_REG 0x60
  47. #define DAVINCI_MCASP_RXMASK_REG 0x64
  48. #define DAVINCI_MCASP_RXFMT_REG 0x68
  49. #define DAVINCI_MCASP_RXFMCTL_REG 0x6c
  50. #define DAVINCI_MCASP_ACLKRCTL_REG 0x70
  51. #define DAVINCI_MCASP_AHCLKRCTL_REG 0x74
  52. #define DAVINCI_MCASP_RXTDM_REG 0x78
  53. #define DAVINCI_MCASP_EVTCTLR_REG 0x7c
  54. #define DAVINCI_MCASP_RXSTAT_REG 0x80
  55. #define DAVINCI_MCASP_RXTDMSLOT_REG 0x84
  56. #define DAVINCI_MCASP_RXCLKCHK_REG 0x88
  57. #define DAVINCI_MCASP_REVTCTL_REG 0x8c
  58. #define DAVINCI_MCASP_GBLCTLX_REG 0xa0
  59. #define DAVINCI_MCASP_TXMASK_REG 0xa4
  60. #define DAVINCI_MCASP_TXFMT_REG 0xa8
  61. #define DAVINCI_MCASP_TXFMCTL_REG 0xac
  62. #define DAVINCI_MCASP_ACLKXCTL_REG 0xb0
  63. #define DAVINCI_MCASP_AHCLKXCTL_REG 0xb4
  64. #define DAVINCI_MCASP_TXTDM_REG 0xb8
  65. #define DAVINCI_MCASP_EVTCTLX_REG 0xbc
  66. #define DAVINCI_MCASP_TXSTAT_REG 0xc0
  67. #define DAVINCI_MCASP_TXTDMSLOT_REG 0xc4
  68. #define DAVINCI_MCASP_TXCLKCHK_REG 0xc8
  69. #define DAVINCI_MCASP_XEVTCTL_REG 0xcc
  70. /* Left(even TDM Slot) Channel Status Register File */
  71. #define DAVINCI_MCASP_DITCSRA_REG 0x100
  72. /* Right(odd TDM slot) Channel Status Register File */
  73. #define DAVINCI_MCASP_DITCSRB_REG 0x118
  74. /* Left(even TDM slot) User Data Register File */
  75. #define DAVINCI_MCASP_DITUDRA_REG 0x130
  76. /* Right(odd TDM Slot) User Data Register File */
  77. #define DAVINCI_MCASP_DITUDRB_REG 0x148
  78. /* Serializer n Control Register */
  79. #define DAVINCI_MCASP_XRSRCTL_BASE_REG 0x180
  80. #define DAVINCI_MCASP_XRSRCTL_REG(n) (DAVINCI_MCASP_XRSRCTL_BASE_REG + \
  81. (n << 2))
  82. /* Transmit Buffer for Serializer n */
  83. #define DAVINCI_MCASP_TXBUF_REG 0x200
  84. /* Receive Buffer for Serializer n */
  85. #define DAVINCI_MCASP_RXBUF_REG 0x280
  86. /* McASP FIFO Registers */
  87. #define DAVINCI_MCASP_WFIFOCTL (0x1010)
  88. #define DAVINCI_MCASP_WFIFOSTS (0x1014)
  89. #define DAVINCI_MCASP_RFIFOCTL (0x1018)
  90. #define DAVINCI_MCASP_RFIFOSTS (0x101C)
  91. /*
  92. * DAVINCI_MCASP_PWREMUMGT_REG - Power Down and Emulation Management
  93. * Register Bits
  94. */
  95. #define MCASP_FREE BIT(0)
  96. #define MCASP_SOFT BIT(1)
  97. /*
  98. * DAVINCI_MCASP_PFUNC_REG - Pin Function / GPIO Enable Register Bits
  99. */
  100. #define AXR(n) (1<<n)
  101. #define PFUNC_AMUTE BIT(25)
  102. #define ACLKX BIT(26)
  103. #define AHCLKX BIT(27)
  104. #define AFSX BIT(28)
  105. #define ACLKR BIT(29)
  106. #define AHCLKR BIT(30)
  107. #define AFSR BIT(31)
  108. /*
  109. * DAVINCI_MCASP_PDIR_REG - Pin Direction Register Bits
  110. */
  111. #define AXR(n) (1<<n)
  112. #define PDIR_AMUTE BIT(25)
  113. #define ACLKX BIT(26)
  114. #define AHCLKX BIT(27)
  115. #define AFSX BIT(28)
  116. #define ACLKR BIT(29)
  117. #define AHCLKR BIT(30)
  118. #define AFSR BIT(31)
  119. /*
  120. * DAVINCI_MCASP_TXDITCTL_REG - Transmit DIT Control Register Bits
  121. */
  122. #define DITEN BIT(0) /* Transmit DIT mode enable/disable */
  123. #define VA BIT(2)
  124. #define VB BIT(3)
  125. /*
  126. * DAVINCI_MCASP_TXFMT_REG - Transmit Bitstream Format Register Bits
  127. */
  128. #define TXROT(val) (val)
  129. #define TXSEL BIT(3)
  130. #define TXSSZ(val) (val<<4)
  131. #define TXPBIT(val) (val<<8)
  132. #define TXPAD(val) (val<<13)
  133. #define TXORD BIT(15)
  134. #define FSXDLY(val) (val<<16)
  135. /*
  136. * DAVINCI_MCASP_RXFMT_REG - Receive Bitstream Format Register Bits
  137. */
  138. #define RXROT(val) (val)
  139. #define RXSEL BIT(3)
  140. #define RXSSZ(val) (val<<4)
  141. #define RXPBIT(val) (val<<8)
  142. #define RXPAD(val) (val<<13)
  143. #define RXORD BIT(15)
  144. #define FSRDLY(val) (val<<16)
  145. /*
  146. * DAVINCI_MCASP_TXFMCTL_REG - Transmit Frame Control Register Bits
  147. */
  148. #define FSXPOL BIT(0)
  149. #define AFSXE BIT(1)
  150. #define FSXDUR BIT(4)
  151. #define FSXMOD(val) (val<<7)
  152. /*
  153. * DAVINCI_MCASP_RXFMCTL_REG - Receive Frame Control Register Bits
  154. */
  155. #define FSRPOL BIT(0)
  156. #define AFSRE BIT(1)
  157. #define FSRDUR BIT(4)
  158. #define FSRMOD(val) (val<<7)
  159. /*
  160. * DAVINCI_MCASP_ACLKXCTL_REG - Transmit Clock Control Register Bits
  161. */
  162. #define ACLKXDIV(val) (val)
  163. #define ACLKXE BIT(5)
  164. #define TX_ASYNC BIT(6)
  165. #define ACLKXPOL BIT(7)
  166. /*
  167. * DAVINCI_MCASP_ACLKRCTL_REG Receive Clock Control Register Bits
  168. */
  169. #define ACLKRDIV(val) (val)
  170. #define ACLKRE BIT(5)
  171. #define RX_ASYNC BIT(6)
  172. #define ACLKRPOL BIT(7)
  173. /*
  174. * DAVINCI_MCASP_AHCLKXCTL_REG - High Frequency Transmit Clock Control
  175. * Register Bits
  176. */
  177. #define AHCLKXDIV(val) (val)
  178. #define AHCLKXPOL BIT(14)
  179. #define AHCLKXE BIT(15)
  180. /*
  181. * DAVINCI_MCASP_AHCLKRCTL_REG - High Frequency Receive Clock Control
  182. * Register Bits
  183. */
  184. #define AHCLKRDIV(val) (val)
  185. #define AHCLKRPOL BIT(14)
  186. #define AHCLKRE BIT(15)
  187. /*
  188. * DAVINCI_MCASP_XRSRCTL_BASE_REG - Serializer Control Register Bits
  189. */
  190. #define MODE(val) (val)
  191. #define DISMOD (val)(val<<2)
  192. #define TXSTATE BIT(4)
  193. #define RXSTATE BIT(5)
  194. /*
  195. * DAVINCI_MCASP_LBCTL_REG - Loop Back Control Register Bits
  196. */
  197. #define LBEN BIT(0)
  198. #define LBORD BIT(1)
  199. #define LBGENMODE(val) (val<<2)
  200. /*
  201. * DAVINCI_MCASP_TXTDMSLOT_REG - Transmit TDM Slot Register configuration
  202. */
  203. #define TXTDMS(n) (1<<n)
  204. /*
  205. * DAVINCI_MCASP_RXTDMSLOT_REG - Receive TDM Slot Register configuration
  206. */
  207. #define RXTDMS(n) (1<<n)
  208. /*
  209. * DAVINCI_MCASP_GBLCTL_REG - Global Control Register Bits
  210. */
  211. #define RXCLKRST BIT(0) /* Receiver Clock Divider Reset */
  212. #define RXHCLKRST BIT(1) /* Receiver High Frequency Clock Divider */
  213. #define RXSERCLR BIT(2) /* Receiver Serializer Clear */
  214. #define RXSMRST BIT(3) /* Receiver State Machine Reset */
  215. #define RXFSRST BIT(4) /* Frame Sync Generator Reset */
  216. #define TXCLKRST BIT(8) /* Transmitter Clock Divider Reset */
  217. #define TXHCLKRST BIT(9) /* Transmitter High Frequency Clock Divider*/
  218. #define TXSERCLR BIT(10) /* Transmit Serializer Clear */
  219. #define TXSMRST BIT(11) /* Transmitter State Machine Reset */
  220. #define TXFSRST BIT(12) /* Frame Sync Generator Reset */
  221. /*
  222. * DAVINCI_MCASP_AMUTE_REG - Mute Control Register Bits
  223. */
  224. #define MUTENA(val) (val)
  225. #define MUTEINPOL BIT(2)
  226. #define MUTEINENA BIT(3)
  227. #define MUTEIN BIT(4)
  228. #define MUTER BIT(5)
  229. #define MUTEX BIT(6)
  230. #define MUTEFSR BIT(7)
  231. #define MUTEFSX BIT(8)
  232. #define MUTEBADCLKR BIT(9)
  233. #define MUTEBADCLKX BIT(10)
  234. #define MUTERXDMAERR BIT(11)
  235. #define MUTETXDMAERR BIT(12)
  236. /*
  237. * DAVINCI_MCASP_REVTCTL_REG - Receiver DMA Event Control Register bits
  238. */
  239. #define RXDATADMADIS BIT(0)
  240. /*
  241. * DAVINCI_MCASP_XEVTCTL_REG - Transmitter DMA Event Control Register bits
  242. */
  243. #define TXDATADMADIS BIT(0)
  244. /*
  245. * DAVINCI_MCASP_W[R]FIFOCTL - Write/Read FIFO Control Register bits
  246. */
  247. #define FIFO_ENABLE BIT(16)
  248. #define NUMEVT_MASK (0xFF << 8)
  249. #define NUMDMA_MASK (0xFF)
  250. #define DAVINCI_MCASP_NUM_SERIALIZER 16
  251. static inline void mcasp_set_bits(void __iomem *reg, u32 val)
  252. {
  253. __raw_writel(__raw_readl(reg) | val, reg);
  254. }
  255. static inline void mcasp_clr_bits(void __iomem *reg, u32 val)
  256. {
  257. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  258. }
  259. static inline void mcasp_mod_bits(void __iomem *reg, u32 val, u32 mask)
  260. {
  261. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  262. }
  263. static inline void mcasp_set_reg(void __iomem *reg, u32 val)
  264. {
  265. __raw_writel(val, reg);
  266. }
  267. static inline u32 mcasp_get_reg(void __iomem *reg)
  268. {
  269. return (unsigned int)__raw_readl(reg);
  270. }
  271. static inline void mcasp_set_ctl_reg(void __iomem *regs, u32 val)
  272. {
  273. int i = 0;
  274. mcasp_set_bits(regs, val);
  275. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  276. /* loop count is to avoid the lock-up */
  277. for (i = 0; i < 1000; i++) {
  278. if ((mcasp_get_reg(regs) & val) == val)
  279. break;
  280. }
  281. if (i == 1000 && ((mcasp_get_reg(regs) & val) != val))
  282. printk(KERN_ERR "GBLCTL write error\n");
  283. }
  284. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  285. struct snd_soc_dai *cpu_dai)
  286. {
  287. struct davinci_audio_dev *dev = cpu_dai->private_data;
  288. cpu_dai->dma_data = dev->dma_params[substream->stream];
  289. return 0;
  290. }
  291. static void mcasp_start_rx(struct davinci_audio_dev *dev)
  292. {
  293. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  294. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  295. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  296. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  297. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  298. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  299. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXBUF_REG, 0);
  300. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  301. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  302. }
  303. static void mcasp_start_tx(struct davinci_audio_dev *dev)
  304. {
  305. u8 offset = 0, i;
  306. u32 cnt;
  307. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  308. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  309. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  310. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  311. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  312. mcasp_set_ctl_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  313. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  314. for (i = 0; i < dev->num_serializer; i++) {
  315. if (dev->serial_dir[i] == TX_MODE) {
  316. offset = i;
  317. break;
  318. }
  319. }
  320. /* wait for TX ready */
  321. cnt = 0;
  322. while (!(mcasp_get_reg(dev->base + DAVINCI_MCASP_XRSRCTL_REG(offset)) &
  323. TXSTATE) && (cnt < 100000))
  324. cnt++;
  325. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXBUF_REG, 0);
  326. }
  327. static void davinci_mcasp_start(struct davinci_audio_dev *dev, int stream)
  328. {
  329. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  330. mcasp_start_tx(dev);
  331. else
  332. mcasp_start_rx(dev);
  333. /* enable FIFO */
  334. if (dev->txnumevt)
  335. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  336. if (dev->rxnumevt)
  337. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  338. }
  339. static void mcasp_stop_rx(struct davinci_audio_dev *dev)
  340. {
  341. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLR_REG, 0);
  342. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  343. }
  344. static void mcasp_stop_tx(struct davinci_audio_dev *dev)
  345. {
  346. mcasp_set_reg(dev->base + DAVINCI_MCASP_GBLCTLX_REG, 0);
  347. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  348. }
  349. static void davinci_mcasp_stop(struct davinci_audio_dev *dev, int stream)
  350. {
  351. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  352. mcasp_stop_tx(dev);
  353. else
  354. mcasp_stop_rx(dev);
  355. /* disable FIFO */
  356. if (dev->txnumevt)
  357. mcasp_clr_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  358. if (dev->rxnumevt)
  359. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  360. }
  361. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  362. unsigned int fmt)
  363. {
  364. struct davinci_audio_dev *dev = cpu_dai->private_data;
  365. void __iomem *base = dev->base;
  366. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  367. case SND_SOC_DAIFMT_CBS_CFS:
  368. /* codec is clock and frame slave */
  369. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  370. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  371. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  372. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  373. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x7 << 26));
  374. break;
  375. case SND_SOC_DAIFMT_CBM_CFS:
  376. /* codec is clock master and frame slave */
  377. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  378. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  379. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  380. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  381. mcasp_set_bits(base + DAVINCI_MCASP_PDIR_REG, (0x2d << 26));
  382. break;
  383. case SND_SOC_DAIFMT_CBM_CFM:
  384. /* codec is clock and frame master */
  385. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  386. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  387. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  388. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  389. mcasp_clr_bits(base + DAVINCI_MCASP_PDIR_REG, (0x3f << 26));
  390. break;
  391. default:
  392. return -EINVAL;
  393. }
  394. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  395. case SND_SOC_DAIFMT_IB_NF:
  396. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  397. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  398. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  399. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  400. break;
  401. case SND_SOC_DAIFMT_NB_IF:
  402. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  403. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  404. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  405. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  406. break;
  407. case SND_SOC_DAIFMT_IB_IF:
  408. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  409. mcasp_set_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  410. mcasp_set_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  411. mcasp_set_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  412. break;
  413. case SND_SOC_DAIFMT_NB_NF:
  414. mcasp_set_bits(base + DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  415. mcasp_clr_bits(base + DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  416. mcasp_clr_bits(base + DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  417. mcasp_clr_bits(base + DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  418. break;
  419. default:
  420. return -EINVAL;
  421. }
  422. return 0;
  423. }
  424. static int davinci_config_channel_size(struct davinci_audio_dev *dev,
  425. int channel_size)
  426. {
  427. u32 fmt = 0;
  428. u32 mask, rotate;
  429. switch (channel_size) {
  430. case DAVINCI_AUDIO_WORD_8:
  431. fmt = 0x03;
  432. rotate = 6;
  433. mask = 0x000000ff;
  434. break;
  435. case DAVINCI_AUDIO_WORD_12:
  436. fmt = 0x05;
  437. rotate = 5;
  438. mask = 0x00000fff;
  439. break;
  440. case DAVINCI_AUDIO_WORD_16:
  441. fmt = 0x07;
  442. rotate = 4;
  443. mask = 0x0000ffff;
  444. break;
  445. case DAVINCI_AUDIO_WORD_20:
  446. fmt = 0x09;
  447. rotate = 3;
  448. mask = 0x000fffff;
  449. break;
  450. case DAVINCI_AUDIO_WORD_24:
  451. fmt = 0x0B;
  452. rotate = 2;
  453. mask = 0x00ffffff;
  454. break;
  455. case DAVINCI_AUDIO_WORD_28:
  456. fmt = 0x0D;
  457. rotate = 1;
  458. mask = 0x0fffffff;
  459. break;
  460. case DAVINCI_AUDIO_WORD_32:
  461. fmt = 0x0F;
  462. rotate = 0;
  463. mask = 0xffffffff;
  464. break;
  465. default:
  466. return -EINVAL;
  467. }
  468. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG,
  469. RXSSZ(fmt), RXSSZ(0x0F));
  470. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  471. TXSSZ(fmt), TXSSZ(0x0F));
  472. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXROT(rotate),
  473. TXROT(7));
  474. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXROT(rotate),
  475. RXROT(7));
  476. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, mask);
  477. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXMASK_REG, mask);
  478. return 0;
  479. }
  480. static void davinci_hw_common_param(struct davinci_audio_dev *dev, int stream)
  481. {
  482. int i;
  483. u8 tx_ser = 0;
  484. u8 rx_ser = 0;
  485. /* Default configuration */
  486. mcasp_set_bits(dev->base + DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  487. /* All PINS as McASP */
  488. mcasp_set_reg(dev->base + DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  489. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  490. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  491. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG,
  492. TXDATADMADIS);
  493. } else {
  494. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  495. mcasp_clr_bits(dev->base + DAVINCI_MCASP_REVTCTL_REG,
  496. RXDATADMADIS);
  497. }
  498. for (i = 0; i < dev->num_serializer; i++) {
  499. mcasp_set_bits(dev->base + DAVINCI_MCASP_XRSRCTL_REG(i),
  500. dev->serial_dir[i]);
  501. if (dev->serial_dir[i] == TX_MODE) {
  502. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  503. AXR(i));
  504. tx_ser++;
  505. } else if (dev->serial_dir[i] == RX_MODE) {
  506. mcasp_clr_bits(dev->base + DAVINCI_MCASP_PDIR_REG,
  507. AXR(i));
  508. rx_ser++;
  509. }
  510. }
  511. if (dev->txnumevt && stream == SNDRV_PCM_STREAM_PLAYBACK) {
  512. if (dev->txnumevt * tx_ser > 64)
  513. dev->txnumevt = 1;
  514. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, tx_ser,
  515. NUMDMA_MASK);
  516. mcasp_mod_bits(dev->base + DAVINCI_MCASP_WFIFOCTL,
  517. ((dev->txnumevt * tx_ser) << 8), NUMEVT_MASK);
  518. mcasp_set_bits(dev->base + DAVINCI_MCASP_WFIFOCTL, FIFO_ENABLE);
  519. }
  520. if (dev->rxnumevt && stream == SNDRV_PCM_STREAM_CAPTURE) {
  521. if (dev->rxnumevt * rx_ser > 64)
  522. dev->rxnumevt = 1;
  523. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, rx_ser,
  524. NUMDMA_MASK);
  525. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RFIFOCTL,
  526. ((dev->rxnumevt * rx_ser) << 8), NUMEVT_MASK);
  527. mcasp_set_bits(dev->base + DAVINCI_MCASP_RFIFOCTL, FIFO_ENABLE);
  528. }
  529. }
  530. static void davinci_hw_param(struct davinci_audio_dev *dev, int stream)
  531. {
  532. int i, active_slots;
  533. u32 mask = 0;
  534. active_slots = (dev->tdm_slots > 31) ? 32 : dev->tdm_slots;
  535. for (i = 0; i < active_slots; i++)
  536. mask |= (1 << i);
  537. mcasp_clr_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  538. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  539. /* bit stream is MSB first with no delay */
  540. /* DSP_B mode */
  541. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG,
  542. AHCLKXE);
  543. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, mask);
  544. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG, TXORD);
  545. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  546. mcasp_mod_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  547. FSXMOD(dev->tdm_slots), FSXMOD(0x1FF));
  548. else
  549. printk(KERN_ERR "playback tdm slot %d not supported\n",
  550. dev->tdm_slots);
  551. mcasp_clr_bits(dev->base + DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  552. } else {
  553. /* bit stream is MSB first with no delay */
  554. /* DSP_B mode */
  555. mcasp_set_bits(dev->base + DAVINCI_MCASP_RXFMT_REG, RXORD);
  556. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKRCTL_REG,
  557. AHCLKRE);
  558. mcasp_set_reg(dev->base + DAVINCI_MCASP_RXTDM_REG, mask);
  559. if ((dev->tdm_slots >= 2) || (dev->tdm_slots <= 32))
  560. mcasp_mod_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG,
  561. FSRMOD(dev->tdm_slots), FSRMOD(0x1FF));
  562. else
  563. printk(KERN_ERR "capture tdm slot %d not supported\n",
  564. dev->tdm_slots);
  565. mcasp_clr_bits(dev->base + DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  566. }
  567. }
  568. /* S/PDIF */
  569. static void davinci_hw_dit_param(struct davinci_audio_dev *dev)
  570. {
  571. /* Set the PDIR for Serialiser as output */
  572. mcasp_set_bits(dev->base + DAVINCI_MCASP_PDIR_REG, AFSX);
  573. /* TXMASK for 24 bits */
  574. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXMASK_REG, 0x00FFFFFF);
  575. /* Set the TX format : 24 bit right rotation, 32 bit slot, Pad 0
  576. and LSB first */
  577. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXFMT_REG,
  578. TXROT(6) | TXSSZ(15));
  579. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  580. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXFMCTL_REG,
  581. AFSXE | FSXMOD(0x180));
  582. /* Set the TX tdm : for all the slots */
  583. mcasp_set_reg(dev->base + DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  584. /* Set the TX clock controls : div = 1 and internal */
  585. mcasp_set_bits(dev->base + DAVINCI_MCASP_ACLKXCTL_REG,
  586. ACLKXE | TX_ASYNC);
  587. mcasp_clr_bits(dev->base + DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  588. /* Only 44100 and 48000 are valid, both have the same setting */
  589. mcasp_set_bits(dev->base + DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXDIV(3));
  590. /* Enable the DIT */
  591. mcasp_set_bits(dev->base + DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  592. }
  593. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  594. struct snd_pcm_hw_params *params,
  595. struct snd_soc_dai *cpu_dai)
  596. {
  597. struct davinci_audio_dev *dev = cpu_dai->private_data;
  598. struct davinci_pcm_dma_params *dma_params =
  599. dev->dma_params[substream->stream];
  600. int word_length;
  601. u8 numevt;
  602. davinci_hw_common_param(dev, substream->stream);
  603. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  604. numevt = dev->txnumevt;
  605. else
  606. numevt = dev->rxnumevt;
  607. if (!numevt)
  608. numevt = 1;
  609. if (dev->op_mode == DAVINCI_MCASP_DIT_MODE)
  610. davinci_hw_dit_param(dev);
  611. else
  612. davinci_hw_param(dev, substream->stream);
  613. switch (params_format(params)) {
  614. case SNDRV_PCM_FORMAT_S8:
  615. dma_params->data_type = 1;
  616. word_length = DAVINCI_AUDIO_WORD_8;
  617. break;
  618. case SNDRV_PCM_FORMAT_S16_LE:
  619. dma_params->data_type = 2;
  620. word_length = DAVINCI_AUDIO_WORD_16;
  621. break;
  622. case SNDRV_PCM_FORMAT_S32_LE:
  623. dma_params->data_type = 4;
  624. word_length = DAVINCI_AUDIO_WORD_32;
  625. break;
  626. default:
  627. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  628. return -EINVAL;
  629. }
  630. if (dev->version == MCASP_VERSION_2) {
  631. dma_params->data_type *= numevt;
  632. dma_params->acnt = 4 * numevt;
  633. } else
  634. dma_params->acnt = dma_params->data_type;
  635. davinci_config_channel_size(dev, word_length);
  636. return 0;
  637. }
  638. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  639. int cmd, struct snd_soc_dai *cpu_dai)
  640. {
  641. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  642. struct davinci_audio_dev *dev = rtd->dai->cpu_dai->private_data;
  643. int ret = 0;
  644. switch (cmd) {
  645. case SNDRV_PCM_TRIGGER_START:
  646. case SNDRV_PCM_TRIGGER_RESUME:
  647. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  648. davinci_mcasp_start(dev, substream->stream);
  649. break;
  650. case SNDRV_PCM_TRIGGER_STOP:
  651. case SNDRV_PCM_TRIGGER_SUSPEND:
  652. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  653. davinci_mcasp_stop(dev, substream->stream);
  654. break;
  655. default:
  656. ret = -EINVAL;
  657. }
  658. return ret;
  659. }
  660. static struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  661. .startup = davinci_mcasp_startup,
  662. .trigger = davinci_mcasp_trigger,
  663. .hw_params = davinci_mcasp_hw_params,
  664. .set_fmt = davinci_mcasp_set_dai_fmt,
  665. };
  666. struct snd_soc_dai davinci_mcasp_dai[] = {
  667. {
  668. .name = "davinci-i2s",
  669. .id = 0,
  670. .playback = {
  671. .channels_min = 2,
  672. .channels_max = 2,
  673. .rates = DAVINCI_MCASP_RATES,
  674. .formats = SNDRV_PCM_FMTBIT_S8 |
  675. SNDRV_PCM_FMTBIT_S16_LE |
  676. SNDRV_PCM_FMTBIT_S32_LE,
  677. },
  678. .capture = {
  679. .channels_min = 2,
  680. .channels_max = 2,
  681. .rates = DAVINCI_MCASP_RATES,
  682. .formats = SNDRV_PCM_FMTBIT_S8 |
  683. SNDRV_PCM_FMTBIT_S16_LE |
  684. SNDRV_PCM_FMTBIT_S32_LE,
  685. },
  686. .ops = &davinci_mcasp_dai_ops,
  687. },
  688. {
  689. .name = "davinci-dit",
  690. .id = 1,
  691. .playback = {
  692. .channels_min = 1,
  693. .channels_max = 384,
  694. .rates = DAVINCI_MCASP_RATES,
  695. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  696. },
  697. .ops = &davinci_mcasp_dai_ops,
  698. },
  699. };
  700. EXPORT_SYMBOL_GPL(davinci_mcasp_dai);
  701. static int davinci_mcasp_probe(struct platform_device *pdev)
  702. {
  703. struct davinci_pcm_dma_params *dma_data;
  704. struct resource *mem, *ioarea, *res;
  705. struct snd_platform_data *pdata;
  706. struct davinci_audio_dev *dev;
  707. int count = 0;
  708. int ret = 0;
  709. dev = kzalloc(sizeof(struct davinci_audio_dev), GFP_KERNEL);
  710. if (!dev)
  711. return -ENOMEM;
  712. dma_data = kzalloc(sizeof(struct davinci_pcm_dma_params) * 2,
  713. GFP_KERNEL);
  714. if (!dma_data) {
  715. ret = -ENOMEM;
  716. goto err_release_dev;
  717. }
  718. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  719. if (!mem) {
  720. dev_err(&pdev->dev, "no mem resource?\n");
  721. ret = -ENODEV;
  722. goto err_release_data;
  723. }
  724. ioarea = request_mem_region(mem->start,
  725. (mem->end - mem->start) + 1, pdev->name);
  726. if (!ioarea) {
  727. dev_err(&pdev->dev, "Audio region already claimed\n");
  728. ret = -EBUSY;
  729. goto err_release_data;
  730. }
  731. pdata = pdev->dev.platform_data;
  732. dev->clk = clk_get(&pdev->dev, NULL);
  733. if (IS_ERR(dev->clk)) {
  734. ret = -ENODEV;
  735. goto err_release_region;
  736. }
  737. clk_enable(dev->clk);
  738. dev->base = (void __iomem *)IO_ADDRESS(mem->start);
  739. dev->op_mode = pdata->op_mode;
  740. dev->tdm_slots = pdata->tdm_slots;
  741. dev->num_serializer = pdata->num_serializer;
  742. dev->serial_dir = pdata->serial_dir;
  743. dev->codec_fmt = pdata->codec_fmt;
  744. dev->version = pdata->version;
  745. dev->txnumevt = pdata->txnumevt;
  746. dev->rxnumevt = pdata->rxnumevt;
  747. dma_data[count].name = "I2S PCM Stereo out";
  748. dma_data[count].eventq_no = pdata->eventq_no;
  749. dma_data[count].dma_addr = (dma_addr_t) (pdata->tx_dma_offset +
  750. io_v2p(dev->base));
  751. dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK] = &dma_data[count];
  752. /* first TX, then RX */
  753. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  754. if (!res) {
  755. dev_err(&pdev->dev, "no DMA resource\n");
  756. goto err_release_region;
  757. }
  758. dma_data[count].channel = res->start;
  759. count++;
  760. dma_data[count].name = "I2S PCM Stereo in";
  761. dma_data[count].eventq_no = pdata->eventq_no;
  762. dma_data[count].dma_addr = (dma_addr_t)(pdata->rx_dma_offset +
  763. io_v2p(dev->base));
  764. dev->dma_params[SNDRV_PCM_STREAM_CAPTURE] = &dma_data[count];
  765. res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  766. if (!res) {
  767. dev_err(&pdev->dev, "no DMA resource\n");
  768. goto err_release_region;
  769. }
  770. dma_data[count].channel = res->start;
  771. davinci_mcasp_dai[pdata->op_mode].private_data = dev;
  772. davinci_mcasp_dai[pdata->op_mode].dev = &pdev->dev;
  773. ret = snd_soc_register_dai(&davinci_mcasp_dai[pdata->op_mode]);
  774. if (ret != 0)
  775. goto err_release_region;
  776. return 0;
  777. err_release_region:
  778. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  779. err_release_data:
  780. kfree(dma_data);
  781. err_release_dev:
  782. kfree(dev);
  783. return ret;
  784. }
  785. static int davinci_mcasp_remove(struct platform_device *pdev)
  786. {
  787. struct snd_platform_data *pdata = pdev->dev.platform_data;
  788. struct davinci_pcm_dma_params *dma_data;
  789. struct davinci_audio_dev *dev;
  790. struct resource *mem;
  791. snd_soc_unregister_dai(&davinci_mcasp_dai[pdata->op_mode]);
  792. dev = davinci_mcasp_dai[pdata->op_mode].private_data;
  793. clk_disable(dev->clk);
  794. clk_put(dev->clk);
  795. dev->clk = NULL;
  796. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  797. release_mem_region(mem->start, (mem->end - mem->start) + 1);
  798. dma_data = dev->dma_params[SNDRV_PCM_STREAM_PLAYBACK];
  799. kfree(dma_data);
  800. kfree(dev);
  801. return 0;
  802. }
  803. static struct platform_driver davinci_mcasp_driver = {
  804. .probe = davinci_mcasp_probe,
  805. .remove = davinci_mcasp_remove,
  806. .driver = {
  807. .name = "davinci-mcasp",
  808. .owner = THIS_MODULE,
  809. },
  810. };
  811. static int __init davinci_mcasp_init(void)
  812. {
  813. return platform_driver_register(&davinci_mcasp_driver);
  814. }
  815. module_init(davinci_mcasp_init);
  816. static void __exit davinci_mcasp_exit(void)
  817. {
  818. platform_driver_unregister(&davinci_mcasp_driver);
  819. }
  820. module_exit(davinci_mcasp_exit);
  821. MODULE_AUTHOR("Steve Chen");
  822. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  823. MODULE_LICENSE("GPL");