pasemi_mac.c 27 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096
  1. /*
  2. * Copyright (C) 2006-2007 PA Semi, Inc
  3. *
  4. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/delay.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <asm/dma-mapping.h>
  28. #include <linux/in.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/ip.h>
  31. #include <linux/tcp.h>
  32. #include <net/checksum.h>
  33. #include <asm/irq.h>
  34. #include "pasemi_mac.h"
  35. /* TODO list
  36. *
  37. * - Get rid of pci_{read,write}_config(), map registers with ioremap
  38. * for performance
  39. * - PHY support
  40. * - Multicast support
  41. * - Large MTU support
  42. * - Other performance improvements
  43. */
  44. /* Must be a power of two */
  45. #define RX_RING_SIZE 512
  46. #define TX_RING_SIZE 512
  47. #define TX_DESC(mac, num) ((mac)->tx->desc[(num) & (TX_RING_SIZE-1)])
  48. #define TX_DESC_INFO(mac, num) ((mac)->tx->desc_info[(num) & (TX_RING_SIZE-1)])
  49. #define RX_DESC(mac, num) ((mac)->rx->desc[(num) & (RX_RING_SIZE-1)])
  50. #define RX_DESC_INFO(mac, num) ((mac)->rx->desc_info[(num) & (RX_RING_SIZE-1)])
  51. #define RX_BUFF(mac, num) ((mac)->rx->buffers[(num) & (RX_RING_SIZE-1)])
  52. #define BUF_SIZE 1646 /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  53. /* XXXOJN these should come out of the device tree some day */
  54. #define PAS_DMA_CAP_BASE 0xe00d0040
  55. #define PAS_DMA_CAP_SIZE 0x100
  56. #define PAS_DMA_COM_BASE 0xe00d0100
  57. #define PAS_DMA_COM_SIZE 0x100
  58. static struct pasdma_status *dma_status;
  59. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  60. {
  61. struct pci_dev *pdev = mac->pdev;
  62. struct device_node *dn = pci_device_to_OF_node(pdev);
  63. const u8 *maddr;
  64. u8 addr[6];
  65. if (!dn) {
  66. dev_dbg(&pdev->dev,
  67. "No device node for mac, not configuring\n");
  68. return -ENOENT;
  69. }
  70. maddr = get_property(dn, "mac-address", NULL);
  71. if (maddr == NULL) {
  72. dev_warn(&pdev->dev,
  73. "no mac address in device tree, not configuring\n");
  74. return -ENOENT;
  75. }
  76. if (sscanf(maddr, "%hhx:%hhx:%hhx:%hhx:%hhx:%hhx", &addr[0],
  77. &addr[1], &addr[2], &addr[3], &addr[4], &addr[5]) != 6) {
  78. dev_warn(&pdev->dev,
  79. "can't parse mac address, not configuring\n");
  80. return -EINVAL;
  81. }
  82. memcpy(mac->mac_addr, addr, sizeof(addr));
  83. return 0;
  84. }
  85. static int pasemi_mac_setup_rx_resources(struct net_device *dev)
  86. {
  87. struct pasemi_mac_rxring *ring;
  88. struct pasemi_mac *mac = netdev_priv(dev);
  89. int chan_id = mac->dma_rxch;
  90. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  91. if (!ring)
  92. goto out_ring;
  93. spin_lock_init(&ring->lock);
  94. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  95. RX_RING_SIZE, GFP_KERNEL);
  96. if (!ring->desc_info)
  97. goto out_desc_info;
  98. /* Allocate descriptors */
  99. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  100. RX_RING_SIZE *
  101. sizeof(struct pas_dma_xct_descr),
  102. &ring->dma, GFP_KERNEL);
  103. if (!ring->desc)
  104. goto out_desc;
  105. memset(ring->desc, 0, RX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  106. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  107. RX_RING_SIZE * sizeof(u64),
  108. &ring->buf_dma, GFP_KERNEL);
  109. if (!ring->buffers)
  110. goto out_buffers;
  111. memset(ring->buffers, 0, RX_RING_SIZE * sizeof(u64));
  112. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEL(chan_id),
  113. PAS_DMA_RXCHAN_BASEL_BRBL(ring->dma));
  114. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_BASEU(chan_id),
  115. PAS_DMA_RXCHAN_BASEU_BRBH(ring->dma >> 32) |
  116. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 2));
  117. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXCHAN_CFG(chan_id),
  118. PAS_DMA_RXCHAN_CFG_HBU(1));
  119. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEL(mac->dma_if),
  120. PAS_DMA_RXINT_BASEL_BRBL(__pa(ring->buffers)));
  121. pci_write_config_dword(mac->dma_pdev, PAS_DMA_RXINT_BASEU(mac->dma_if),
  122. PAS_DMA_RXINT_BASEU_BRBH(__pa(ring->buffers) >> 32) |
  123. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  124. ring->next_to_fill = 0;
  125. ring->next_to_clean = 0;
  126. snprintf(ring->irq_name, sizeof(ring->irq_name),
  127. "%s rx", dev->name);
  128. mac->rx = ring;
  129. return 0;
  130. out_buffers:
  131. dma_free_coherent(&mac->dma_pdev->dev,
  132. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  133. mac->rx->desc, mac->rx->dma);
  134. out_desc:
  135. kfree(ring->desc_info);
  136. out_desc_info:
  137. kfree(ring);
  138. out_ring:
  139. return -ENOMEM;
  140. }
  141. static int pasemi_mac_setup_tx_resources(struct net_device *dev)
  142. {
  143. struct pasemi_mac *mac = netdev_priv(dev);
  144. u32 val;
  145. int chan_id = mac->dma_txch;
  146. struct pasemi_mac_txring *ring;
  147. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  148. if (!ring)
  149. goto out_ring;
  150. spin_lock_init(&ring->lock);
  151. ring->desc_info = kzalloc(sizeof(struct pasemi_mac_buffer) *
  152. TX_RING_SIZE, GFP_KERNEL);
  153. if (!ring->desc_info)
  154. goto out_desc_info;
  155. /* Allocate descriptors */
  156. ring->desc = dma_alloc_coherent(&mac->dma_pdev->dev,
  157. TX_RING_SIZE *
  158. sizeof(struct pas_dma_xct_descr),
  159. &ring->dma, GFP_KERNEL);
  160. if (!ring->desc)
  161. goto out_desc;
  162. memset(ring->desc, 0, TX_RING_SIZE * sizeof(struct pas_dma_xct_descr));
  163. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEL(chan_id),
  164. PAS_DMA_TXCHAN_BASEL_BRBL(ring->dma));
  165. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->dma >> 32);
  166. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 2);
  167. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_BASEU(chan_id), val);
  168. pci_write_config_dword(mac->dma_pdev, PAS_DMA_TXCHAN_CFG(chan_id),
  169. PAS_DMA_TXCHAN_CFG_TY_IFACE |
  170. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  171. PAS_DMA_TXCHAN_CFG_UP |
  172. PAS_DMA_TXCHAN_CFG_WT(2));
  173. ring->next_to_use = 0;
  174. ring->next_to_clean = 0;
  175. snprintf(ring->irq_name, sizeof(ring->irq_name),
  176. "%s tx", dev->name);
  177. mac->tx = ring;
  178. return 0;
  179. out_desc:
  180. kfree(ring->desc_info);
  181. out_desc_info:
  182. kfree(ring);
  183. out_ring:
  184. return -ENOMEM;
  185. }
  186. static void pasemi_mac_free_tx_resources(struct net_device *dev)
  187. {
  188. struct pasemi_mac *mac = netdev_priv(dev);
  189. unsigned int i;
  190. struct pasemi_mac_buffer *info;
  191. struct pas_dma_xct_descr *dp;
  192. for (i = 0; i < TX_RING_SIZE; i++) {
  193. info = &TX_DESC_INFO(mac, i);
  194. dp = &TX_DESC(mac, i);
  195. if (info->dma) {
  196. if (info->skb) {
  197. pci_unmap_single(mac->dma_pdev,
  198. info->dma,
  199. info->skb->len,
  200. PCI_DMA_TODEVICE);
  201. dev_kfree_skb_any(info->skb);
  202. }
  203. info->dma = 0;
  204. info->skb = NULL;
  205. dp->mactx = 0;
  206. dp->ptr = 0;
  207. }
  208. }
  209. dma_free_coherent(&mac->dma_pdev->dev,
  210. TX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  211. mac->tx->desc, mac->tx->dma);
  212. kfree(mac->tx->desc_info);
  213. kfree(mac->tx);
  214. mac->tx = NULL;
  215. }
  216. static void pasemi_mac_free_rx_resources(struct net_device *dev)
  217. {
  218. struct pasemi_mac *mac = netdev_priv(dev);
  219. unsigned int i;
  220. struct pasemi_mac_buffer *info;
  221. struct pas_dma_xct_descr *dp;
  222. for (i = 0; i < RX_RING_SIZE; i++) {
  223. info = &RX_DESC_INFO(mac, i);
  224. dp = &RX_DESC(mac, i);
  225. if (info->skb) {
  226. if (info->dma) {
  227. pci_unmap_single(mac->dma_pdev,
  228. info->dma,
  229. info->skb->len,
  230. PCI_DMA_FROMDEVICE);
  231. dev_kfree_skb_any(info->skb);
  232. }
  233. info->dma = 0;
  234. info->skb = NULL;
  235. dp->macrx = 0;
  236. dp->ptr = 0;
  237. }
  238. }
  239. dma_free_coherent(&mac->dma_pdev->dev,
  240. RX_RING_SIZE * sizeof(struct pas_dma_xct_descr),
  241. mac->rx->desc, mac->rx->dma);
  242. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  243. mac->rx->buffers, mac->rx->buf_dma);
  244. kfree(mac->rx->desc_info);
  245. kfree(mac->rx);
  246. mac->rx = NULL;
  247. }
  248. static void pasemi_mac_replenish_rx_ring(struct net_device *dev)
  249. {
  250. struct pasemi_mac *mac = netdev_priv(dev);
  251. unsigned int i;
  252. int start = mac->rx->next_to_fill;
  253. unsigned int count;
  254. count = (mac->rx->next_to_clean + RX_RING_SIZE -
  255. mac->rx->next_to_fill) & (RX_RING_SIZE - 1);
  256. /* Check to see if we're doing first-time setup */
  257. if (unlikely(mac->rx->next_to_clean == 0 && mac->rx->next_to_fill == 0))
  258. count = RX_RING_SIZE;
  259. if (count <= 0)
  260. return;
  261. for (i = start; i < start + count; i++) {
  262. struct pasemi_mac_buffer *info = &RX_DESC_INFO(mac, i);
  263. u64 *buff = &RX_BUFF(mac, i);
  264. struct sk_buff *skb;
  265. dma_addr_t dma;
  266. /* skb might still be in there for recycle on short receives */
  267. if (info->skb)
  268. skb = info->skb;
  269. else
  270. skb = dev_alloc_skb(BUF_SIZE);
  271. if (unlikely(!skb))
  272. break;
  273. dma = pci_map_single(mac->dma_pdev, skb->data, skb->len,
  274. PCI_DMA_FROMDEVICE);
  275. if (dma_mapping_error(dma)) {
  276. dev_kfree_skb_irq(info->skb);
  277. count = i - start;
  278. break;
  279. }
  280. info->skb = skb;
  281. info->dma = dma;
  282. *buff = XCT_RXB_LEN(BUF_SIZE) | XCT_RXB_ADDR(dma);
  283. }
  284. wmb();
  285. pci_write_config_dword(mac->dma_pdev,
  286. PAS_DMA_RXCHAN_INCR(mac->dma_rxch),
  287. count);
  288. pci_write_config_dword(mac->dma_pdev,
  289. PAS_DMA_RXINT_INCR(mac->dma_if),
  290. count);
  291. mac->rx->next_to_fill += count;
  292. }
  293. static void pasemi_mac_restart_rx_intr(struct pasemi_mac *mac)
  294. {
  295. unsigned int reg, stat;
  296. /* Re-enable packet count interrupts: finally
  297. * ack the packet count interrupt we got in rx_intr.
  298. */
  299. pci_read_config_dword(mac->iob_pdev,
  300. PAS_IOB_DMA_RXCH_STAT(mac->dma_rxch),
  301. &stat);
  302. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(stat & PAS_IOB_DMA_RXCH_STAT_CNTDEL_M)
  303. | PAS_IOB_DMA_RXCH_RESET_PINTC;
  304. pci_write_config_dword(mac->iob_pdev,
  305. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch),
  306. reg);
  307. }
  308. static void pasemi_mac_restart_tx_intr(struct pasemi_mac *mac)
  309. {
  310. unsigned int reg, stat;
  311. /* Re-enable packet count interrupts */
  312. pci_read_config_dword(mac->iob_pdev,
  313. PAS_IOB_DMA_TXCH_STAT(mac->dma_txch), &stat);
  314. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(stat & PAS_IOB_DMA_TXCH_STAT_CNTDEL_M)
  315. | PAS_IOB_DMA_TXCH_RESET_PINTC;
  316. pci_write_config_dword(mac->iob_pdev,
  317. PAS_IOB_DMA_TXCH_RESET(mac->dma_txch), reg);
  318. }
  319. static int pasemi_mac_clean_rx(struct pasemi_mac *mac, int limit)
  320. {
  321. unsigned int i;
  322. int start, count;
  323. spin_lock(&mac->rx->lock);
  324. start = mac->rx->next_to_clean;
  325. count = 0;
  326. for (i = start; i < (start + RX_RING_SIZE) && count < limit; i++) {
  327. struct pas_dma_xct_descr *dp;
  328. struct pasemi_mac_buffer *info;
  329. struct sk_buff *skb;
  330. unsigned int j, len;
  331. dma_addr_t dma;
  332. rmb();
  333. dp = &RX_DESC(mac, i);
  334. if (!(dp->macrx & XCT_MACRX_O))
  335. break;
  336. count++;
  337. info = NULL;
  338. /* We have to scan for our skb since there's no way
  339. * to back-map them from the descriptor, and if we
  340. * have several receive channels then they might not
  341. * show up in the same order as they were put on the
  342. * interface ring.
  343. */
  344. dma = (dp->ptr & XCT_PTR_ADDR_M);
  345. for (j = start; j < (start + RX_RING_SIZE); j++) {
  346. info = &RX_DESC_INFO(mac, j);
  347. if (info->dma == dma)
  348. break;
  349. }
  350. BUG_ON(!info);
  351. BUG_ON(info->dma != dma);
  352. skb = info->skb;
  353. pci_unmap_single(mac->dma_pdev, info->dma, info->skb->len,
  354. PCI_DMA_FROMDEVICE);
  355. info->dma = 0;
  356. len = (dp->macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  357. if (len < 256) {
  358. struct sk_buff *new_skb =
  359. netdev_alloc_skb(mac->netdev, len + NET_IP_ALIGN);
  360. if (new_skb) {
  361. skb_reserve(new_skb, NET_IP_ALIGN);
  362. memcpy(new_skb->data - NET_IP_ALIGN,
  363. skb->data - NET_IP_ALIGN,
  364. len + NET_IP_ALIGN);
  365. /* save the skb in buffer_info as good */
  366. skb = new_skb;
  367. }
  368. /* else just continue with the old one */
  369. } else
  370. info->skb = NULL;
  371. skb_put(skb, len);
  372. skb->protocol = eth_type_trans(skb, mac->netdev);
  373. if ((dp->macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK) {
  374. skb->ip_summed = CHECKSUM_COMPLETE;
  375. skb->csum = (dp->macrx & XCT_MACRX_CSUM_M) >>
  376. XCT_MACRX_CSUM_S;
  377. } else
  378. skb->ip_summed = CHECKSUM_NONE;
  379. mac->stats.rx_bytes += len;
  380. mac->stats.rx_packets++;
  381. netif_receive_skb(skb);
  382. info->dma = 0;
  383. info->skb = NULL;
  384. dp->ptr = 0;
  385. dp->macrx = 0;
  386. }
  387. mac->rx->next_to_clean += count;
  388. pasemi_mac_replenish_rx_ring(mac->netdev);
  389. spin_unlock(&mac->rx->lock);
  390. return count;
  391. }
  392. static int pasemi_mac_clean_tx(struct pasemi_mac *mac)
  393. {
  394. int i;
  395. struct pasemi_mac_buffer *info;
  396. struct pas_dma_xct_descr *dp;
  397. int start, count;
  398. int flags;
  399. spin_lock_irqsave(&mac->tx->lock, flags);
  400. start = mac->tx->next_to_clean;
  401. count = 0;
  402. for (i = start; i < mac->tx->next_to_use; i++) {
  403. dp = &TX_DESC(mac, i);
  404. if (!dp || (dp->mactx & XCT_MACTX_O))
  405. break;
  406. count++;
  407. info = &TX_DESC_INFO(mac, i);
  408. pci_unmap_single(mac->dma_pdev, info->dma,
  409. info->skb->len, PCI_DMA_TODEVICE);
  410. dev_kfree_skb_irq(info->skb);
  411. info->skb = NULL;
  412. info->dma = 0;
  413. dp->mactx = 0;
  414. dp->ptr = 0;
  415. }
  416. mac->tx->next_to_clean += count;
  417. spin_unlock_irqrestore(&mac->tx->lock, flags);
  418. netif_wake_queue(mac->netdev);
  419. return count;
  420. }
  421. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  422. {
  423. struct net_device *dev = data;
  424. struct pasemi_mac *mac = netdev_priv(dev);
  425. unsigned int reg;
  426. if (!(*mac->rx_status & PAS_STATUS_CAUSE_M))
  427. return IRQ_NONE;
  428. if (*mac->rx_status & PAS_STATUS_ERROR)
  429. printk("rx_status reported error\n");
  430. /* Don't reset packet count so it won't fire again but clear
  431. * all others.
  432. */
  433. pci_read_config_dword(mac->dma_pdev, PAS_DMA_RXINT_RCMDSTA(mac->dma_if), &reg);
  434. reg = 0;
  435. if (*mac->rx_status & PAS_STATUS_SOFT)
  436. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  437. if (*mac->rx_status & PAS_STATUS_ERROR)
  438. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  439. if (*mac->rx_status & PAS_STATUS_TIMER)
  440. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  441. netif_rx_schedule(dev);
  442. pci_write_config_dword(mac->iob_pdev,
  443. PAS_IOB_DMA_RXCH_RESET(mac->dma_rxch), reg);
  444. return IRQ_HANDLED;
  445. }
  446. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  447. {
  448. struct net_device *dev = data;
  449. struct pasemi_mac *mac = netdev_priv(dev);
  450. unsigned int reg;
  451. if (!(*mac->tx_status & PAS_STATUS_CAUSE_M))
  452. return IRQ_NONE;
  453. pasemi_mac_clean_tx(mac);
  454. reg = PAS_IOB_DMA_TXCH_RESET_PINTC;
  455. if (*mac->tx_status & PAS_STATUS_SOFT)
  456. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  457. if (*mac->tx_status & PAS_STATUS_ERROR)
  458. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  459. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_RESET(mac->dma_txch),
  460. reg);
  461. return IRQ_HANDLED;
  462. }
  463. static int pasemi_mac_open(struct net_device *dev)
  464. {
  465. struct pasemi_mac *mac = netdev_priv(dev);
  466. int base_irq;
  467. unsigned int flags;
  468. int ret;
  469. /* enable rx section */
  470. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_RXCMD,
  471. PAS_DMA_COM_RXCMD_EN);
  472. /* enable tx section */
  473. pci_write_config_dword(mac->dma_pdev, PAS_DMA_COM_TXCMD,
  474. PAS_DMA_COM_TXCMD_EN);
  475. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  476. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  477. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  478. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_TXP, flags);
  479. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PE |
  480. PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  481. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  482. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_RXCH_CFG(mac->dma_rxch),
  483. PAS_IOB_DMA_RXCH_CFG_CNTTH(1));
  484. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_TXCH_CFG(mac->dma_txch),
  485. PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
  486. /* Clear out any residual packet count state from firmware */
  487. pasemi_mac_restart_rx_intr(mac);
  488. pasemi_mac_restart_tx_intr(mac);
  489. /* 0xffffff is max value, about 16ms */
  490. pci_write_config_dword(mac->iob_pdev, PAS_IOB_DMA_COM_TIMEOUTCFG,
  491. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0xffffff));
  492. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  493. ret = pasemi_mac_setup_rx_resources(dev);
  494. if (ret)
  495. goto out_rx_resources;
  496. ret = pasemi_mac_setup_tx_resources(dev);
  497. if (ret)
  498. goto out_tx_resources;
  499. pci_write_config_dword(mac->pdev, PAS_MAC_IPC_CHNL,
  500. PAS_MAC_IPC_CHNL_DCHNO(mac->dma_rxch) |
  501. PAS_MAC_IPC_CHNL_BCH(mac->dma_rxch));
  502. /* enable rx if */
  503. pci_write_config_dword(mac->dma_pdev,
  504. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  505. PAS_DMA_RXINT_RCMDSTA_EN);
  506. /* enable rx channel */
  507. pci_write_config_dword(mac->dma_pdev,
  508. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  509. PAS_DMA_RXCHAN_CCMDSTA_EN |
  510. PAS_DMA_RXCHAN_CCMDSTA_DU);
  511. /* enable tx channel */
  512. pci_write_config_dword(mac->dma_pdev,
  513. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  514. PAS_DMA_TXCHAN_TCMDSTA_EN);
  515. pasemi_mac_replenish_rx_ring(dev);
  516. netif_start_queue(dev);
  517. netif_poll_enable(dev);
  518. /* Interrupts are a bit different for our DMA controller: While
  519. * it's got one a regular PCI device header, the interrupt there
  520. * is really the base of the range it's using. Each tx and rx
  521. * channel has it's own interrupt source.
  522. */
  523. base_irq = virq_to_hw(mac->dma_pdev->irq);
  524. mac->tx_irq = irq_create_mapping(NULL, base_irq + mac->dma_txch);
  525. mac->rx_irq = irq_create_mapping(NULL, base_irq + 20 + mac->dma_txch);
  526. ret = request_irq(mac->tx_irq, &pasemi_mac_tx_intr, IRQF_DISABLED,
  527. mac->tx->irq_name, dev);
  528. if (ret) {
  529. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  530. base_irq + mac->dma_txch, ret);
  531. goto out_tx_int;
  532. }
  533. ret = request_irq(mac->rx_irq, &pasemi_mac_rx_intr, IRQF_DISABLED,
  534. mac->rx->irq_name, dev);
  535. if (ret) {
  536. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  537. base_irq + 20 + mac->dma_rxch, ret);
  538. goto out_rx_int;
  539. }
  540. return 0;
  541. out_rx_int:
  542. free_irq(mac->tx_irq, dev);
  543. out_tx_int:
  544. netif_poll_disable(dev);
  545. netif_stop_queue(dev);
  546. pasemi_mac_free_tx_resources(dev);
  547. out_tx_resources:
  548. pasemi_mac_free_rx_resources(dev);
  549. out_rx_resources:
  550. return ret;
  551. }
  552. #define MAX_RETRIES 5000
  553. static int pasemi_mac_close(struct net_device *dev)
  554. {
  555. struct pasemi_mac *mac = netdev_priv(dev);
  556. unsigned int stat;
  557. int retries;
  558. netif_stop_queue(dev);
  559. /* Clean out any pending buffers */
  560. pasemi_mac_clean_tx(mac);
  561. pasemi_mac_clean_rx(mac, RX_RING_SIZE);
  562. /* Disable interface */
  563. pci_write_config_dword(mac->dma_pdev,
  564. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  565. PAS_DMA_TXCHAN_TCMDSTA_ST);
  566. pci_write_config_dword(mac->dma_pdev,
  567. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  568. PAS_DMA_RXINT_RCMDSTA_ST);
  569. pci_write_config_dword(mac->dma_pdev,
  570. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  571. PAS_DMA_RXCHAN_CCMDSTA_ST);
  572. for (retries = 0; retries < MAX_RETRIES; retries++) {
  573. pci_read_config_dword(mac->dma_pdev,
  574. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch),
  575. &stat);
  576. if (!(stat & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  577. break;
  578. cond_resched();
  579. }
  580. if (stat & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  581. dev_err(&mac->dma_pdev->dev, "Failed to stop tx channel\n");
  582. for (retries = 0; retries < MAX_RETRIES; retries++) {
  583. pci_read_config_dword(mac->dma_pdev,
  584. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch),
  585. &stat);
  586. if (!(stat & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  587. break;
  588. cond_resched();
  589. }
  590. if (stat & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  591. dev_err(&mac->dma_pdev->dev, "Failed to stop rx channel\n");
  592. for (retries = 0; retries < MAX_RETRIES; retries++) {
  593. pci_read_config_dword(mac->dma_pdev,
  594. PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  595. &stat);
  596. if (!(stat & PAS_DMA_RXINT_RCMDSTA_ACT))
  597. break;
  598. cond_resched();
  599. }
  600. if (stat & PAS_DMA_RXINT_RCMDSTA_ACT)
  601. dev_err(&mac->dma_pdev->dev, "Failed to stop rx interface\n");
  602. /* Then, disable the channel. This must be done separately from
  603. * stopping, since you can't disable when active.
  604. */
  605. pci_write_config_dword(mac->dma_pdev,
  606. PAS_DMA_TXCHAN_TCMDSTA(mac->dma_txch), 0);
  607. pci_write_config_dword(mac->dma_pdev,
  608. PAS_DMA_RXCHAN_CCMDSTA(mac->dma_rxch), 0);
  609. pci_write_config_dword(mac->dma_pdev,
  610. PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  611. free_irq(mac->tx_irq, dev);
  612. free_irq(mac->rx_irq, dev);
  613. /* Free resources */
  614. pasemi_mac_free_rx_resources(dev);
  615. pasemi_mac_free_tx_resources(dev);
  616. return 0;
  617. }
  618. static int pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  619. {
  620. struct pasemi_mac *mac = netdev_priv(dev);
  621. struct pasemi_mac_txring *txring;
  622. struct pasemi_mac_buffer *info;
  623. struct pas_dma_xct_descr *dp;
  624. u64 dflags;
  625. dma_addr_t map;
  626. int flags;
  627. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_SS | XCT_MACTX_CRC_PAD;
  628. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  629. const unsigned char *nh = skb_network_header(skb);
  630. switch (ip_hdr(skb)->protocol) {
  631. case IPPROTO_TCP:
  632. dflags |= XCT_MACTX_CSUM_TCP;
  633. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  634. dflags |= XCT_MACTX_IPO(nh - skb->data);
  635. break;
  636. case IPPROTO_UDP:
  637. dflags |= XCT_MACTX_CSUM_UDP;
  638. dflags |= XCT_MACTX_IPH(skb_network_header_len(skb) >> 2);
  639. dflags |= XCT_MACTX_IPO(nh - skb->data);
  640. break;
  641. }
  642. }
  643. map = pci_map_single(mac->dma_pdev, skb->data, skb->len, PCI_DMA_TODEVICE);
  644. if (dma_mapping_error(map))
  645. return NETDEV_TX_BUSY;
  646. txring = mac->tx;
  647. spin_lock_irqsave(&txring->lock, flags);
  648. if (txring->next_to_clean - txring->next_to_use == TX_RING_SIZE) {
  649. spin_unlock_irqrestore(&txring->lock, flags);
  650. pasemi_mac_clean_tx(mac);
  651. spin_lock_irqsave(&txring->lock, flags);
  652. if (txring->next_to_clean - txring->next_to_use ==
  653. TX_RING_SIZE) {
  654. /* Still no room -- stop the queue and wait for tx
  655. * intr when there's room.
  656. */
  657. netif_stop_queue(dev);
  658. goto out_err;
  659. }
  660. }
  661. dp = &TX_DESC(mac, txring->next_to_use);
  662. info = &TX_DESC_INFO(mac, txring->next_to_use);
  663. dp->mactx = dflags | XCT_MACTX_LLEN(skb->len);
  664. dp->ptr = XCT_PTR_LEN(skb->len) | XCT_PTR_ADDR(map);
  665. info->dma = map;
  666. info->skb = skb;
  667. txring->next_to_use++;
  668. mac->stats.tx_packets++;
  669. mac->stats.tx_bytes += skb->len;
  670. spin_unlock_irqrestore(&txring->lock, flags);
  671. pci_write_config_dword(mac->dma_pdev,
  672. PAS_DMA_TXCHAN_INCR(mac->dma_txch), 1);
  673. return NETDEV_TX_OK;
  674. out_err:
  675. spin_unlock_irqrestore(&txring->lock, flags);
  676. pci_unmap_single(mac->dma_pdev, map, skb->len, PCI_DMA_TODEVICE);
  677. return NETDEV_TX_BUSY;
  678. }
  679. static struct net_device_stats *pasemi_mac_get_stats(struct net_device *dev)
  680. {
  681. struct pasemi_mac *mac = netdev_priv(dev);
  682. return &mac->stats;
  683. }
  684. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  685. {
  686. struct pasemi_mac *mac = netdev_priv(dev);
  687. unsigned int flags;
  688. pci_read_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, &flags);
  689. /* Set promiscuous */
  690. if (dev->flags & IFF_PROMISC)
  691. flags |= PAS_MAC_CFG_PCFG_PR;
  692. else
  693. flags &= ~PAS_MAC_CFG_PCFG_PR;
  694. pci_write_config_dword(mac->pdev, PAS_MAC_CFG_PCFG, flags);
  695. }
  696. static int pasemi_mac_poll(struct net_device *dev, int *budget)
  697. {
  698. int pkts, limit = min(*budget, dev->quota);
  699. struct pasemi_mac *mac = netdev_priv(dev);
  700. pkts = pasemi_mac_clean_rx(mac, limit);
  701. if (pkts < limit) {
  702. /* all done, no more packets present */
  703. netif_rx_complete(dev);
  704. pasemi_mac_restart_rx_intr(mac);
  705. return 0;
  706. } else {
  707. /* used up our quantum, so reschedule */
  708. dev->quota -= pkts;
  709. *budget -= pkts;
  710. return 1;
  711. }
  712. }
  713. static int __devinit
  714. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  715. {
  716. static int index = 0;
  717. struct net_device *dev;
  718. struct pasemi_mac *mac;
  719. int err;
  720. err = pci_enable_device(pdev);
  721. if (err)
  722. return err;
  723. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  724. if (dev == NULL) {
  725. dev_err(&pdev->dev,
  726. "pasemi_mac: Could not allocate ethernet device.\n");
  727. err = -ENOMEM;
  728. goto out_disable_device;
  729. }
  730. SET_MODULE_OWNER(dev);
  731. pci_set_drvdata(pdev, dev);
  732. SET_NETDEV_DEV(dev, &pdev->dev);
  733. mac = netdev_priv(dev);
  734. mac->pdev = pdev;
  735. mac->netdev = dev;
  736. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  737. if (!mac->dma_pdev) {
  738. dev_err(&pdev->dev, "Can't find DMA Controller\n");
  739. err = -ENODEV;
  740. goto out_free_netdev;
  741. }
  742. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  743. if (!mac->iob_pdev) {
  744. dev_err(&pdev->dev, "Can't find I/O Bridge\n");
  745. err = -ENODEV;
  746. goto out_put_dma_pdev;
  747. }
  748. /* These should come out of the device tree eventually */
  749. mac->dma_txch = index;
  750. mac->dma_rxch = index;
  751. /* We probe GMAC before XAUI, but the DMA interfaces are
  752. * in XAUI, GMAC order.
  753. */
  754. if (index < 4)
  755. mac->dma_if = index + 2;
  756. else
  757. mac->dma_if = index - 4;
  758. index++;
  759. switch (pdev->device) {
  760. case 0xa005:
  761. mac->type = MAC_TYPE_GMAC;
  762. break;
  763. case 0xa006:
  764. mac->type = MAC_TYPE_XAUI;
  765. break;
  766. default:
  767. err = -ENODEV;
  768. goto out;
  769. }
  770. /* get mac addr from device tree */
  771. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  772. err = -ENODEV;
  773. goto out;
  774. }
  775. memcpy(dev->dev_addr, mac->mac_addr, sizeof(mac->mac_addr));
  776. dev->open = pasemi_mac_open;
  777. dev->stop = pasemi_mac_close;
  778. dev->hard_start_xmit = pasemi_mac_start_tx;
  779. dev->get_stats = pasemi_mac_get_stats;
  780. dev->set_multicast_list = pasemi_mac_set_rx_mode;
  781. dev->weight = 64;
  782. dev->poll = pasemi_mac_poll;
  783. dev->features = NETIF_F_HW_CSUM;
  784. /* The dma status structure is located in the I/O bridge, and
  785. * is cache coherent.
  786. */
  787. if (!dma_status)
  788. /* XXXOJN This should come from the device tree */
  789. dma_status = __ioremap(0xfd800000, 0x1000, 0);
  790. mac->rx_status = &dma_status->rx_sta[mac->dma_rxch];
  791. mac->tx_status = &dma_status->tx_sta[mac->dma_txch];
  792. err = register_netdev(dev);
  793. if (err) {
  794. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  795. err);
  796. goto out;
  797. } else
  798. printk(KERN_INFO "%s: PA Semi %s: intf %d, txch %d, rxch %d, "
  799. "hw addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  800. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  801. mac->dma_if, mac->dma_txch, mac->dma_rxch,
  802. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  803. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  804. return err;
  805. out:
  806. pci_dev_put(mac->iob_pdev);
  807. out_put_dma_pdev:
  808. pci_dev_put(mac->dma_pdev);
  809. out_free_netdev:
  810. free_netdev(dev);
  811. out_disable_device:
  812. pci_disable_device(pdev);
  813. return err;
  814. }
  815. static void __devexit pasemi_mac_remove(struct pci_dev *pdev)
  816. {
  817. struct net_device *netdev = pci_get_drvdata(pdev);
  818. struct pasemi_mac *mac;
  819. if (!netdev)
  820. return;
  821. mac = netdev_priv(netdev);
  822. unregister_netdev(netdev);
  823. pci_disable_device(pdev);
  824. pci_dev_put(mac->dma_pdev);
  825. pci_dev_put(mac->iob_pdev);
  826. pci_set_drvdata(pdev, NULL);
  827. free_netdev(netdev);
  828. }
  829. static struct pci_device_id pasemi_mac_pci_tbl[] = {
  830. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  831. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  832. };
  833. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  834. static struct pci_driver pasemi_mac_driver = {
  835. .name = "pasemi_mac",
  836. .id_table = pasemi_mac_pci_tbl,
  837. .probe = pasemi_mac_probe,
  838. .remove = __devexit_p(pasemi_mac_remove),
  839. };
  840. static void __exit pasemi_mac_cleanup_module(void)
  841. {
  842. pci_unregister_driver(&pasemi_mac_driver);
  843. __iounmap(dma_status);
  844. dma_status = NULL;
  845. }
  846. int pasemi_mac_init_module(void)
  847. {
  848. return pci_register_driver(&pasemi_mac_driver);
  849. }
  850. MODULE_LICENSE("GPL");
  851. MODULE_AUTHOR ("Olof Johansson <olof@lixom.net>");
  852. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  853. module_init(pasemi_mac_init_module);
  854. module_exit(pasemi_mac_cleanup_module);