setup-r8a7778.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * r8a7778 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/io.h>
  23. #include <linux/irqchip/arm-gic.h>
  24. #include <linux/of.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_data/gpio-rcar.h>
  27. #include <linux/platform_data/irq-renesas-intc-irqpin.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/irqchip.h>
  30. #include <linux/serial_sci.h>
  31. #include <linux/sh_timer.h>
  32. #include <mach/irqs.h>
  33. #include <mach/r8a7778.h>
  34. #include <mach/common.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/hardware/cache-l2x0.h>
  37. /* SCIF */
  38. #define SCIF_INFO(baseaddr, irq) \
  39. { \
  40. .mapbase = baseaddr, \
  41. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  42. .scscr = SCSCR_RE | SCSCR_TE | SCSCR_CKE1, \
  43. .scbrr_algo_id = SCBRR_ALGO_2, \
  44. .type = PORT_SCIF, \
  45. .irqs = SCIx_IRQ_MUXED(irq), \
  46. }
  47. static struct plat_sci_port scif_platform_data[] = {
  48. SCIF_INFO(0xffe40000, gic_iid(0x66)),
  49. SCIF_INFO(0xffe41000, gic_iid(0x67)),
  50. SCIF_INFO(0xffe42000, gic_iid(0x68)),
  51. SCIF_INFO(0xffe43000, gic_iid(0x69)),
  52. SCIF_INFO(0xffe44000, gic_iid(0x6a)),
  53. SCIF_INFO(0xffe45000, gic_iid(0x6b)),
  54. };
  55. /* TMU */
  56. static struct resource sh_tmu0_resources[] = {
  57. DEFINE_RES_MEM(0xffd80008, 12),
  58. DEFINE_RES_IRQ(gic_iid(0x40)),
  59. };
  60. static struct sh_timer_config sh_tmu0_platform_data = {
  61. .name = "TMU00",
  62. .channel_offset = 0x4,
  63. .timer_bit = 0,
  64. .clockevent_rating = 200,
  65. };
  66. static struct resource sh_tmu1_resources[] = {
  67. DEFINE_RES_MEM(0xffd80014, 12),
  68. DEFINE_RES_IRQ(gic_iid(0x41)),
  69. };
  70. static struct sh_timer_config sh_tmu1_platform_data = {
  71. .name = "TMU01",
  72. .channel_offset = 0x10,
  73. .timer_bit = 1,
  74. .clocksource_rating = 200,
  75. };
  76. /* Ether */
  77. static struct resource ether_resources[] = {
  78. DEFINE_RES_MEM(0xfde00000, 0x400),
  79. DEFINE_RES_IRQ(gic_iid(0x89)),
  80. };
  81. #define r8a7778_register_tmu(idx) \
  82. platform_device_register_resndata( \
  83. &platform_bus, "sh_tmu", idx, \
  84. sh_tmu##idx##_resources, \
  85. ARRAY_SIZE(sh_tmu##idx##_resources), \
  86. &sh_tmu##idx##_platform_data, \
  87. sizeof(sh_tmu##idx##_platform_data))
  88. /* PFC/GPIO */
  89. static struct resource pfc_resources[] = {
  90. DEFINE_RES_MEM(0xfffc0000, 0x118),
  91. };
  92. #define R8A7778_GPIO(idx) \
  93. static struct resource r8a7778_gpio##idx##_resources[] = { \
  94. DEFINE_RES_MEM(0xffc40000 + 0x1000 * (idx), 0x30), \
  95. DEFINE_RES_IRQ(gic_iid(0x87)), \
  96. }; \
  97. \
  98. static struct gpio_rcar_config r8a7778_gpio##idx##_platform_data = { \
  99. .gpio_base = 32 * (idx), \
  100. .irq_base = GPIO_IRQ_BASE(idx), \
  101. .number_of_pins = 32, \
  102. .pctl_name = "pfc-r8a7778", \
  103. }
  104. R8A7778_GPIO(0);
  105. R8A7778_GPIO(1);
  106. R8A7778_GPIO(2);
  107. R8A7778_GPIO(3);
  108. R8A7778_GPIO(4);
  109. #define r8a7778_register_gpio(idx) \
  110. platform_device_register_resndata( \
  111. &platform_bus, "gpio_rcar", idx, \
  112. r8a7778_gpio##idx##_resources, \
  113. ARRAY_SIZE(r8a7778_gpio##idx##_resources), \
  114. &r8a7778_gpio##idx##_platform_data, \
  115. sizeof(r8a7778_gpio##idx##_platform_data))
  116. void __init r8a7778_pinmux_init(void)
  117. {
  118. platform_device_register_simple(
  119. "pfc-r8a7778", -1,
  120. pfc_resources,
  121. ARRAY_SIZE(pfc_resources));
  122. r8a7778_register_gpio(0);
  123. r8a7778_register_gpio(1);
  124. r8a7778_register_gpio(2);
  125. r8a7778_register_gpio(3);
  126. r8a7778_register_gpio(4);
  127. }
  128. void __init r8a7778_add_standard_devices(void)
  129. {
  130. int i;
  131. #ifdef CONFIG_CACHE_L2X0
  132. void __iomem *base = ioremap_nocache(0xf0100000, 0x1000);
  133. if (base) {
  134. /*
  135. * Early BRESP enable, Shared attribute override enable, 64K*16way
  136. * don't call iounmap(base)
  137. */
  138. l2x0_init(base, 0x40470000, 0x82000fff);
  139. }
  140. #endif
  141. for (i = 0; i < ARRAY_SIZE(scif_platform_data); i++)
  142. platform_device_register_data(&platform_bus, "sh-sci", i,
  143. &scif_platform_data[i],
  144. sizeof(struct plat_sci_port));
  145. r8a7778_register_tmu(0);
  146. r8a7778_register_tmu(1);
  147. }
  148. void __init r8a7778_add_ether_device(struct sh_eth_plat_data *pdata)
  149. {
  150. platform_device_register_resndata(&platform_bus, "sh_eth", -1,
  151. ether_resources,
  152. ARRAY_SIZE(ether_resources),
  153. pdata, sizeof(*pdata));
  154. }
  155. static struct renesas_intc_irqpin_config irqpin_platform_data = {
  156. .irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */
  157. .sense_bitfield_width = 2,
  158. };
  159. static struct resource irqpin_resources[] = {
  160. DEFINE_RES_MEM(0xfe78001c, 4), /* ICR1 */
  161. DEFINE_RES_MEM(0xfe780010, 4), /* INTPRI */
  162. DEFINE_RES_MEM(0xfe780024, 4), /* INTREQ */
  163. DEFINE_RES_MEM(0xfe780044, 4), /* INTMSK0 */
  164. DEFINE_RES_MEM(0xfe780064, 4), /* INTMSKCLR0 */
  165. DEFINE_RES_IRQ(gic_iid(0x3b)), /* IRQ0 */
  166. DEFINE_RES_IRQ(gic_iid(0x3c)), /* IRQ1 */
  167. DEFINE_RES_IRQ(gic_iid(0x3d)), /* IRQ2 */
  168. DEFINE_RES_IRQ(gic_iid(0x3e)), /* IRQ3 */
  169. };
  170. void __init r8a7778_init_irq_extpin(int irlm)
  171. {
  172. void __iomem *icr0 = ioremap_nocache(0xfe780000, PAGE_SIZE);
  173. unsigned long tmp;
  174. if (!icr0) {
  175. pr_warn("r8a7778: unable to setup external irq pin mode\n");
  176. return;
  177. }
  178. tmp = ioread32(icr0);
  179. if (irlm)
  180. tmp |= 1 << 23; /* IRQ0 -> IRQ3 as individual pins */
  181. else
  182. tmp &= ~(1 << 23); /* IRL mode - not supported */
  183. tmp |= (1 << 21); /* LVLMODE = 1 */
  184. iowrite32(tmp, icr0);
  185. iounmap(icr0);
  186. if (irlm)
  187. platform_device_register_resndata(
  188. &platform_bus, "renesas_intc_irqpin", -1,
  189. irqpin_resources, ARRAY_SIZE(irqpin_resources),
  190. &irqpin_platform_data, sizeof(irqpin_platform_data));
  191. }
  192. #define INT2SMSKCR0 0x82288 /* 0xfe782288 */
  193. #define INT2SMSKCR1 0x8228c /* 0xfe78228c */
  194. #define INT2NTSR0 0x00018 /* 0xfe700018 */
  195. #define INT2NTSR1 0x0002c /* 0xfe70002c */
  196. static void __init r8a7778_init_irq_common(void)
  197. {
  198. void __iomem *base = ioremap_nocache(0xfe700000, 0x00100000);
  199. BUG_ON(!base);
  200. /* route all interrupts to ARM */
  201. __raw_writel(0x73ffffff, base + INT2NTSR0);
  202. __raw_writel(0xffffffff, base + INT2NTSR1);
  203. /* unmask all known interrupts in INTCS2 */
  204. __raw_writel(0x08330773, base + INT2SMSKCR0);
  205. __raw_writel(0x00311110, base + INT2SMSKCR1);
  206. iounmap(base);
  207. }
  208. void __init r8a7778_init_irq(void)
  209. {
  210. void __iomem *gic_dist_base;
  211. void __iomem *gic_cpu_base;
  212. gic_dist_base = ioremap_nocache(0xfe438000, PAGE_SIZE);
  213. gic_cpu_base = ioremap_nocache(0xfe430000, PAGE_SIZE);
  214. BUG_ON(!gic_dist_base || !gic_cpu_base);
  215. /* use GIC to handle interrupts */
  216. gic_init(0, 29, gic_dist_base, gic_cpu_base);
  217. r8a7778_init_irq_common();
  218. }
  219. void __init r8a7778_init_delay(void)
  220. {
  221. shmobile_setup_delay(800, 1, 3); /* Cortex-A9 @ 800MHz */
  222. }
  223. #ifdef CONFIG_USE_OF
  224. void __init r8a7778_init_irq_dt(void)
  225. {
  226. irqchip_init();
  227. r8a7778_init_irq_common();
  228. }
  229. static const struct of_dev_auxdata r8a7778_auxdata_lookup[] __initconst = {
  230. {},
  231. };
  232. void __init r8a7778_add_standard_devices_dt(void)
  233. {
  234. of_platform_populate(NULL, of_default_bus_match_table,
  235. r8a7778_auxdata_lookup, NULL);
  236. }
  237. static const char *r8a7778_compat_dt[] __initdata = {
  238. "renesas,r8a7778",
  239. NULL,
  240. };
  241. DT_MACHINE_START(R8A7778_DT, "Generic R8A7778 (Flattened Device Tree)")
  242. .init_early = r8a7778_init_delay,
  243. .init_irq = r8a7778_init_irq_dt,
  244. .init_machine = r8a7778_add_standard_devices_dt,
  245. .init_time = shmobile_timer_init,
  246. .dt_compat = r8a7778_compat_dt,
  247. MACHINE_END
  248. #endif /* CONFIG_USE_OF */