smsc95xx.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599
  1. /***************************************************************************
  2. *
  3. * Copyright (C) 2007-2008 SMSC
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  18. *
  19. *****************************************************************************/
  20. #include <linux/module.h>
  21. #include <linux/kmod.h>
  22. #include <linux/init.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/mii.h>
  27. #include <linux/usb.h>
  28. #include <linux/bitrev.h>
  29. #include <linux/crc16.h>
  30. #include <linux/crc32.h>
  31. #include <linux/usb/usbnet.h>
  32. #include <linux/slab.h>
  33. #include "smsc95xx.h"
  34. #define SMSC_CHIPNAME "smsc95xx"
  35. #define SMSC_DRIVER_VERSION "1.0.4"
  36. #define HS_USB_PKT_SIZE (512)
  37. #define FS_USB_PKT_SIZE (64)
  38. #define DEFAULT_HS_BURST_CAP_SIZE (16 * 1024 + 5 * HS_USB_PKT_SIZE)
  39. #define DEFAULT_FS_BURST_CAP_SIZE (6 * 1024 + 33 * FS_USB_PKT_SIZE)
  40. #define DEFAULT_BULK_IN_DELAY (0x00002000)
  41. #define MAX_SINGLE_PACKET_SIZE (2048)
  42. #define LAN95XX_EEPROM_MAGIC (0x9500)
  43. #define EEPROM_MAC_OFFSET (0x01)
  44. #define DEFAULT_TX_CSUM_ENABLE (true)
  45. #define DEFAULT_RX_CSUM_ENABLE (true)
  46. #define SMSC95XX_INTERNAL_PHY_ID (1)
  47. #define SMSC95XX_TX_OVERHEAD (8)
  48. #define SMSC95XX_TX_OVERHEAD_CSUM (12)
  49. #define SUPPORTED_WAKE (WAKE_UCAST | WAKE_BCAST | \
  50. WAKE_MCAST | WAKE_ARP | WAKE_MAGIC)
  51. #define FEATURE_8_WAKEUP_FILTERS (0x01)
  52. #define FEATURE_PHY_NLP_CROSSOVER (0x02)
  53. #define FEATURE_AUTOSUSPEND (0x04)
  54. #define check_warn(ret, fmt, args...) \
  55. ({ if (ret < 0) netdev_warn(dev->net, fmt, ##args); })
  56. #define check_warn_return(ret, fmt, args...) \
  57. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); return ret; } })
  58. #define check_warn_goto_done(ret, fmt, args...) \
  59. ({ if (ret < 0) { netdev_warn(dev->net, fmt, ##args); goto done; } })
  60. struct smsc95xx_priv {
  61. u32 mac_cr;
  62. u32 hash_hi;
  63. u32 hash_lo;
  64. u32 wolopts;
  65. spinlock_t mac_cr_lock;
  66. u8 features;
  67. };
  68. static bool turbo_mode = true;
  69. module_param(turbo_mode, bool, 0644);
  70. MODULE_PARM_DESC(turbo_mode, "Enable multiple frames per Rx transaction");
  71. static int __must_check __smsc95xx_read_reg(struct usbnet *dev, u32 index,
  72. u32 *data, int in_pm)
  73. {
  74. u32 buf;
  75. int ret;
  76. int (*fn)(struct usbnet *, u8, u8, u16, u16, void *, u16);
  77. BUG_ON(!dev);
  78. if (!in_pm)
  79. fn = usbnet_read_cmd;
  80. else
  81. fn = usbnet_read_cmd_nopm;
  82. ret = fn(dev, USB_VENDOR_REQUEST_READ_REGISTER, USB_DIR_IN
  83. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  84. 0, index, &buf, 4);
  85. if (unlikely(ret < 0))
  86. netdev_warn(dev->net,
  87. "Failed to read reg index 0x%08x: %d", index, ret);
  88. le32_to_cpus(&buf);
  89. *data = buf;
  90. return ret;
  91. }
  92. static int __must_check __smsc95xx_write_reg(struct usbnet *dev, u32 index,
  93. u32 data, int in_pm)
  94. {
  95. u32 buf;
  96. int ret;
  97. int (*fn)(struct usbnet *, u8, u8, u16, u16, const void *, u16);
  98. BUG_ON(!dev);
  99. if (!in_pm)
  100. fn = usbnet_write_cmd;
  101. else
  102. fn = usbnet_write_cmd_nopm;
  103. buf = data;
  104. cpu_to_le32s(&buf);
  105. ret = fn(dev, USB_VENDOR_REQUEST_WRITE_REGISTER, USB_DIR_OUT
  106. | USB_TYPE_VENDOR | USB_RECIP_DEVICE,
  107. 0, index, &buf, 4);
  108. if (unlikely(ret < 0))
  109. netdev_warn(dev->net,
  110. "Failed to write reg index 0x%08x: %d", index, ret);
  111. return ret;
  112. }
  113. static int __must_check smsc95xx_read_reg_nopm(struct usbnet *dev, u32 index,
  114. u32 *data)
  115. {
  116. return __smsc95xx_read_reg(dev, index, data, 1);
  117. }
  118. static int __must_check smsc95xx_write_reg_nopm(struct usbnet *dev, u32 index,
  119. u32 data)
  120. {
  121. return __smsc95xx_write_reg(dev, index, data, 1);
  122. }
  123. static int __must_check smsc95xx_read_reg(struct usbnet *dev, u32 index,
  124. u32 *data)
  125. {
  126. return __smsc95xx_read_reg(dev, index, data, 0);
  127. }
  128. static int __must_check smsc95xx_write_reg(struct usbnet *dev, u32 index,
  129. u32 data)
  130. {
  131. return __smsc95xx_write_reg(dev, index, data, 0);
  132. }
  133. static int smsc95xx_set_feature(struct usbnet *dev, u32 feature)
  134. {
  135. if (WARN_ON_ONCE(!dev))
  136. return -EINVAL;
  137. return usbnet_write_cmd_nopm(dev, USB_REQ_SET_FEATURE,
  138. USB_RECIP_DEVICE, feature, 0,
  139. NULL, 0);
  140. }
  141. static int smsc95xx_clear_feature(struct usbnet *dev, u32 feature)
  142. {
  143. if (WARN_ON_ONCE(!dev))
  144. return -EINVAL;
  145. return usbnet_write_cmd_nopm(dev, USB_REQ_CLEAR_FEATURE,
  146. USB_RECIP_DEVICE, feature,
  147. 0, NULL, 0);
  148. }
  149. /* Loop until the read is completed with timeout
  150. * called with phy_mutex held */
  151. static int __must_check smsc95xx_phy_wait_not_busy(struct usbnet *dev)
  152. {
  153. unsigned long start_time = jiffies;
  154. u32 val;
  155. int ret;
  156. do {
  157. ret = smsc95xx_read_reg(dev, MII_ADDR, &val);
  158. check_warn_return(ret, "Error reading MII_ACCESS");
  159. if (!(val & MII_BUSY_))
  160. return 0;
  161. } while (!time_after(jiffies, start_time + HZ));
  162. return -EIO;
  163. }
  164. static int smsc95xx_mdio_read(struct net_device *netdev, int phy_id, int idx)
  165. {
  166. struct usbnet *dev = netdev_priv(netdev);
  167. u32 val, addr;
  168. int ret;
  169. mutex_lock(&dev->phy_mutex);
  170. /* confirm MII not busy */
  171. ret = smsc95xx_phy_wait_not_busy(dev);
  172. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_read");
  173. /* set the address, index & direction (read from PHY) */
  174. phy_id &= dev->mii.phy_id_mask;
  175. idx &= dev->mii.reg_num_mask;
  176. addr = (phy_id << 11) | (idx << 6) | MII_READ_ | MII_BUSY_;
  177. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  178. check_warn_goto_done(ret, "Error writing MII_ADDR");
  179. ret = smsc95xx_phy_wait_not_busy(dev);
  180. check_warn_goto_done(ret, "Timed out reading MII reg %02X", idx);
  181. ret = smsc95xx_read_reg(dev, MII_DATA, &val);
  182. check_warn_goto_done(ret, "Error reading MII_DATA");
  183. ret = (u16)(val & 0xFFFF);
  184. done:
  185. mutex_unlock(&dev->phy_mutex);
  186. return ret;
  187. }
  188. static void smsc95xx_mdio_write(struct net_device *netdev, int phy_id, int idx,
  189. int regval)
  190. {
  191. struct usbnet *dev = netdev_priv(netdev);
  192. u32 val, addr;
  193. int ret;
  194. mutex_lock(&dev->phy_mutex);
  195. /* confirm MII not busy */
  196. ret = smsc95xx_phy_wait_not_busy(dev);
  197. check_warn_goto_done(ret, "MII is busy in smsc95xx_mdio_write");
  198. val = regval;
  199. ret = smsc95xx_write_reg(dev, MII_DATA, val);
  200. check_warn_goto_done(ret, "Error writing MII_DATA");
  201. /* set the address, index & direction (write to PHY) */
  202. phy_id &= dev->mii.phy_id_mask;
  203. idx &= dev->mii.reg_num_mask;
  204. addr = (phy_id << 11) | (idx << 6) | MII_WRITE_ | MII_BUSY_;
  205. ret = smsc95xx_write_reg(dev, MII_ADDR, addr);
  206. check_warn_goto_done(ret, "Error writing MII_ADDR");
  207. ret = smsc95xx_phy_wait_not_busy(dev);
  208. check_warn_goto_done(ret, "Timed out writing MII reg %02X", idx);
  209. done:
  210. mutex_unlock(&dev->phy_mutex);
  211. }
  212. static int __must_check smsc95xx_wait_eeprom(struct usbnet *dev)
  213. {
  214. unsigned long start_time = jiffies;
  215. u32 val;
  216. int ret;
  217. do {
  218. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  219. check_warn_return(ret, "Error reading E2P_CMD");
  220. if (!(val & E2P_CMD_BUSY_) || (val & E2P_CMD_TIMEOUT_))
  221. break;
  222. udelay(40);
  223. } while (!time_after(jiffies, start_time + HZ));
  224. if (val & (E2P_CMD_TIMEOUT_ | E2P_CMD_BUSY_)) {
  225. netdev_warn(dev->net, "EEPROM read operation timeout\n");
  226. return -EIO;
  227. }
  228. return 0;
  229. }
  230. static int __must_check smsc95xx_eeprom_confirm_not_busy(struct usbnet *dev)
  231. {
  232. unsigned long start_time = jiffies;
  233. u32 val;
  234. int ret;
  235. do {
  236. ret = smsc95xx_read_reg(dev, E2P_CMD, &val);
  237. check_warn_return(ret, "Error reading E2P_CMD");
  238. if (!(val & E2P_CMD_BUSY_))
  239. return 0;
  240. udelay(40);
  241. } while (!time_after(jiffies, start_time + HZ));
  242. netdev_warn(dev->net, "EEPROM is busy\n");
  243. return -EIO;
  244. }
  245. static int smsc95xx_read_eeprom(struct usbnet *dev, u32 offset, u32 length,
  246. u8 *data)
  247. {
  248. u32 val;
  249. int i, ret;
  250. BUG_ON(!dev);
  251. BUG_ON(!data);
  252. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  253. if (ret)
  254. return ret;
  255. for (i = 0; i < length; i++) {
  256. val = E2P_CMD_BUSY_ | E2P_CMD_READ_ | (offset & E2P_CMD_ADDR_);
  257. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  258. check_warn_return(ret, "Error writing E2P_CMD");
  259. ret = smsc95xx_wait_eeprom(dev);
  260. if (ret < 0)
  261. return ret;
  262. ret = smsc95xx_read_reg(dev, E2P_DATA, &val);
  263. check_warn_return(ret, "Error reading E2P_DATA");
  264. data[i] = val & 0xFF;
  265. offset++;
  266. }
  267. return 0;
  268. }
  269. static int smsc95xx_write_eeprom(struct usbnet *dev, u32 offset, u32 length,
  270. u8 *data)
  271. {
  272. u32 val;
  273. int i, ret;
  274. BUG_ON(!dev);
  275. BUG_ON(!data);
  276. ret = smsc95xx_eeprom_confirm_not_busy(dev);
  277. if (ret)
  278. return ret;
  279. /* Issue write/erase enable command */
  280. val = E2P_CMD_BUSY_ | E2P_CMD_EWEN_;
  281. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  282. check_warn_return(ret, "Error writing E2P_DATA");
  283. ret = smsc95xx_wait_eeprom(dev);
  284. if (ret < 0)
  285. return ret;
  286. for (i = 0; i < length; i++) {
  287. /* Fill data register */
  288. val = data[i];
  289. ret = smsc95xx_write_reg(dev, E2P_DATA, val);
  290. check_warn_return(ret, "Error writing E2P_DATA");
  291. /* Send "write" command */
  292. val = E2P_CMD_BUSY_ | E2P_CMD_WRITE_ | (offset & E2P_CMD_ADDR_);
  293. ret = smsc95xx_write_reg(dev, E2P_CMD, val);
  294. check_warn_return(ret, "Error writing E2P_CMD");
  295. ret = smsc95xx_wait_eeprom(dev);
  296. if (ret < 0)
  297. return ret;
  298. offset++;
  299. }
  300. return 0;
  301. }
  302. static int __must_check smsc95xx_write_reg_async(struct usbnet *dev, u16 index,
  303. u32 *data)
  304. {
  305. const u16 size = 4;
  306. int ret;
  307. ret = usbnet_write_cmd_async(dev, USB_VENDOR_REQUEST_WRITE_REGISTER,
  308. USB_DIR_OUT | USB_TYPE_VENDOR |
  309. USB_RECIP_DEVICE,
  310. 0, index, data, size);
  311. if (ret < 0)
  312. netdev_warn(dev->net, "Error write async cmd, sts=%d\n",
  313. ret);
  314. return ret;
  315. }
  316. /* returns hash bit number for given MAC address
  317. * example:
  318. * 01 00 5E 00 00 01 -> returns bit number 31 */
  319. static unsigned int smsc95xx_hash(char addr[ETH_ALEN])
  320. {
  321. return (ether_crc(ETH_ALEN, addr) >> 26) & 0x3f;
  322. }
  323. static void smsc95xx_set_multicast(struct net_device *netdev)
  324. {
  325. struct usbnet *dev = netdev_priv(netdev);
  326. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  327. unsigned long flags;
  328. int ret;
  329. pdata->hash_hi = 0;
  330. pdata->hash_lo = 0;
  331. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  332. if (dev->net->flags & IFF_PROMISC) {
  333. netif_dbg(dev, drv, dev->net, "promiscuous mode enabled\n");
  334. pdata->mac_cr |= MAC_CR_PRMS_;
  335. pdata->mac_cr &= ~(MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  336. } else if (dev->net->flags & IFF_ALLMULTI) {
  337. netif_dbg(dev, drv, dev->net, "receive all multicast enabled\n");
  338. pdata->mac_cr |= MAC_CR_MCPAS_;
  339. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_HPFILT_);
  340. } else if (!netdev_mc_empty(dev->net)) {
  341. struct netdev_hw_addr *ha;
  342. pdata->mac_cr |= MAC_CR_HPFILT_;
  343. pdata->mac_cr &= ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_);
  344. netdev_for_each_mc_addr(ha, netdev) {
  345. u32 bitnum = smsc95xx_hash(ha->addr);
  346. u32 mask = 0x01 << (bitnum & 0x1F);
  347. if (bitnum & 0x20)
  348. pdata->hash_hi |= mask;
  349. else
  350. pdata->hash_lo |= mask;
  351. }
  352. netif_dbg(dev, drv, dev->net, "HASHH=0x%08X, HASHL=0x%08X\n",
  353. pdata->hash_hi, pdata->hash_lo);
  354. } else {
  355. netif_dbg(dev, drv, dev->net, "receive own packets only\n");
  356. pdata->mac_cr &=
  357. ~(MAC_CR_PRMS_ | MAC_CR_MCPAS_ | MAC_CR_HPFILT_);
  358. }
  359. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  360. /* Initiate async writes, as we can't wait for completion here */
  361. ret = smsc95xx_write_reg_async(dev, HASHH, &pdata->hash_hi);
  362. check_warn(ret, "failed to initiate async write to HASHH");
  363. ret = smsc95xx_write_reg_async(dev, HASHL, &pdata->hash_lo);
  364. check_warn(ret, "failed to initiate async write to HASHL");
  365. ret = smsc95xx_write_reg_async(dev, MAC_CR, &pdata->mac_cr);
  366. check_warn(ret, "failed to initiate async write to MAC_CR");
  367. }
  368. static int smsc95xx_phy_update_flowcontrol(struct usbnet *dev, u8 duplex,
  369. u16 lcladv, u16 rmtadv)
  370. {
  371. u32 flow, afc_cfg = 0;
  372. int ret = smsc95xx_read_reg(dev, AFC_CFG, &afc_cfg);
  373. check_warn_return(ret, "Error reading AFC_CFG");
  374. if (duplex == DUPLEX_FULL) {
  375. u8 cap = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  376. if (cap & FLOW_CTRL_RX)
  377. flow = 0xFFFF0002;
  378. else
  379. flow = 0;
  380. if (cap & FLOW_CTRL_TX)
  381. afc_cfg |= 0xF;
  382. else
  383. afc_cfg &= ~0xF;
  384. netif_dbg(dev, link, dev->net, "rx pause %s, tx pause %s\n",
  385. cap & FLOW_CTRL_RX ? "enabled" : "disabled",
  386. cap & FLOW_CTRL_TX ? "enabled" : "disabled");
  387. } else {
  388. netif_dbg(dev, link, dev->net, "half duplex\n");
  389. flow = 0;
  390. afc_cfg |= 0xF;
  391. }
  392. ret = smsc95xx_write_reg(dev, FLOW, flow);
  393. check_warn_return(ret, "Error writing FLOW");
  394. ret = smsc95xx_write_reg(dev, AFC_CFG, afc_cfg);
  395. check_warn_return(ret, "Error writing AFC_CFG");
  396. return 0;
  397. }
  398. static int smsc95xx_link_reset(struct usbnet *dev)
  399. {
  400. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  401. struct mii_if_info *mii = &dev->mii;
  402. struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
  403. unsigned long flags;
  404. u16 lcladv, rmtadv;
  405. int ret;
  406. /* clear interrupt status */
  407. ret = smsc95xx_mdio_read(dev->net, mii->phy_id, PHY_INT_SRC);
  408. check_warn_return(ret, "Error reading PHY_INT_SRC");
  409. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  410. check_warn_return(ret, "Error writing INT_STS");
  411. mii_check_media(mii, 1, 1);
  412. mii_ethtool_gset(&dev->mii, &ecmd);
  413. lcladv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_ADVERTISE);
  414. rmtadv = smsc95xx_mdio_read(dev->net, mii->phy_id, MII_LPA);
  415. netif_dbg(dev, link, dev->net,
  416. "speed: %u duplex: %d lcladv: %04x rmtadv: %04x\n",
  417. ethtool_cmd_speed(&ecmd), ecmd.duplex, lcladv, rmtadv);
  418. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  419. if (ecmd.duplex != DUPLEX_FULL) {
  420. pdata->mac_cr &= ~MAC_CR_FDPX_;
  421. pdata->mac_cr |= MAC_CR_RCVOWN_;
  422. } else {
  423. pdata->mac_cr &= ~MAC_CR_RCVOWN_;
  424. pdata->mac_cr |= MAC_CR_FDPX_;
  425. }
  426. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  427. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  428. check_warn_return(ret, "Error writing MAC_CR");
  429. ret = smsc95xx_phy_update_flowcontrol(dev, ecmd.duplex, lcladv, rmtadv);
  430. check_warn_return(ret, "Error updating PHY flow control");
  431. return 0;
  432. }
  433. static void smsc95xx_status(struct usbnet *dev, struct urb *urb)
  434. {
  435. u32 intdata;
  436. if (urb->actual_length != 4) {
  437. netdev_warn(dev->net, "unexpected urb length %d\n",
  438. urb->actual_length);
  439. return;
  440. }
  441. memcpy(&intdata, urb->transfer_buffer, 4);
  442. le32_to_cpus(&intdata);
  443. netif_dbg(dev, link, dev->net, "intdata: 0x%08X\n", intdata);
  444. if (intdata & INT_ENP_PHY_INT_)
  445. usbnet_defer_kevent(dev, EVENT_LINK_RESET);
  446. else
  447. netdev_warn(dev->net, "unexpected interrupt, intdata=0x%08X\n",
  448. intdata);
  449. }
  450. /* Enable or disable Tx & Rx checksum offload engines */
  451. static int smsc95xx_set_features(struct net_device *netdev,
  452. netdev_features_t features)
  453. {
  454. struct usbnet *dev = netdev_priv(netdev);
  455. u32 read_buf;
  456. int ret;
  457. ret = smsc95xx_read_reg(dev, COE_CR, &read_buf);
  458. check_warn_return(ret, "Failed to read COE_CR: %d\n", ret);
  459. if (features & NETIF_F_HW_CSUM)
  460. read_buf |= Tx_COE_EN_;
  461. else
  462. read_buf &= ~Tx_COE_EN_;
  463. if (features & NETIF_F_RXCSUM)
  464. read_buf |= Rx_COE_EN_;
  465. else
  466. read_buf &= ~Rx_COE_EN_;
  467. ret = smsc95xx_write_reg(dev, COE_CR, read_buf);
  468. check_warn_return(ret, "Failed to write COE_CR: %d\n", ret);
  469. netif_dbg(dev, hw, dev->net, "COE_CR = 0x%08x\n", read_buf);
  470. return 0;
  471. }
  472. static int smsc95xx_ethtool_get_eeprom_len(struct net_device *net)
  473. {
  474. return MAX_EEPROM_SIZE;
  475. }
  476. static int smsc95xx_ethtool_get_eeprom(struct net_device *netdev,
  477. struct ethtool_eeprom *ee, u8 *data)
  478. {
  479. struct usbnet *dev = netdev_priv(netdev);
  480. ee->magic = LAN95XX_EEPROM_MAGIC;
  481. return smsc95xx_read_eeprom(dev, ee->offset, ee->len, data);
  482. }
  483. static int smsc95xx_ethtool_set_eeprom(struct net_device *netdev,
  484. struct ethtool_eeprom *ee, u8 *data)
  485. {
  486. struct usbnet *dev = netdev_priv(netdev);
  487. if (ee->magic != LAN95XX_EEPROM_MAGIC) {
  488. netdev_warn(dev->net, "EEPROM: magic value mismatch, magic = 0x%x\n",
  489. ee->magic);
  490. return -EINVAL;
  491. }
  492. return smsc95xx_write_eeprom(dev, ee->offset, ee->len, data);
  493. }
  494. static int smsc95xx_ethtool_getregslen(struct net_device *netdev)
  495. {
  496. /* all smsc95xx registers */
  497. return COE_CR - ID_REV + 1;
  498. }
  499. static void
  500. smsc95xx_ethtool_getregs(struct net_device *netdev, struct ethtool_regs *regs,
  501. void *buf)
  502. {
  503. struct usbnet *dev = netdev_priv(netdev);
  504. unsigned int i, j;
  505. int retval;
  506. u32 *data = buf;
  507. retval = smsc95xx_read_reg(dev, ID_REV, &regs->version);
  508. if (retval < 0) {
  509. netdev_warn(netdev, "REGS: cannot read ID_REV\n");
  510. return;
  511. }
  512. for (i = ID_REV, j = 0; i <= COE_CR; i += (sizeof(u32)), j++) {
  513. retval = smsc95xx_read_reg(dev, i, &data[j]);
  514. if (retval < 0) {
  515. netdev_warn(netdev, "REGS: cannot read reg[%x]\n", i);
  516. return;
  517. }
  518. }
  519. }
  520. static void smsc95xx_ethtool_get_wol(struct net_device *net,
  521. struct ethtool_wolinfo *wolinfo)
  522. {
  523. struct usbnet *dev = netdev_priv(net);
  524. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  525. wolinfo->supported = SUPPORTED_WAKE;
  526. wolinfo->wolopts = pdata->wolopts;
  527. }
  528. static int smsc95xx_ethtool_set_wol(struct net_device *net,
  529. struct ethtool_wolinfo *wolinfo)
  530. {
  531. struct usbnet *dev = netdev_priv(net);
  532. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  533. pdata->wolopts = wolinfo->wolopts & SUPPORTED_WAKE;
  534. return 0;
  535. }
  536. static const struct ethtool_ops smsc95xx_ethtool_ops = {
  537. .get_link = usbnet_get_link,
  538. .nway_reset = usbnet_nway_reset,
  539. .get_drvinfo = usbnet_get_drvinfo,
  540. .get_msglevel = usbnet_get_msglevel,
  541. .set_msglevel = usbnet_set_msglevel,
  542. .get_settings = usbnet_get_settings,
  543. .set_settings = usbnet_set_settings,
  544. .get_eeprom_len = smsc95xx_ethtool_get_eeprom_len,
  545. .get_eeprom = smsc95xx_ethtool_get_eeprom,
  546. .set_eeprom = smsc95xx_ethtool_set_eeprom,
  547. .get_regs_len = smsc95xx_ethtool_getregslen,
  548. .get_regs = smsc95xx_ethtool_getregs,
  549. .get_wol = smsc95xx_ethtool_get_wol,
  550. .set_wol = smsc95xx_ethtool_set_wol,
  551. };
  552. static int smsc95xx_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  553. {
  554. struct usbnet *dev = netdev_priv(netdev);
  555. if (!netif_running(netdev))
  556. return -EINVAL;
  557. return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
  558. }
  559. static void smsc95xx_init_mac_address(struct usbnet *dev)
  560. {
  561. /* try reading mac address from EEPROM */
  562. if (smsc95xx_read_eeprom(dev, EEPROM_MAC_OFFSET, ETH_ALEN,
  563. dev->net->dev_addr) == 0) {
  564. if (is_valid_ether_addr(dev->net->dev_addr)) {
  565. /* eeprom values are valid so use them */
  566. netif_dbg(dev, ifup, dev->net, "MAC address read from EEPROM\n");
  567. return;
  568. }
  569. }
  570. /* no eeprom, or eeprom values are invalid. generate random MAC */
  571. eth_hw_addr_random(dev->net);
  572. netif_dbg(dev, ifup, dev->net, "MAC address set to eth_random_addr\n");
  573. }
  574. static int smsc95xx_set_mac_address(struct usbnet *dev)
  575. {
  576. u32 addr_lo = dev->net->dev_addr[0] | dev->net->dev_addr[1] << 8 |
  577. dev->net->dev_addr[2] << 16 | dev->net->dev_addr[3] << 24;
  578. u32 addr_hi = dev->net->dev_addr[4] | dev->net->dev_addr[5] << 8;
  579. int ret;
  580. ret = smsc95xx_write_reg(dev, ADDRL, addr_lo);
  581. check_warn_return(ret, "Failed to write ADDRL: %d\n", ret);
  582. ret = smsc95xx_write_reg(dev, ADDRH, addr_hi);
  583. check_warn_return(ret, "Failed to write ADDRH: %d\n", ret);
  584. return 0;
  585. }
  586. /* starts the TX path */
  587. static int smsc95xx_start_tx_path(struct usbnet *dev)
  588. {
  589. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  590. unsigned long flags;
  591. int ret;
  592. /* Enable Tx at MAC */
  593. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  594. pdata->mac_cr |= MAC_CR_TXEN_;
  595. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  596. ret = smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr);
  597. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  598. /* Enable Tx at SCSRs */
  599. ret = smsc95xx_write_reg(dev, TX_CFG, TX_CFG_ON_);
  600. check_warn_return(ret, "Failed to write TX_CFG: %d\n", ret);
  601. return 0;
  602. }
  603. /* Starts the Receive path */
  604. static int smsc95xx_start_rx_path(struct usbnet *dev, int in_pm)
  605. {
  606. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  607. unsigned long flags;
  608. int ret;
  609. spin_lock_irqsave(&pdata->mac_cr_lock, flags);
  610. pdata->mac_cr |= MAC_CR_RXEN_;
  611. spin_unlock_irqrestore(&pdata->mac_cr_lock, flags);
  612. ret = __smsc95xx_write_reg(dev, MAC_CR, pdata->mac_cr, in_pm);
  613. check_warn_return(ret, "Failed to write MAC_CR: %d\n", ret);
  614. return 0;
  615. }
  616. static int smsc95xx_phy_initialize(struct usbnet *dev)
  617. {
  618. int bmcr, ret, timeout = 0;
  619. /* Initialize MII structure */
  620. dev->mii.dev = dev->net;
  621. dev->mii.mdio_read = smsc95xx_mdio_read;
  622. dev->mii.mdio_write = smsc95xx_mdio_write;
  623. dev->mii.phy_id_mask = 0x1f;
  624. dev->mii.reg_num_mask = 0x1f;
  625. dev->mii.phy_id = SMSC95XX_INTERNAL_PHY_ID;
  626. /* reset phy and wait for reset to complete */
  627. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, BMCR_RESET);
  628. do {
  629. msleep(10);
  630. bmcr = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR);
  631. timeout++;
  632. } while ((bmcr & BMCR_RESET) && (timeout < 100));
  633. if (timeout >= 100) {
  634. netdev_warn(dev->net, "timeout on PHY Reset");
  635. return -EIO;
  636. }
  637. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
  638. ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP |
  639. ADVERTISE_PAUSE_ASYM);
  640. /* read to clear */
  641. ret = smsc95xx_mdio_read(dev->net, dev->mii.phy_id, PHY_INT_SRC);
  642. check_warn_return(ret, "Failed to read PHY_INT_SRC during init");
  643. smsc95xx_mdio_write(dev->net, dev->mii.phy_id, PHY_INT_MASK,
  644. PHY_INT_MASK_DEFAULT_);
  645. mii_nway_restart(&dev->mii);
  646. netif_dbg(dev, ifup, dev->net, "phy initialised successfully\n");
  647. return 0;
  648. }
  649. static int smsc95xx_reset(struct usbnet *dev)
  650. {
  651. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  652. u32 read_buf, write_buf, burst_cap;
  653. int ret = 0, timeout;
  654. netif_dbg(dev, ifup, dev->net, "entering smsc95xx_reset\n");
  655. ret = smsc95xx_write_reg(dev, HW_CFG, HW_CFG_LRST_);
  656. check_warn_return(ret, "Failed to write HW_CFG_LRST_ bit in HW_CFG\n");
  657. timeout = 0;
  658. do {
  659. msleep(10);
  660. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  661. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  662. timeout++;
  663. } while ((read_buf & HW_CFG_LRST_) && (timeout < 100));
  664. if (timeout >= 100) {
  665. netdev_warn(dev->net, "timeout waiting for completion of Lite Reset\n");
  666. return ret;
  667. }
  668. ret = smsc95xx_write_reg(dev, PM_CTRL, PM_CTL_PHY_RST_);
  669. check_warn_return(ret, "Failed to write PM_CTRL: %d\n", ret);
  670. timeout = 0;
  671. do {
  672. msleep(10);
  673. ret = smsc95xx_read_reg(dev, PM_CTRL, &read_buf);
  674. check_warn_return(ret, "Failed to read PM_CTRL: %d\n", ret);
  675. timeout++;
  676. } while ((read_buf & PM_CTL_PHY_RST_) && (timeout < 100));
  677. if (timeout >= 100) {
  678. netdev_warn(dev->net, "timeout waiting for PHY Reset\n");
  679. return ret;
  680. }
  681. ret = smsc95xx_set_mac_address(dev);
  682. if (ret < 0)
  683. return ret;
  684. netif_dbg(dev, ifup, dev->net,
  685. "MAC Address: %pM\n", dev->net->dev_addr);
  686. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  687. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  688. netif_dbg(dev, ifup, dev->net,
  689. "Read Value from HW_CFG : 0x%08x\n", read_buf);
  690. read_buf |= HW_CFG_BIR_;
  691. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  692. check_warn_return(ret, "Failed to write HW_CFG_BIR_ bit in HW_CFG\n");
  693. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  694. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  695. netif_dbg(dev, ifup, dev->net,
  696. "Read Value from HW_CFG after writing HW_CFG_BIR_: 0x%08x\n",
  697. read_buf);
  698. if (!turbo_mode) {
  699. burst_cap = 0;
  700. dev->rx_urb_size = MAX_SINGLE_PACKET_SIZE;
  701. } else if (dev->udev->speed == USB_SPEED_HIGH) {
  702. burst_cap = DEFAULT_HS_BURST_CAP_SIZE / HS_USB_PKT_SIZE;
  703. dev->rx_urb_size = DEFAULT_HS_BURST_CAP_SIZE;
  704. } else {
  705. burst_cap = DEFAULT_FS_BURST_CAP_SIZE / FS_USB_PKT_SIZE;
  706. dev->rx_urb_size = DEFAULT_FS_BURST_CAP_SIZE;
  707. }
  708. netif_dbg(dev, ifup, dev->net,
  709. "rx_urb_size=%ld\n", (ulong)dev->rx_urb_size);
  710. ret = smsc95xx_write_reg(dev, BURST_CAP, burst_cap);
  711. check_warn_return(ret, "Failed to write BURST_CAP: %d\n", ret);
  712. ret = smsc95xx_read_reg(dev, BURST_CAP, &read_buf);
  713. check_warn_return(ret, "Failed to read BURST_CAP: %d\n", ret);
  714. netif_dbg(dev, ifup, dev->net,
  715. "Read Value from BURST_CAP after writing: 0x%08x\n",
  716. read_buf);
  717. ret = smsc95xx_write_reg(dev, BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  718. check_warn_return(ret, "Failed to write BULK_IN_DLY: %d\n", ret);
  719. ret = smsc95xx_read_reg(dev, BULK_IN_DLY, &read_buf);
  720. check_warn_return(ret, "Failed to read BULK_IN_DLY: %d\n", ret);
  721. netif_dbg(dev, ifup, dev->net,
  722. "Read Value from BULK_IN_DLY after writing: 0x%08x\n",
  723. read_buf);
  724. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  725. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  726. netif_dbg(dev, ifup, dev->net,
  727. "Read Value from HW_CFG: 0x%08x\n", read_buf);
  728. if (turbo_mode)
  729. read_buf |= (HW_CFG_MEF_ | HW_CFG_BCE_);
  730. read_buf &= ~HW_CFG_RXDOFF_;
  731. /* set Rx data offset=2, Make IP header aligns on word boundary. */
  732. read_buf |= NET_IP_ALIGN << 9;
  733. ret = smsc95xx_write_reg(dev, HW_CFG, read_buf);
  734. check_warn_return(ret, "Failed to write HW_CFG: %d\n", ret);
  735. ret = smsc95xx_read_reg(dev, HW_CFG, &read_buf);
  736. check_warn_return(ret, "Failed to read HW_CFG: %d\n", ret);
  737. netif_dbg(dev, ifup, dev->net,
  738. "Read Value from HW_CFG after writing: 0x%08x\n", read_buf);
  739. ret = smsc95xx_write_reg(dev, INT_STS, INT_STS_CLEAR_ALL_);
  740. check_warn_return(ret, "Failed to write INT_STS: %d\n", ret);
  741. ret = smsc95xx_read_reg(dev, ID_REV, &read_buf);
  742. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  743. netif_dbg(dev, ifup, dev->net, "ID_REV = 0x%08x\n", read_buf);
  744. /* Configure GPIO pins as LED outputs */
  745. write_buf = LED_GPIO_CFG_SPD_LED | LED_GPIO_CFG_LNK_LED |
  746. LED_GPIO_CFG_FDX_LED;
  747. ret = smsc95xx_write_reg(dev, LED_GPIO_CFG, write_buf);
  748. check_warn_return(ret, "Failed to write LED_GPIO_CFG: %d\n", ret);
  749. /* Init Tx */
  750. ret = smsc95xx_write_reg(dev, FLOW, 0);
  751. check_warn_return(ret, "Failed to write FLOW: %d\n", ret);
  752. ret = smsc95xx_write_reg(dev, AFC_CFG, AFC_CFG_DEFAULT);
  753. check_warn_return(ret, "Failed to write AFC_CFG: %d\n", ret);
  754. /* Don't need mac_cr_lock during initialisation */
  755. ret = smsc95xx_read_reg(dev, MAC_CR, &pdata->mac_cr);
  756. check_warn_return(ret, "Failed to read MAC_CR: %d\n", ret);
  757. /* Init Rx */
  758. /* Set Vlan */
  759. ret = smsc95xx_write_reg(dev, VLAN1, (u32)ETH_P_8021Q);
  760. check_warn_return(ret, "Failed to write VLAN1: %d\n", ret);
  761. /* Enable or disable checksum offload engines */
  762. ret = smsc95xx_set_features(dev->net, dev->net->features);
  763. check_warn_return(ret, "Failed to set checksum offload features");
  764. smsc95xx_set_multicast(dev->net);
  765. ret = smsc95xx_phy_initialize(dev);
  766. check_warn_return(ret, "Failed to init PHY");
  767. ret = smsc95xx_read_reg(dev, INT_EP_CTL, &read_buf);
  768. check_warn_return(ret, "Failed to read INT_EP_CTL: %d\n", ret);
  769. /* enable PHY interrupts */
  770. read_buf |= INT_EP_CTL_PHY_INT_;
  771. ret = smsc95xx_write_reg(dev, INT_EP_CTL, read_buf);
  772. check_warn_return(ret, "Failed to write INT_EP_CTL: %d\n", ret);
  773. ret = smsc95xx_start_tx_path(dev);
  774. check_warn_return(ret, "Failed to start TX path");
  775. ret = smsc95xx_start_rx_path(dev, 0);
  776. check_warn_return(ret, "Failed to start RX path");
  777. netif_dbg(dev, ifup, dev->net, "smsc95xx_reset, return 0\n");
  778. return 0;
  779. }
  780. static const struct net_device_ops smsc95xx_netdev_ops = {
  781. .ndo_open = usbnet_open,
  782. .ndo_stop = usbnet_stop,
  783. .ndo_start_xmit = usbnet_start_xmit,
  784. .ndo_tx_timeout = usbnet_tx_timeout,
  785. .ndo_change_mtu = usbnet_change_mtu,
  786. .ndo_set_mac_address = eth_mac_addr,
  787. .ndo_validate_addr = eth_validate_addr,
  788. .ndo_do_ioctl = smsc95xx_ioctl,
  789. .ndo_set_rx_mode = smsc95xx_set_multicast,
  790. .ndo_set_features = smsc95xx_set_features,
  791. };
  792. static int smsc95xx_bind(struct usbnet *dev, struct usb_interface *intf)
  793. {
  794. struct smsc95xx_priv *pdata = NULL;
  795. u32 val;
  796. int ret;
  797. printk(KERN_INFO SMSC_CHIPNAME " v" SMSC_DRIVER_VERSION "\n");
  798. ret = usbnet_get_endpoints(dev, intf);
  799. check_warn_return(ret, "usbnet_get_endpoints failed: %d\n", ret);
  800. dev->data[0] = (unsigned long)kzalloc(sizeof(struct smsc95xx_priv),
  801. GFP_KERNEL);
  802. pdata = (struct smsc95xx_priv *)(dev->data[0]);
  803. if (!pdata) {
  804. netdev_warn(dev->net, "Unable to allocate struct smsc95xx_priv\n");
  805. return -ENOMEM;
  806. }
  807. spin_lock_init(&pdata->mac_cr_lock);
  808. if (DEFAULT_TX_CSUM_ENABLE)
  809. dev->net->features |= NETIF_F_HW_CSUM;
  810. if (DEFAULT_RX_CSUM_ENABLE)
  811. dev->net->features |= NETIF_F_RXCSUM;
  812. dev->net->hw_features = NETIF_F_HW_CSUM | NETIF_F_RXCSUM;
  813. smsc95xx_init_mac_address(dev);
  814. /* Init all registers */
  815. ret = smsc95xx_reset(dev);
  816. /* detect device revision as different features may be available */
  817. ret = smsc95xx_read_reg(dev, ID_REV, &val);
  818. check_warn_return(ret, "Failed to read ID_REV: %d\n", ret);
  819. val >>= 16;
  820. if ((val == ID_REV_CHIP_ID_9500A_) || (val == ID_REV_CHIP_ID_9530_) ||
  821. (val == ID_REV_CHIP_ID_89530_) || (val == ID_REV_CHIP_ID_9730_))
  822. pdata->features = (FEATURE_8_WAKEUP_FILTERS |
  823. FEATURE_PHY_NLP_CROSSOVER |
  824. FEATURE_AUTOSUSPEND);
  825. else if (val == ID_REV_CHIP_ID_9512_)
  826. pdata->features = FEATURE_8_WAKEUP_FILTERS;
  827. dev->net->netdev_ops = &smsc95xx_netdev_ops;
  828. dev->net->ethtool_ops = &smsc95xx_ethtool_ops;
  829. dev->net->flags |= IFF_MULTICAST;
  830. dev->net->hard_header_len += SMSC95XX_TX_OVERHEAD_CSUM;
  831. dev->hard_mtu = dev->net->mtu + dev->net->hard_header_len;
  832. return 0;
  833. }
  834. static void smsc95xx_unbind(struct usbnet *dev, struct usb_interface *intf)
  835. {
  836. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  837. if (pdata) {
  838. netif_dbg(dev, ifdown, dev->net, "free pdata\n");
  839. kfree(pdata);
  840. pdata = NULL;
  841. dev->data[0] = 0;
  842. }
  843. }
  844. static u16 smsc_crc(const u8 *buffer, size_t len, int filter)
  845. {
  846. return bitrev16(crc16(0xFFFF, buffer, len)) << ((filter % 2) * 16);
  847. }
  848. static int smsc95xx_suspend(struct usb_interface *intf, pm_message_t message)
  849. {
  850. struct usbnet *dev = usb_get_intfdata(intf);
  851. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  852. int ret;
  853. u32 val;
  854. ret = usbnet_suspend(intf, message);
  855. check_warn_return(ret, "usbnet_suspend error");
  856. /* if no wol options set, enter lowest power SUSPEND2 mode */
  857. if (!(pdata->wolopts & SUPPORTED_WAKE)) {
  858. netdev_info(dev->net, "entering SUSPEND2 mode");
  859. /* disable energy detect (link up) & wake up events */
  860. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  861. check_warn_return(ret, "Error reading WUCSR");
  862. val &= ~(WUCSR_MPEN_ | WUCSR_WAKE_EN_);
  863. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  864. check_warn_return(ret, "Error writing WUCSR");
  865. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  866. check_warn_return(ret, "Error reading PM_CTRL");
  867. val &= ~(PM_CTL_ED_EN_ | PM_CTL_WOL_EN_);
  868. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  869. check_warn_return(ret, "Error writing PM_CTRL");
  870. /* enter suspend2 mode */
  871. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  872. check_warn_return(ret, "Error reading PM_CTRL");
  873. val &= ~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_);
  874. val |= PM_CTL_SUS_MODE_2;
  875. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  876. check_warn_return(ret, "Error writing PM_CTRL");
  877. return 0;
  878. }
  879. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  880. u32 *filter_mask = kzalloc(32, GFP_KERNEL);
  881. u32 command[2];
  882. u32 offset[2];
  883. u32 crc[4];
  884. int wuff_filter_count =
  885. (pdata->features & FEATURE_8_WAKEUP_FILTERS) ?
  886. LAN9500A_WUFF_NUM : LAN9500_WUFF_NUM;
  887. int i, filter = 0;
  888. memset(command, 0, sizeof(command));
  889. memset(offset, 0, sizeof(offset));
  890. memset(crc, 0, sizeof(crc));
  891. if (pdata->wolopts & WAKE_BCAST) {
  892. const u8 bcast[] = {0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF};
  893. netdev_info(dev->net, "enabling broadcast detection");
  894. filter_mask[filter * 4] = 0x003F;
  895. filter_mask[filter * 4 + 1] = 0x00;
  896. filter_mask[filter * 4 + 2] = 0x00;
  897. filter_mask[filter * 4 + 3] = 0x00;
  898. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  899. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  900. crc[filter/2] |= smsc_crc(bcast, 6, filter);
  901. filter++;
  902. }
  903. if (pdata->wolopts & WAKE_MCAST) {
  904. const u8 mcast[] = {0x01, 0x00, 0x5E};
  905. netdev_info(dev->net, "enabling multicast detection");
  906. filter_mask[filter * 4] = 0x0007;
  907. filter_mask[filter * 4 + 1] = 0x00;
  908. filter_mask[filter * 4 + 2] = 0x00;
  909. filter_mask[filter * 4 + 3] = 0x00;
  910. command[filter/4] |= 0x09UL << ((filter % 4) * 8);
  911. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  912. crc[filter/2] |= smsc_crc(mcast, 3, filter);
  913. filter++;
  914. }
  915. if (pdata->wolopts & WAKE_ARP) {
  916. const u8 arp[] = {0x08, 0x06};
  917. netdev_info(dev->net, "enabling ARP detection");
  918. filter_mask[filter * 4] = 0x0003;
  919. filter_mask[filter * 4 + 1] = 0x00;
  920. filter_mask[filter * 4 + 2] = 0x00;
  921. filter_mask[filter * 4 + 3] = 0x00;
  922. command[filter/4] |= 0x05UL << ((filter % 4) * 8);
  923. offset[filter/4] |= 0x0C << ((filter % 4) * 8);
  924. crc[filter/2] |= smsc_crc(arp, 2, filter);
  925. filter++;
  926. }
  927. if (pdata->wolopts & WAKE_UCAST) {
  928. netdev_info(dev->net, "enabling unicast detection");
  929. filter_mask[filter * 4] = 0x003F;
  930. filter_mask[filter * 4 + 1] = 0x00;
  931. filter_mask[filter * 4 + 2] = 0x00;
  932. filter_mask[filter * 4 + 3] = 0x00;
  933. command[filter/4] |= 0x01UL << ((filter % 4) * 8);
  934. offset[filter/4] |= 0x00 << ((filter % 4) * 8);
  935. crc[filter/2] |= smsc_crc(dev->net->dev_addr, ETH_ALEN, filter);
  936. filter++;
  937. }
  938. for (i = 0; i < (wuff_filter_count * 4); i++) {
  939. ret = smsc95xx_write_reg_nopm(dev, WUFF, filter_mask[i]);
  940. if (ret < 0)
  941. kfree(filter_mask);
  942. check_warn_return(ret, "Error writing WUFF");
  943. }
  944. kfree(filter_mask);
  945. for (i = 0; i < (wuff_filter_count / 4); i++) {
  946. ret = smsc95xx_write_reg_nopm(dev, WUFF, command[i]);
  947. check_warn_return(ret, "Error writing WUFF");
  948. }
  949. for (i = 0; i < (wuff_filter_count / 4); i++) {
  950. ret = smsc95xx_write_reg_nopm(dev, WUFF, offset[i]);
  951. check_warn_return(ret, "Error writing WUFF");
  952. }
  953. for (i = 0; i < (wuff_filter_count / 2); i++) {
  954. ret = smsc95xx_write_reg_nopm(dev, WUFF, crc[i]);
  955. check_warn_return(ret, "Error writing WUFF");
  956. }
  957. /* clear any pending pattern match packet status */
  958. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  959. check_warn_return(ret, "Error reading WUCSR");
  960. val |= WUCSR_WUFR_;
  961. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  962. check_warn_return(ret, "Error writing WUCSR");
  963. }
  964. if (pdata->wolopts & WAKE_MAGIC) {
  965. /* clear any pending magic packet status */
  966. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  967. check_warn_return(ret, "Error reading WUCSR");
  968. val |= WUCSR_MPR_;
  969. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  970. check_warn_return(ret, "Error writing WUCSR");
  971. }
  972. /* enable/disable wakeup sources */
  973. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  974. check_warn_return(ret, "Error reading WUCSR");
  975. if (pdata->wolopts & (WAKE_BCAST | WAKE_MCAST | WAKE_ARP | WAKE_UCAST)) {
  976. netdev_info(dev->net, "enabling pattern match wakeup");
  977. val |= WUCSR_WAKE_EN_;
  978. } else {
  979. netdev_info(dev->net, "disabling pattern match wakeup");
  980. val &= ~WUCSR_WAKE_EN_;
  981. }
  982. if (pdata->wolopts & WAKE_MAGIC) {
  983. netdev_info(dev->net, "enabling magic packet wakeup");
  984. val |= WUCSR_MPEN_;
  985. } else {
  986. netdev_info(dev->net, "disabling magic packet wakeup");
  987. val &= ~WUCSR_MPEN_;
  988. }
  989. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  990. check_warn_return(ret, "Error writing WUCSR");
  991. /* enable wol wakeup source */
  992. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  993. check_warn_return(ret, "Error reading PM_CTRL");
  994. val |= PM_CTL_WOL_EN_;
  995. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  996. check_warn_return(ret, "Error writing PM_CTRL");
  997. /* enable receiver to enable frame reception */
  998. smsc95xx_start_rx_path(dev, 1);
  999. /* some wol options are enabled, so enter SUSPEND0 */
  1000. netdev_info(dev->net, "entering SUSPEND0 mode");
  1001. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1002. check_warn_return(ret, "Error reading PM_CTRL");
  1003. val &= (~(PM_CTL_SUS_MODE_ | PM_CTL_WUPS_ | PM_CTL_PHY_RST_));
  1004. val |= PM_CTL_SUS_MODE_0;
  1005. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1006. check_warn_return(ret, "Error writing PM_CTRL");
  1007. /* clear wol status */
  1008. val &= ~PM_CTL_WUPS_;
  1009. val |= PM_CTL_WUPS_WOL_;
  1010. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1011. check_warn_return(ret, "Error writing PM_CTRL");
  1012. /* read back PM_CTRL */
  1013. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1014. check_warn_return(ret, "Error reading PM_CTRL");
  1015. smsc95xx_set_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1016. return 0;
  1017. }
  1018. static int smsc95xx_resume(struct usb_interface *intf)
  1019. {
  1020. struct usbnet *dev = usb_get_intfdata(intf);
  1021. struct smsc95xx_priv *pdata = (struct smsc95xx_priv *)(dev->data[0]);
  1022. int ret;
  1023. u32 val;
  1024. BUG_ON(!dev);
  1025. if (pdata->wolopts) {
  1026. smsc95xx_clear_feature(dev, USB_DEVICE_REMOTE_WAKEUP);
  1027. /* clear wake-up sources */
  1028. ret = smsc95xx_read_reg_nopm(dev, WUCSR, &val);
  1029. check_warn_return(ret, "Error reading WUCSR");
  1030. val &= ~(WUCSR_WAKE_EN_ | WUCSR_MPEN_);
  1031. ret = smsc95xx_write_reg_nopm(dev, WUCSR, val);
  1032. check_warn_return(ret, "Error writing WUCSR");
  1033. /* clear wake-up status */
  1034. ret = smsc95xx_read_reg_nopm(dev, PM_CTRL, &val);
  1035. check_warn_return(ret, "Error reading PM_CTRL");
  1036. val &= ~PM_CTL_WOL_EN_;
  1037. val |= PM_CTL_WUPS_;
  1038. ret = smsc95xx_write_reg_nopm(dev, PM_CTRL, val);
  1039. check_warn_return(ret, "Error writing PM_CTRL");
  1040. }
  1041. ret = usbnet_resume(intf);
  1042. check_warn_return(ret, "usbnet_resume error");
  1043. return 0;
  1044. }
  1045. static void smsc95xx_rx_csum_offload(struct sk_buff *skb)
  1046. {
  1047. skb->csum = *(u16 *)(skb_tail_pointer(skb) - 2);
  1048. skb->ip_summed = CHECKSUM_COMPLETE;
  1049. skb_trim(skb, skb->len - 2);
  1050. }
  1051. static int smsc95xx_rx_fixup(struct usbnet *dev, struct sk_buff *skb)
  1052. {
  1053. while (skb->len > 0) {
  1054. u32 header, align_count;
  1055. struct sk_buff *ax_skb;
  1056. unsigned char *packet;
  1057. u16 size;
  1058. memcpy(&header, skb->data, sizeof(header));
  1059. le32_to_cpus(&header);
  1060. skb_pull(skb, 4 + NET_IP_ALIGN);
  1061. packet = skb->data;
  1062. /* get the packet length */
  1063. size = (u16)((header & RX_STS_FL_) >> 16);
  1064. align_count = (4 - ((size + NET_IP_ALIGN) % 4)) % 4;
  1065. if (unlikely(header & RX_STS_ES_)) {
  1066. netif_dbg(dev, rx_err, dev->net,
  1067. "Error header=0x%08x\n", header);
  1068. dev->net->stats.rx_errors++;
  1069. dev->net->stats.rx_dropped++;
  1070. if (header & RX_STS_CRC_) {
  1071. dev->net->stats.rx_crc_errors++;
  1072. } else {
  1073. if (header & (RX_STS_TL_ | RX_STS_RF_))
  1074. dev->net->stats.rx_frame_errors++;
  1075. if ((header & RX_STS_LE_) &&
  1076. (!(header & RX_STS_FT_)))
  1077. dev->net->stats.rx_length_errors++;
  1078. }
  1079. } else {
  1080. /* ETH_FRAME_LEN + 4(CRC) + 2(COE) + 4(Vlan) */
  1081. if (unlikely(size > (ETH_FRAME_LEN + 12))) {
  1082. netif_dbg(dev, rx_err, dev->net,
  1083. "size err header=0x%08x\n", header);
  1084. return 0;
  1085. }
  1086. /* last frame in this batch */
  1087. if (skb->len == size) {
  1088. if (dev->net->features & NETIF_F_RXCSUM)
  1089. smsc95xx_rx_csum_offload(skb);
  1090. skb_trim(skb, skb->len - 4); /* remove fcs */
  1091. skb->truesize = size + sizeof(struct sk_buff);
  1092. return 1;
  1093. }
  1094. ax_skb = skb_clone(skb, GFP_ATOMIC);
  1095. if (unlikely(!ax_skb)) {
  1096. netdev_warn(dev->net, "Error allocating skb\n");
  1097. return 0;
  1098. }
  1099. ax_skb->len = size;
  1100. ax_skb->data = packet;
  1101. skb_set_tail_pointer(ax_skb, size);
  1102. if (dev->net->features & NETIF_F_RXCSUM)
  1103. smsc95xx_rx_csum_offload(ax_skb);
  1104. skb_trim(ax_skb, ax_skb->len - 4); /* remove fcs */
  1105. ax_skb->truesize = size + sizeof(struct sk_buff);
  1106. usbnet_skb_return(dev, ax_skb);
  1107. }
  1108. skb_pull(skb, size);
  1109. /* padding bytes before the next frame starts */
  1110. if (skb->len)
  1111. skb_pull(skb, align_count);
  1112. }
  1113. if (unlikely(skb->len < 0)) {
  1114. netdev_warn(dev->net, "invalid rx length<0 %d\n", skb->len);
  1115. return 0;
  1116. }
  1117. return 1;
  1118. }
  1119. static u32 smsc95xx_calc_csum_preamble(struct sk_buff *skb)
  1120. {
  1121. u16 low_16 = (u16)skb_checksum_start_offset(skb);
  1122. u16 high_16 = low_16 + skb->csum_offset;
  1123. return (high_16 << 16) | low_16;
  1124. }
  1125. static struct sk_buff *smsc95xx_tx_fixup(struct usbnet *dev,
  1126. struct sk_buff *skb, gfp_t flags)
  1127. {
  1128. bool csum = skb->ip_summed == CHECKSUM_PARTIAL;
  1129. int overhead = csum ? SMSC95XX_TX_OVERHEAD_CSUM : SMSC95XX_TX_OVERHEAD;
  1130. u32 tx_cmd_a, tx_cmd_b;
  1131. /* We do not advertise SG, so skbs should be already linearized */
  1132. BUG_ON(skb_shinfo(skb)->nr_frags);
  1133. if (skb_headroom(skb) < overhead) {
  1134. struct sk_buff *skb2 = skb_copy_expand(skb,
  1135. overhead, 0, flags);
  1136. dev_kfree_skb_any(skb);
  1137. skb = skb2;
  1138. if (!skb)
  1139. return NULL;
  1140. }
  1141. if (csum) {
  1142. if (skb->len <= 45) {
  1143. /* workaround - hardware tx checksum does not work
  1144. * properly with extremely small packets */
  1145. long csstart = skb_checksum_start_offset(skb);
  1146. __wsum calc = csum_partial(skb->data + csstart,
  1147. skb->len - csstart, 0);
  1148. *((__sum16 *)(skb->data + csstart
  1149. + skb->csum_offset)) = csum_fold(calc);
  1150. csum = false;
  1151. } else {
  1152. u32 csum_preamble = smsc95xx_calc_csum_preamble(skb);
  1153. skb_push(skb, 4);
  1154. cpu_to_le32s(&csum_preamble);
  1155. memcpy(skb->data, &csum_preamble, 4);
  1156. }
  1157. }
  1158. skb_push(skb, 4);
  1159. tx_cmd_b = (u32)(skb->len - 4);
  1160. if (csum)
  1161. tx_cmd_b |= TX_CMD_B_CSUM_ENABLE;
  1162. cpu_to_le32s(&tx_cmd_b);
  1163. memcpy(skb->data, &tx_cmd_b, 4);
  1164. skb_push(skb, 4);
  1165. tx_cmd_a = (u32)(skb->len - 8) | TX_CMD_A_FIRST_SEG_ |
  1166. TX_CMD_A_LAST_SEG_;
  1167. cpu_to_le32s(&tx_cmd_a);
  1168. memcpy(skb->data, &tx_cmd_a, 4);
  1169. return skb;
  1170. }
  1171. static const struct driver_info smsc95xx_info = {
  1172. .description = "smsc95xx USB 2.0 Ethernet",
  1173. .bind = smsc95xx_bind,
  1174. .unbind = smsc95xx_unbind,
  1175. .link_reset = smsc95xx_link_reset,
  1176. .reset = smsc95xx_reset,
  1177. .rx_fixup = smsc95xx_rx_fixup,
  1178. .tx_fixup = smsc95xx_tx_fixup,
  1179. .status = smsc95xx_status,
  1180. .flags = FLAG_ETHER | FLAG_SEND_ZLP | FLAG_LINK_INTR,
  1181. };
  1182. static const struct usb_device_id products[] = {
  1183. {
  1184. /* SMSC9500 USB Ethernet Device */
  1185. USB_DEVICE(0x0424, 0x9500),
  1186. .driver_info = (unsigned long) &smsc95xx_info,
  1187. },
  1188. {
  1189. /* SMSC9505 USB Ethernet Device */
  1190. USB_DEVICE(0x0424, 0x9505),
  1191. .driver_info = (unsigned long) &smsc95xx_info,
  1192. },
  1193. {
  1194. /* SMSC9500A USB Ethernet Device */
  1195. USB_DEVICE(0x0424, 0x9E00),
  1196. .driver_info = (unsigned long) &smsc95xx_info,
  1197. },
  1198. {
  1199. /* SMSC9505A USB Ethernet Device */
  1200. USB_DEVICE(0x0424, 0x9E01),
  1201. .driver_info = (unsigned long) &smsc95xx_info,
  1202. },
  1203. {
  1204. /* SMSC9512/9514 USB Hub & Ethernet Device */
  1205. USB_DEVICE(0x0424, 0xec00),
  1206. .driver_info = (unsigned long) &smsc95xx_info,
  1207. },
  1208. {
  1209. /* SMSC9500 USB Ethernet Device (SAL10) */
  1210. USB_DEVICE(0x0424, 0x9900),
  1211. .driver_info = (unsigned long) &smsc95xx_info,
  1212. },
  1213. {
  1214. /* SMSC9505 USB Ethernet Device (SAL10) */
  1215. USB_DEVICE(0x0424, 0x9901),
  1216. .driver_info = (unsigned long) &smsc95xx_info,
  1217. },
  1218. {
  1219. /* SMSC9500A USB Ethernet Device (SAL10) */
  1220. USB_DEVICE(0x0424, 0x9902),
  1221. .driver_info = (unsigned long) &smsc95xx_info,
  1222. },
  1223. {
  1224. /* SMSC9505A USB Ethernet Device (SAL10) */
  1225. USB_DEVICE(0x0424, 0x9903),
  1226. .driver_info = (unsigned long) &smsc95xx_info,
  1227. },
  1228. {
  1229. /* SMSC9512/9514 USB Hub & Ethernet Device (SAL10) */
  1230. USB_DEVICE(0x0424, 0x9904),
  1231. .driver_info = (unsigned long) &smsc95xx_info,
  1232. },
  1233. {
  1234. /* SMSC9500A USB Ethernet Device (HAL) */
  1235. USB_DEVICE(0x0424, 0x9905),
  1236. .driver_info = (unsigned long) &smsc95xx_info,
  1237. },
  1238. {
  1239. /* SMSC9505A USB Ethernet Device (HAL) */
  1240. USB_DEVICE(0x0424, 0x9906),
  1241. .driver_info = (unsigned long) &smsc95xx_info,
  1242. },
  1243. {
  1244. /* SMSC9500 USB Ethernet Device (Alternate ID) */
  1245. USB_DEVICE(0x0424, 0x9907),
  1246. .driver_info = (unsigned long) &smsc95xx_info,
  1247. },
  1248. {
  1249. /* SMSC9500A USB Ethernet Device (Alternate ID) */
  1250. USB_DEVICE(0x0424, 0x9908),
  1251. .driver_info = (unsigned long) &smsc95xx_info,
  1252. },
  1253. {
  1254. /* SMSC9512/9514 USB Hub & Ethernet Device (Alternate ID) */
  1255. USB_DEVICE(0x0424, 0x9909),
  1256. .driver_info = (unsigned long) &smsc95xx_info,
  1257. },
  1258. {
  1259. /* SMSC LAN9530 USB Ethernet Device */
  1260. USB_DEVICE(0x0424, 0x9530),
  1261. .driver_info = (unsigned long) &smsc95xx_info,
  1262. },
  1263. {
  1264. /* SMSC LAN9730 USB Ethernet Device */
  1265. USB_DEVICE(0x0424, 0x9730),
  1266. .driver_info = (unsigned long) &smsc95xx_info,
  1267. },
  1268. {
  1269. /* SMSC LAN89530 USB Ethernet Device */
  1270. USB_DEVICE(0x0424, 0x9E08),
  1271. .driver_info = (unsigned long) &smsc95xx_info,
  1272. },
  1273. { }, /* END */
  1274. };
  1275. MODULE_DEVICE_TABLE(usb, products);
  1276. static struct usb_driver smsc95xx_driver = {
  1277. .name = "smsc95xx",
  1278. .id_table = products,
  1279. .probe = usbnet_probe,
  1280. .suspend = smsc95xx_suspend,
  1281. .resume = smsc95xx_resume,
  1282. .reset_resume = smsc95xx_resume,
  1283. .disconnect = usbnet_disconnect,
  1284. .disable_hub_initiated_lpm = 1,
  1285. };
  1286. module_usb_driver(smsc95xx_driver);
  1287. MODULE_AUTHOR("Nancy Lin");
  1288. MODULE_AUTHOR("Steve Glendinning <steve.glendinning@shawell.net>");
  1289. MODULE_DESCRIPTION("SMSC95XX USB 2.0 Ethernet Devices");
  1290. MODULE_LICENSE("GPL");