hdmi.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clk/tegra.h>
  11. #include <linux/debugfs.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include "hdmi.h"
  15. #include "drm.h"
  16. #include "dc.h"
  17. #include "host1x_client.h"
  18. struct tegra_hdmi {
  19. struct host1x_client client;
  20. struct tegra_output output;
  21. struct device *dev;
  22. struct regulator *vdd;
  23. struct regulator *pll;
  24. void __iomem *regs;
  25. unsigned int irq;
  26. struct clk *clk_parent;
  27. struct clk *clk;
  28. unsigned int audio_source;
  29. unsigned int audio_freq;
  30. bool stereo;
  31. bool dvi;
  32. struct drm_info_list *debugfs_files;
  33. struct drm_minor *minor;
  34. struct dentry *debugfs;
  35. };
  36. static inline struct tegra_hdmi *
  37. host1x_client_to_hdmi(struct host1x_client *client)
  38. {
  39. return container_of(client, struct tegra_hdmi, client);
  40. }
  41. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  42. {
  43. return container_of(output, struct tegra_hdmi, output);
  44. }
  45. #define HDMI_AUDIOCLK_FREQ 216000000
  46. #define HDMI_REKEY_DEFAULT 56
  47. enum {
  48. AUTO = 0,
  49. SPDIF,
  50. HDA,
  51. };
  52. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  53. unsigned long reg)
  54. {
  55. return readl(hdmi->regs + (reg << 2));
  56. }
  57. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  58. unsigned long reg)
  59. {
  60. writel(val, hdmi->regs + (reg << 2));
  61. }
  62. struct tegra_hdmi_audio_config {
  63. unsigned int pclk;
  64. unsigned int n;
  65. unsigned int cts;
  66. unsigned int aval;
  67. };
  68. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  69. { 25200000, 4096, 25200, 24000 },
  70. { 27000000, 4096, 27000, 24000 },
  71. { 74250000, 4096, 74250, 24000 },
  72. { 148500000, 4096, 148500, 24000 },
  73. { 0, 0, 0, 0 },
  74. };
  75. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  76. { 25200000, 5880, 26250, 25000 },
  77. { 27000000, 5880, 28125, 25000 },
  78. { 74250000, 4704, 61875, 20000 },
  79. { 148500000, 4704, 123750, 20000 },
  80. { 0, 0, 0, 0 },
  81. };
  82. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  83. { 25200000, 6144, 25200, 24000 },
  84. { 27000000, 6144, 27000, 24000 },
  85. { 74250000, 6144, 74250, 24000 },
  86. { 148500000, 6144, 148500, 24000 },
  87. { 0, 0, 0, 0 },
  88. };
  89. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  90. { 25200000, 11760, 26250, 25000 },
  91. { 27000000, 11760, 28125, 25000 },
  92. { 74250000, 9408, 61875, 20000 },
  93. { 148500000, 9408, 123750, 20000 },
  94. { 0, 0, 0, 0 },
  95. };
  96. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  97. { 25200000, 12288, 25200, 24000 },
  98. { 27000000, 12288, 27000, 24000 },
  99. { 74250000, 12288, 74250, 24000 },
  100. { 148500000, 12288, 148500, 24000 },
  101. { 0, 0, 0, 0 },
  102. };
  103. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  104. { 25200000, 23520, 26250, 25000 },
  105. { 27000000, 23520, 28125, 25000 },
  106. { 74250000, 18816, 61875, 20000 },
  107. { 148500000, 18816, 123750, 20000 },
  108. { 0, 0, 0, 0 },
  109. };
  110. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  111. { 25200000, 24576, 25200, 24000 },
  112. { 27000000, 24576, 27000, 24000 },
  113. { 74250000, 24576, 74250, 24000 },
  114. { 148500000, 24576, 148500, 24000 },
  115. { 0, 0, 0, 0 },
  116. };
  117. struct tmds_config {
  118. unsigned int pclk;
  119. u32 pll0;
  120. u32 pll1;
  121. u32 pe_current;
  122. u32 drive_current;
  123. };
  124. static const struct tmds_config tegra2_tmds_config[] = {
  125. { /* slow pixel clock modes */
  126. .pclk = 27000000,
  127. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  128. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  129. SOR_PLL_TX_REG_LOAD(3),
  130. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  131. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  132. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  133. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  134. PE_CURRENT3(PE_CURRENT_0_0_mA),
  135. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  136. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  137. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  138. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  139. },
  140. { /* high pixel clock modes */
  141. .pclk = UINT_MAX,
  142. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  143. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  144. SOR_PLL_TX_REG_LOAD(3),
  145. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  146. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  147. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  148. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  149. PE_CURRENT3(PE_CURRENT_6_0_mA),
  150. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  151. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  152. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  153. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  154. },
  155. };
  156. static const struct tmds_config tegra3_tmds_config[] = {
  157. { /* 480p modes */
  158. .pclk = 27000000,
  159. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  160. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  161. SOR_PLL_TX_REG_LOAD(0),
  162. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  163. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  164. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  165. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  166. PE_CURRENT3(PE_CURRENT_0_0_mA),
  167. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  168. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  169. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  170. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  171. }, { /* 720p modes */
  172. .pclk = 74250000,
  173. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  174. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  175. SOR_PLL_TX_REG_LOAD(0),
  176. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  177. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  178. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  179. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  180. PE_CURRENT3(PE_CURRENT_5_0_mA),
  181. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  182. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  183. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  184. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  185. }, { /* 1080p modes */
  186. .pclk = UINT_MAX,
  187. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  188. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  189. SOR_PLL_TX_REG_LOAD(0),
  190. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  191. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  192. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  193. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  194. PE_CURRENT3(PE_CURRENT_5_0_mA),
  195. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  196. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  197. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  198. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  199. },
  200. };
  201. static const struct tegra_hdmi_audio_config *
  202. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  203. {
  204. const struct tegra_hdmi_audio_config *table;
  205. switch (audio_freq) {
  206. case 32000:
  207. table = tegra_hdmi_audio_32k;
  208. break;
  209. case 44100:
  210. table = tegra_hdmi_audio_44_1k;
  211. break;
  212. case 48000:
  213. table = tegra_hdmi_audio_48k;
  214. break;
  215. case 88200:
  216. table = tegra_hdmi_audio_88_2k;
  217. break;
  218. case 96000:
  219. table = tegra_hdmi_audio_96k;
  220. break;
  221. case 176400:
  222. table = tegra_hdmi_audio_176_4k;
  223. break;
  224. case 192000:
  225. table = tegra_hdmi_audio_192k;
  226. break;
  227. default:
  228. return NULL;
  229. }
  230. while (table->pclk) {
  231. if (table->pclk == pclk)
  232. return table;
  233. table++;
  234. }
  235. return NULL;
  236. }
  237. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  238. {
  239. const unsigned int freqs[] = {
  240. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  241. };
  242. unsigned int i;
  243. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  244. unsigned int f = freqs[i];
  245. unsigned int eight_half;
  246. unsigned long value;
  247. unsigned int delta;
  248. if (f > 96000)
  249. delta = 2;
  250. else if (f > 480000)
  251. delta = 6;
  252. else
  253. delta = 9;
  254. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  255. value = AUDIO_FS_LOW(eight_half - delta) |
  256. AUDIO_FS_HIGH(eight_half + delta);
  257. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  258. }
  259. }
  260. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  261. {
  262. struct device_node *node = hdmi->dev->of_node;
  263. const struct tegra_hdmi_audio_config *config;
  264. unsigned int offset = 0;
  265. unsigned long value;
  266. switch (hdmi->audio_source) {
  267. case HDA:
  268. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  269. break;
  270. case SPDIF:
  271. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  272. break;
  273. default:
  274. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  275. break;
  276. }
  277. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  278. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  279. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  280. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  281. } else {
  282. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  283. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  284. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  285. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  286. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  287. }
  288. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  289. if (!config) {
  290. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  291. hdmi->audio_freq, pclk);
  292. return -EINVAL;
  293. }
  294. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  295. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  296. AUDIO_N_VALUE(config->n - 1);
  297. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  298. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  299. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  300. value = ACR_SUBPACK_CTS(config->cts);
  301. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  302. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  303. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  304. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  305. value &= ~AUDIO_N_RESETF;
  306. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  307. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  308. switch (hdmi->audio_freq) {
  309. case 32000:
  310. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  311. break;
  312. case 44100:
  313. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  314. break;
  315. case 48000:
  316. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  317. break;
  318. case 88200:
  319. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  320. break;
  321. case 96000:
  322. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  323. break;
  324. case 176400:
  325. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  326. break;
  327. case 192000:
  328. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  329. break;
  330. }
  331. tegra_hdmi_writel(hdmi, config->aval, offset);
  332. }
  333. tegra_hdmi_setup_audio_fs_tables(hdmi);
  334. return 0;
  335. }
  336. static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
  337. {
  338. unsigned long value = 0;
  339. size_t i;
  340. for (i = size; i > 0; i--)
  341. value = (value << 8) | ptr[i - 1];
  342. return value;
  343. }
  344. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  345. size_t size)
  346. {
  347. const u8 *ptr = data;
  348. unsigned long offset;
  349. unsigned long value;
  350. size_t i, j;
  351. switch (ptr[0]) {
  352. case HDMI_INFOFRAME_TYPE_AVI:
  353. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  354. break;
  355. case HDMI_INFOFRAME_TYPE_AUDIO:
  356. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  357. break;
  358. case HDMI_INFOFRAME_TYPE_VENDOR:
  359. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  360. break;
  361. default:
  362. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  363. ptr[0]);
  364. return;
  365. }
  366. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  367. INFOFRAME_HEADER_VERSION(ptr[1]) |
  368. INFOFRAME_HEADER_LEN(ptr[2]);
  369. tegra_hdmi_writel(hdmi, value, offset);
  370. offset++;
  371. /*
  372. * Each subpack contains 7 bytes, divided into:
  373. * - subpack_low: bytes 0 - 3
  374. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  375. */
  376. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  377. size_t rem = size - i, num = min_t(size_t, rem, 4);
  378. value = tegra_hdmi_subpack(&ptr[i], num);
  379. tegra_hdmi_writel(hdmi, value, offset++);
  380. num = min_t(size_t, rem - num, 3);
  381. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  382. tegra_hdmi_writel(hdmi, value, offset++);
  383. }
  384. }
  385. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  386. struct drm_display_mode *mode)
  387. {
  388. struct hdmi_avi_infoframe frame;
  389. u8 buffer[17];
  390. ssize_t err;
  391. if (hdmi->dvi) {
  392. tegra_hdmi_writel(hdmi, 0,
  393. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  394. return;
  395. }
  396. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  397. if (err < 0) {
  398. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  399. return;
  400. }
  401. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  402. if (err < 0) {
  403. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  404. return;
  405. }
  406. tegra_hdmi_write_infopack(hdmi, buffer, err);
  407. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  408. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  409. }
  410. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  411. {
  412. struct hdmi_audio_infoframe frame;
  413. u8 buffer[14];
  414. ssize_t err;
  415. if (hdmi->dvi) {
  416. tegra_hdmi_writel(hdmi, 0,
  417. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  418. return;
  419. }
  420. err = hdmi_audio_infoframe_init(&frame);
  421. if (err < 0) {
  422. dev_err(hdmi->dev, "failed to initialize audio infoframe: %d\n",
  423. err);
  424. return;
  425. }
  426. frame.channels = 2;
  427. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  428. if (err < 0) {
  429. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  430. err);
  431. return;
  432. }
  433. /*
  434. * The audio infoframe has only one set of subpack registers, so the
  435. * infoframe needs to be truncated. One set of subpack registers can
  436. * contain 7 bytes. Including the 3 byte header only the first 10
  437. * bytes can be programmed.
  438. */
  439. tegra_hdmi_write_infopack(hdmi, buffer, min(10, err));
  440. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  441. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  442. }
  443. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  444. {
  445. struct hdmi_vendor_infoframe frame;
  446. unsigned long value;
  447. u8 buffer[10];
  448. ssize_t err;
  449. if (!hdmi->stereo) {
  450. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  451. value &= ~GENERIC_CTRL_ENABLE;
  452. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  453. return;
  454. }
  455. hdmi_vendor_infoframe_init(&frame);
  456. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  457. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  458. if (err < 0) {
  459. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  460. err);
  461. return;
  462. }
  463. tegra_hdmi_write_infopack(hdmi, buffer, err);
  464. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  465. value |= GENERIC_CTRL_ENABLE;
  466. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  467. }
  468. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  469. const struct tmds_config *tmds)
  470. {
  471. unsigned long value;
  472. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  473. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  474. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  475. value = tmds->drive_current | DRIVE_CURRENT_FUSE_OVERRIDE;
  476. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  477. }
  478. static int tegra_output_hdmi_enable(struct tegra_output *output)
  479. {
  480. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  481. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  482. struct drm_display_mode *mode = &dc->base.mode;
  483. struct tegra_hdmi *hdmi = to_hdmi(output);
  484. struct device_node *node = hdmi->dev->of_node;
  485. unsigned int pulse_start, div82, pclk;
  486. const struct tmds_config *tmds;
  487. unsigned int num_tmds;
  488. unsigned long value;
  489. int retries = 1000;
  490. int err;
  491. pclk = mode->clock * 1000;
  492. h_sync_width = mode->hsync_end - mode->hsync_start;
  493. h_back_porch = mode->htotal - mode->hsync_end;
  494. h_front_porch = mode->hsync_start - mode->hdisplay;
  495. err = regulator_enable(hdmi->vdd);
  496. if (err < 0) {
  497. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  498. return err;
  499. }
  500. err = regulator_enable(hdmi->pll);
  501. if (err < 0) {
  502. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  503. return err;
  504. }
  505. /*
  506. * This assumes that the display controller will divide its parent
  507. * clock by 2 to generate the pixel clock.
  508. */
  509. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  510. if (err < 0) {
  511. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  512. return err;
  513. }
  514. err = clk_set_rate(hdmi->clk, pclk);
  515. if (err < 0)
  516. return err;
  517. err = clk_enable(hdmi->clk);
  518. if (err < 0) {
  519. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  520. return err;
  521. }
  522. tegra_periph_reset_assert(hdmi->clk);
  523. usleep_range(1000, 2000);
  524. tegra_periph_reset_deassert(hdmi->clk);
  525. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  526. DC_DISP_DISP_TIMING_OPTIONS);
  527. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  528. DC_DISP_DISP_COLOR_CONTROL);
  529. /* video_preamble uses h_pulse2 */
  530. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  531. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  532. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  533. PULSE_LAST_END_A;
  534. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  535. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  536. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  537. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  538. VSYNC_WINDOW_ENABLE;
  539. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  540. if (dc->pipe)
  541. value = HDMI_SRC_DISPLAYB;
  542. else
  543. value = HDMI_SRC_DISPLAYA;
  544. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  545. (mode->vdisplay == 576)))
  546. tegra_hdmi_writel(hdmi,
  547. value | ARM_VIDEO_RANGE_FULL,
  548. HDMI_NV_PDISP_INPUT_CONTROL);
  549. else
  550. tegra_hdmi_writel(hdmi,
  551. value | ARM_VIDEO_RANGE_LIMITED,
  552. HDMI_NV_PDISP_INPUT_CONTROL);
  553. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  554. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  555. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  556. if (!hdmi->dvi) {
  557. err = tegra_hdmi_setup_audio(hdmi, pclk);
  558. if (err < 0)
  559. hdmi->dvi = true;
  560. }
  561. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  562. /*
  563. * TODO: add ELD support
  564. */
  565. }
  566. rekey = HDMI_REKEY_DEFAULT;
  567. value = HDMI_CTRL_REKEY(rekey);
  568. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  569. h_front_porch - rekey - 18) / 32);
  570. if (!hdmi->dvi)
  571. value |= HDMI_CTRL_ENABLE;
  572. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  573. if (hdmi->dvi)
  574. tegra_hdmi_writel(hdmi, 0x0,
  575. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  576. else
  577. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  578. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  579. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  580. tegra_hdmi_setup_audio_infoframe(hdmi);
  581. tegra_hdmi_setup_stereo_infoframe(hdmi);
  582. /* TMDS CONFIG */
  583. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  584. num_tmds = ARRAY_SIZE(tegra3_tmds_config);
  585. tmds = tegra3_tmds_config;
  586. } else {
  587. num_tmds = ARRAY_SIZE(tegra2_tmds_config);
  588. tmds = tegra2_tmds_config;
  589. }
  590. for (i = 0; i < num_tmds; i++) {
  591. if (pclk <= tmds[i].pclk) {
  592. tegra_hdmi_setup_tmds(hdmi, &tmds[i]);
  593. break;
  594. }
  595. }
  596. tegra_hdmi_writel(hdmi,
  597. SOR_SEQ_CTL_PU_PC(0) |
  598. SOR_SEQ_PU_PC_ALT(0) |
  599. SOR_SEQ_PD_PC(8) |
  600. SOR_SEQ_PD_PC_ALT(8),
  601. HDMI_NV_PDISP_SOR_SEQ_CTL);
  602. value = SOR_SEQ_INST_WAIT_TIME(1) |
  603. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  604. SOR_SEQ_INST_HALT |
  605. SOR_SEQ_INST_PIN_A_LOW |
  606. SOR_SEQ_INST_PIN_B_LOW |
  607. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  608. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  609. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  610. value = 0x1c800;
  611. value &= ~SOR_CSTM_ROTCLK(~0);
  612. value |= SOR_CSTM_ROTCLK(2);
  613. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  614. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  615. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  616. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  617. /* start SOR */
  618. tegra_hdmi_writel(hdmi,
  619. SOR_PWR_NORMAL_STATE_PU |
  620. SOR_PWR_NORMAL_START_NORMAL |
  621. SOR_PWR_SAFE_STATE_PD |
  622. SOR_PWR_SETTING_NEW_TRIGGER,
  623. HDMI_NV_PDISP_SOR_PWR);
  624. tegra_hdmi_writel(hdmi,
  625. SOR_PWR_NORMAL_STATE_PU |
  626. SOR_PWR_NORMAL_START_NORMAL |
  627. SOR_PWR_SAFE_STATE_PD |
  628. SOR_PWR_SETTING_NEW_DONE,
  629. HDMI_NV_PDISP_SOR_PWR);
  630. do {
  631. BUG_ON(--retries < 0);
  632. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  633. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  634. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  635. SOR_STATE_ASY_OWNER_HEAD0 |
  636. SOR_STATE_ASY_SUBOWNER_BOTH |
  637. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  638. SOR_STATE_ASY_DEPOL_POS;
  639. /* setup sync polarities */
  640. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  641. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  642. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  643. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  644. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  645. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  646. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  647. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  648. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  649. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  650. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  651. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  652. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  653. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  654. HDMI_NV_PDISP_SOR_STATE1);
  655. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  656. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  657. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  658. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  659. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  660. value = DISP_CTRL_MODE_C_DISPLAY;
  661. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  662. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  663. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  664. /* TODO: add HDCP support */
  665. return 0;
  666. }
  667. static int tegra_output_hdmi_disable(struct tegra_output *output)
  668. {
  669. struct tegra_hdmi *hdmi = to_hdmi(output);
  670. tegra_periph_reset_assert(hdmi->clk);
  671. clk_disable(hdmi->clk);
  672. regulator_disable(hdmi->pll);
  673. regulator_disable(hdmi->vdd);
  674. return 0;
  675. }
  676. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  677. struct clk *clk, unsigned long pclk)
  678. {
  679. struct tegra_hdmi *hdmi = to_hdmi(output);
  680. struct clk *base;
  681. int err;
  682. err = clk_set_parent(clk, hdmi->clk_parent);
  683. if (err < 0) {
  684. dev_err(output->dev, "failed to set parent: %d\n", err);
  685. return err;
  686. }
  687. base = clk_get_parent(hdmi->clk_parent);
  688. /*
  689. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  690. * respectively, each of which divides the base pll_d by 2.
  691. */
  692. err = clk_set_rate(base, pclk * 2);
  693. if (err < 0)
  694. dev_err(output->dev,
  695. "failed to set base clock rate to %lu Hz\n",
  696. pclk * 2);
  697. return 0;
  698. }
  699. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  700. struct drm_display_mode *mode,
  701. enum drm_mode_status *status)
  702. {
  703. struct tegra_hdmi *hdmi = to_hdmi(output);
  704. unsigned long pclk = mode->clock * 1000;
  705. struct clk *parent;
  706. long err;
  707. parent = clk_get_parent(hdmi->clk_parent);
  708. err = clk_round_rate(parent, pclk * 4);
  709. if (err < 0)
  710. *status = MODE_NOCLOCK;
  711. else
  712. *status = MODE_OK;
  713. return 0;
  714. }
  715. static const struct tegra_output_ops hdmi_ops = {
  716. .enable = tegra_output_hdmi_enable,
  717. .disable = tegra_output_hdmi_disable,
  718. .setup_clock = tegra_output_hdmi_setup_clock,
  719. .check_mode = tegra_output_hdmi_check_mode,
  720. };
  721. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  722. {
  723. struct drm_info_node *node = s->private;
  724. struct tegra_hdmi *hdmi = node->info_ent->data;
  725. int err;
  726. err = clk_enable(hdmi->clk);
  727. if (err)
  728. return err;
  729. #define DUMP_REG(name) \
  730. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  731. tegra_hdmi_readl(hdmi, name))
  732. DUMP_REG(HDMI_CTXSW);
  733. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  734. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  735. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  736. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  737. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  738. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  739. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  740. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  741. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  742. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  743. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  744. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  745. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  746. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  747. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  748. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  749. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  750. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  751. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  752. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  753. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  754. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  755. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  756. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  757. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  758. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  759. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  760. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  761. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  762. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  763. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  764. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  765. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  766. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  767. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  768. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  769. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  770. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  771. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  772. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  773. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  774. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  775. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  776. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  777. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  778. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  779. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  780. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  781. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  782. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  783. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  784. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  785. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  786. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  787. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  788. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  789. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  790. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  791. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  792. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  793. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  794. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  795. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  796. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  797. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  798. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  799. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  800. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  801. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  802. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  803. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  804. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  805. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  806. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  807. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  808. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  809. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  810. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  811. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  812. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  813. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  814. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  815. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  816. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  817. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  818. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  819. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  820. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  821. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  822. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  823. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  824. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  825. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  826. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  827. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  828. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  829. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  830. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  831. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  832. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  833. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  834. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  835. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  836. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  837. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  838. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  839. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  840. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  841. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  842. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  843. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  844. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  845. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  846. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  847. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  848. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  849. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  850. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  851. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  852. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  853. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  854. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  855. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  856. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  857. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  858. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  859. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  860. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  861. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  862. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  863. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  864. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  865. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  866. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  867. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  868. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  869. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  870. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  871. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  872. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  873. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  874. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  875. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  876. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  877. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  878. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  879. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  880. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  881. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  882. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  883. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  884. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  885. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  886. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  887. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  888. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  889. #undef DUMP_REG
  890. clk_disable(hdmi->clk);
  891. return 0;
  892. }
  893. static struct drm_info_list debugfs_files[] = {
  894. { "regs", tegra_hdmi_show_regs, 0, NULL },
  895. };
  896. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  897. struct drm_minor *minor)
  898. {
  899. unsigned int i;
  900. int err;
  901. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  902. if (!hdmi->debugfs)
  903. return -ENOMEM;
  904. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  905. GFP_KERNEL);
  906. if (!hdmi->debugfs_files) {
  907. err = -ENOMEM;
  908. goto remove;
  909. }
  910. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  911. hdmi->debugfs_files[i].data = hdmi;
  912. err = drm_debugfs_create_files(hdmi->debugfs_files,
  913. ARRAY_SIZE(debugfs_files),
  914. hdmi->debugfs, minor);
  915. if (err < 0)
  916. goto free;
  917. hdmi->minor = minor;
  918. return 0;
  919. free:
  920. kfree(hdmi->debugfs_files);
  921. hdmi->debugfs_files = NULL;
  922. remove:
  923. debugfs_remove(hdmi->debugfs);
  924. hdmi->debugfs = NULL;
  925. return err;
  926. }
  927. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  928. {
  929. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  930. hdmi->minor);
  931. hdmi->minor = NULL;
  932. kfree(hdmi->debugfs_files);
  933. hdmi->debugfs_files = NULL;
  934. debugfs_remove(hdmi->debugfs);
  935. hdmi->debugfs = NULL;
  936. return 0;
  937. }
  938. static int tegra_hdmi_drm_init(struct host1x_client *client,
  939. struct drm_device *drm)
  940. {
  941. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  942. int err;
  943. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  944. hdmi->output.dev = client->dev;
  945. hdmi->output.ops = &hdmi_ops;
  946. err = tegra_output_init(drm, &hdmi->output);
  947. if (err < 0) {
  948. dev_err(client->dev, "output setup failed: %d\n", err);
  949. return err;
  950. }
  951. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  952. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  953. if (err < 0)
  954. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  955. }
  956. return 0;
  957. }
  958. static int tegra_hdmi_drm_exit(struct host1x_client *client)
  959. {
  960. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  961. int err;
  962. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  963. err = tegra_hdmi_debugfs_exit(hdmi);
  964. if (err < 0)
  965. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  966. err);
  967. }
  968. err = tegra_output_disable(&hdmi->output);
  969. if (err < 0) {
  970. dev_err(client->dev, "output failed to disable: %d\n", err);
  971. return err;
  972. }
  973. err = tegra_output_exit(&hdmi->output);
  974. if (err < 0) {
  975. dev_err(client->dev, "output cleanup failed: %d\n", err);
  976. return err;
  977. }
  978. return 0;
  979. }
  980. static const struct host1x_client_ops hdmi_client_ops = {
  981. .drm_init = tegra_hdmi_drm_init,
  982. .drm_exit = tegra_hdmi_drm_exit,
  983. };
  984. static int tegra_hdmi_probe(struct platform_device *pdev)
  985. {
  986. struct tegra_drm *tegra = host1x_get_drm_data(pdev->dev.parent);
  987. struct tegra_hdmi *hdmi;
  988. struct resource *regs;
  989. int err;
  990. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  991. if (!hdmi)
  992. return -ENOMEM;
  993. hdmi->dev = &pdev->dev;
  994. hdmi->audio_source = AUTO;
  995. hdmi->audio_freq = 44100;
  996. hdmi->stereo = false;
  997. hdmi->dvi = false;
  998. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  999. if (IS_ERR(hdmi->clk)) {
  1000. dev_err(&pdev->dev, "failed to get clock\n");
  1001. return PTR_ERR(hdmi->clk);
  1002. }
  1003. err = clk_prepare(hdmi->clk);
  1004. if (err < 0)
  1005. return err;
  1006. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1007. if (IS_ERR(hdmi->clk_parent))
  1008. return PTR_ERR(hdmi->clk_parent);
  1009. err = clk_prepare(hdmi->clk_parent);
  1010. if (err < 0)
  1011. return err;
  1012. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1013. if (err < 0) {
  1014. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1015. return err;
  1016. }
  1017. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1018. if (IS_ERR(hdmi->vdd)) {
  1019. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1020. return PTR_ERR(hdmi->vdd);
  1021. }
  1022. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1023. if (IS_ERR(hdmi->pll)) {
  1024. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1025. return PTR_ERR(hdmi->pll);
  1026. }
  1027. hdmi->output.dev = &pdev->dev;
  1028. err = tegra_output_parse_dt(&hdmi->output);
  1029. if (err < 0)
  1030. return err;
  1031. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1032. if (!regs)
  1033. return -ENXIO;
  1034. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1035. if (IS_ERR(hdmi->regs))
  1036. return PTR_ERR(hdmi->regs);
  1037. err = platform_get_irq(pdev, 0);
  1038. if (err < 0)
  1039. return err;
  1040. hdmi->irq = err;
  1041. hdmi->client.ops = &hdmi_client_ops;
  1042. INIT_LIST_HEAD(&hdmi->client.list);
  1043. hdmi->client.dev = &pdev->dev;
  1044. err = host1x_register_client(tegra, &hdmi->client);
  1045. if (err < 0) {
  1046. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1047. err);
  1048. return err;
  1049. }
  1050. platform_set_drvdata(pdev, hdmi);
  1051. return 0;
  1052. }
  1053. static int tegra_hdmi_remove(struct platform_device *pdev)
  1054. {
  1055. struct tegra_drm *tegra = host1x_get_drm_data(pdev->dev.parent);
  1056. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1057. int err;
  1058. err = host1x_unregister_client(tegra, &hdmi->client);
  1059. if (err < 0) {
  1060. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1061. err);
  1062. return err;
  1063. }
  1064. clk_unprepare(hdmi->clk_parent);
  1065. clk_unprepare(hdmi->clk);
  1066. return 0;
  1067. }
  1068. static struct of_device_id tegra_hdmi_of_match[] = {
  1069. { .compatible = "nvidia,tegra30-hdmi", },
  1070. { .compatible = "nvidia,tegra20-hdmi", },
  1071. { },
  1072. };
  1073. struct platform_driver tegra_hdmi_driver = {
  1074. .driver = {
  1075. .name = "tegra-hdmi",
  1076. .owner = THIS_MODULE,
  1077. .of_match_table = tegra_hdmi_of_match,
  1078. },
  1079. .probe = tegra_hdmi_probe,
  1080. .remove = tegra_hdmi_remove,
  1081. };