dc.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clk/tegra.h>
  11. #include <linux/debugfs.h>
  12. #include "host1x_client.h"
  13. #include "dc.h"
  14. #include "drm.h"
  15. #include "gem.h"
  16. struct tegra_plane {
  17. struct drm_plane base;
  18. unsigned int index;
  19. };
  20. static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
  21. {
  22. return container_of(plane, struct tegra_plane, base);
  23. }
  24. static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
  25. struct drm_framebuffer *fb, int crtc_x,
  26. int crtc_y, unsigned int crtc_w,
  27. unsigned int crtc_h, uint32_t src_x,
  28. uint32_t src_y, uint32_t src_w, uint32_t src_h)
  29. {
  30. struct tegra_plane *p = to_tegra_plane(plane);
  31. struct tegra_dc *dc = to_tegra_dc(crtc);
  32. struct tegra_dc_window window;
  33. unsigned int i;
  34. memset(&window, 0, sizeof(window));
  35. window.src.x = src_x >> 16;
  36. window.src.y = src_y >> 16;
  37. window.src.w = src_w >> 16;
  38. window.src.h = src_h >> 16;
  39. window.dst.x = crtc_x;
  40. window.dst.y = crtc_y;
  41. window.dst.w = crtc_w;
  42. window.dst.h = crtc_h;
  43. window.format = tegra_dc_format(fb->pixel_format);
  44. window.bits_per_pixel = fb->bits_per_pixel;
  45. for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
  46. struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
  47. window.base[i] = bo->paddr + fb->offsets[i];
  48. /*
  49. * Tegra doesn't support different strides for U and V planes
  50. * so we display a warning if the user tries to display a
  51. * framebuffer with such a configuration.
  52. */
  53. if (i >= 2) {
  54. if (fb->pitches[i] != window.stride[1])
  55. DRM_ERROR("unsupported UV-plane configuration\n");
  56. } else {
  57. window.stride[i] = fb->pitches[i];
  58. }
  59. }
  60. return tegra_dc_setup_window(dc, p->index, &window);
  61. }
  62. static int tegra_plane_disable(struct drm_plane *plane)
  63. {
  64. struct tegra_dc *dc = to_tegra_dc(plane->crtc);
  65. struct tegra_plane *p = to_tegra_plane(plane);
  66. unsigned long value;
  67. if (!plane->crtc)
  68. return 0;
  69. value = WINDOW_A_SELECT << p->index;
  70. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
  71. value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
  72. value &= ~WIN_ENABLE;
  73. tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
  74. tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
  75. tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
  76. return 0;
  77. }
  78. static void tegra_plane_destroy(struct drm_plane *plane)
  79. {
  80. tegra_plane_disable(plane);
  81. drm_plane_cleanup(plane);
  82. }
  83. static const struct drm_plane_funcs tegra_plane_funcs = {
  84. .update_plane = tegra_plane_update,
  85. .disable_plane = tegra_plane_disable,
  86. .destroy = tegra_plane_destroy,
  87. };
  88. static const uint32_t plane_formats[] = {
  89. DRM_FORMAT_XBGR8888,
  90. DRM_FORMAT_XRGB8888,
  91. DRM_FORMAT_RGB565,
  92. DRM_FORMAT_UYVY,
  93. DRM_FORMAT_YUV420,
  94. DRM_FORMAT_YUV422,
  95. };
  96. static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
  97. {
  98. unsigned int i;
  99. int err = 0;
  100. for (i = 0; i < 2; i++) {
  101. struct tegra_plane *plane;
  102. plane = devm_kzalloc(drm->dev, sizeof(*plane), GFP_KERNEL);
  103. if (!plane)
  104. return -ENOMEM;
  105. plane->index = 1 + i;
  106. err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
  107. &tegra_plane_funcs, plane_formats,
  108. ARRAY_SIZE(plane_formats), false);
  109. if (err < 0)
  110. return err;
  111. }
  112. return 0;
  113. }
  114. static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
  115. struct drm_framebuffer *fb)
  116. {
  117. unsigned int format = tegra_dc_format(fb->pixel_format);
  118. struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
  119. unsigned long value;
  120. tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
  121. value = fb->offsets[0] + y * fb->pitches[0] +
  122. x * fb->bits_per_pixel / 8;
  123. tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
  124. tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
  125. tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
  126. value = GENERAL_UPDATE | WIN_A_UPDATE;
  127. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  128. value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
  129. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  130. return 0;
  131. }
  132. void tegra_dc_enable_vblank(struct tegra_dc *dc)
  133. {
  134. unsigned long value, flags;
  135. spin_lock_irqsave(&dc->lock, flags);
  136. value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
  137. value |= VBLANK_INT;
  138. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  139. spin_unlock_irqrestore(&dc->lock, flags);
  140. }
  141. void tegra_dc_disable_vblank(struct tegra_dc *dc)
  142. {
  143. unsigned long value, flags;
  144. spin_lock_irqsave(&dc->lock, flags);
  145. value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
  146. value &= ~VBLANK_INT;
  147. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  148. spin_unlock_irqrestore(&dc->lock, flags);
  149. }
  150. static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
  151. {
  152. struct drm_device *drm = dc->base.dev;
  153. struct drm_crtc *crtc = &dc->base;
  154. unsigned long flags, base;
  155. struct tegra_bo *bo;
  156. if (!dc->event)
  157. return;
  158. bo = tegra_fb_get_plane(crtc->fb, 0);
  159. /* check if new start address has been latched */
  160. tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
  161. base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
  162. tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
  163. if (base == bo->paddr + crtc->fb->offsets[0]) {
  164. spin_lock_irqsave(&drm->event_lock, flags);
  165. drm_send_vblank_event(drm, dc->pipe, dc->event);
  166. drm_vblank_put(drm, dc->pipe);
  167. dc->event = NULL;
  168. spin_unlock_irqrestore(&drm->event_lock, flags);
  169. }
  170. }
  171. void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
  172. {
  173. struct tegra_dc *dc = to_tegra_dc(crtc);
  174. struct drm_device *drm = crtc->dev;
  175. unsigned long flags;
  176. spin_lock_irqsave(&drm->event_lock, flags);
  177. if (dc->event && dc->event->base.file_priv == file) {
  178. dc->event->base.destroy(&dc->event->base);
  179. drm_vblank_put(drm, dc->pipe);
  180. dc->event = NULL;
  181. }
  182. spin_unlock_irqrestore(&drm->event_lock, flags);
  183. }
  184. static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  185. struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
  186. {
  187. struct tegra_dc *dc = to_tegra_dc(crtc);
  188. struct drm_device *drm = crtc->dev;
  189. if (dc->event)
  190. return -EBUSY;
  191. if (event) {
  192. event->pipe = dc->pipe;
  193. dc->event = event;
  194. drm_vblank_get(drm, dc->pipe);
  195. }
  196. tegra_dc_set_base(dc, 0, 0, fb);
  197. crtc->fb = fb;
  198. return 0;
  199. }
  200. static const struct drm_crtc_funcs tegra_crtc_funcs = {
  201. .page_flip = tegra_dc_page_flip,
  202. .set_config = drm_crtc_helper_set_config,
  203. .destroy = drm_crtc_cleanup,
  204. };
  205. static void tegra_crtc_disable(struct drm_crtc *crtc)
  206. {
  207. struct drm_device *drm = crtc->dev;
  208. struct drm_plane *plane;
  209. list_for_each_entry(plane, &drm->mode_config.plane_list, head) {
  210. if (plane->crtc == crtc) {
  211. tegra_plane_disable(plane);
  212. plane->crtc = NULL;
  213. if (plane->fb) {
  214. drm_framebuffer_unreference(plane->fb);
  215. plane->fb = NULL;
  216. }
  217. }
  218. }
  219. }
  220. static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
  221. const struct drm_display_mode *mode,
  222. struct drm_display_mode *adjusted)
  223. {
  224. return true;
  225. }
  226. static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
  227. unsigned int bpp)
  228. {
  229. fixed20_12 outf = dfixed_init(out);
  230. fixed20_12 inf = dfixed_init(in);
  231. u32 dda_inc;
  232. int max;
  233. if (v)
  234. max = 15;
  235. else {
  236. switch (bpp) {
  237. case 2:
  238. max = 8;
  239. break;
  240. default:
  241. WARN_ON_ONCE(1);
  242. /* fallthrough */
  243. case 4:
  244. max = 4;
  245. break;
  246. }
  247. }
  248. outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
  249. inf.full -= dfixed_const(1);
  250. dda_inc = dfixed_div(inf, outf);
  251. dda_inc = min_t(u32, dda_inc, dfixed_const(max));
  252. return dda_inc;
  253. }
  254. static inline u32 compute_initial_dda(unsigned int in)
  255. {
  256. fixed20_12 inf = dfixed_init(in);
  257. return dfixed_frac(inf);
  258. }
  259. static int tegra_dc_set_timings(struct tegra_dc *dc,
  260. struct drm_display_mode *mode)
  261. {
  262. /* TODO: For HDMI compliance, h & v ref_to_sync should be set to 1 */
  263. unsigned int h_ref_to_sync = 0;
  264. unsigned int v_ref_to_sync = 0;
  265. unsigned long value;
  266. tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
  267. value = (v_ref_to_sync << 16) | h_ref_to_sync;
  268. tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
  269. value = ((mode->vsync_end - mode->vsync_start) << 16) |
  270. ((mode->hsync_end - mode->hsync_start) << 0);
  271. tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
  272. value = ((mode->vtotal - mode->vsync_end) << 16) |
  273. ((mode->htotal - mode->hsync_end) << 0);
  274. tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
  275. value = ((mode->vsync_start - mode->vdisplay) << 16) |
  276. ((mode->hsync_start - mode->hdisplay) << 0);
  277. tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
  278. value = (mode->vdisplay << 16) | mode->hdisplay;
  279. tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
  280. return 0;
  281. }
  282. static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
  283. struct drm_display_mode *mode,
  284. unsigned long *div)
  285. {
  286. unsigned long pclk = mode->clock * 1000, rate;
  287. struct tegra_dc *dc = to_tegra_dc(crtc);
  288. struct tegra_output *output = NULL;
  289. struct drm_encoder *encoder;
  290. long err;
  291. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
  292. if (encoder->crtc == crtc) {
  293. output = encoder_to_output(encoder);
  294. break;
  295. }
  296. if (!output)
  297. return -ENODEV;
  298. /*
  299. * This assumes that the display controller will divide its parent
  300. * clock by 2 to generate the pixel clock.
  301. */
  302. err = tegra_output_setup_clock(output, dc->clk, pclk * 2);
  303. if (err < 0) {
  304. dev_err(dc->dev, "failed to setup clock: %ld\n", err);
  305. return err;
  306. }
  307. rate = clk_get_rate(dc->clk);
  308. *div = (rate * 2 / pclk) - 2;
  309. DRM_DEBUG_KMS("rate: %lu, div: %lu\n", rate, *div);
  310. return 0;
  311. }
  312. static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
  313. {
  314. switch (format) {
  315. case WIN_COLOR_DEPTH_YCbCr422:
  316. case WIN_COLOR_DEPTH_YUV422:
  317. if (planar)
  318. *planar = false;
  319. return true;
  320. case WIN_COLOR_DEPTH_YCbCr420P:
  321. case WIN_COLOR_DEPTH_YUV420P:
  322. case WIN_COLOR_DEPTH_YCbCr422P:
  323. case WIN_COLOR_DEPTH_YUV422P:
  324. case WIN_COLOR_DEPTH_YCbCr422R:
  325. case WIN_COLOR_DEPTH_YUV422R:
  326. case WIN_COLOR_DEPTH_YCbCr422RA:
  327. case WIN_COLOR_DEPTH_YUV422RA:
  328. if (planar)
  329. *planar = true;
  330. return true;
  331. }
  332. return false;
  333. }
  334. int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
  335. const struct tegra_dc_window *window)
  336. {
  337. unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
  338. unsigned long value;
  339. bool yuv, planar;
  340. /*
  341. * For YUV planar modes, the number of bytes per pixel takes into
  342. * account only the luma component and therefore is 1.
  343. */
  344. yuv = tegra_dc_format_is_yuv(window->format, &planar);
  345. if (!yuv)
  346. bpp = window->bits_per_pixel / 8;
  347. else
  348. bpp = planar ? 1 : 2;
  349. value = WINDOW_A_SELECT << index;
  350. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
  351. tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
  352. tegra_dc_writel(dc, 0, DC_WIN_BYTE_SWAP);
  353. value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
  354. tegra_dc_writel(dc, value, DC_WIN_POSITION);
  355. value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
  356. tegra_dc_writel(dc, value, DC_WIN_SIZE);
  357. h_offset = window->src.x * bpp;
  358. v_offset = window->src.y;
  359. h_size = window->src.w * bpp;
  360. v_size = window->src.h;
  361. value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
  362. tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
  363. /*
  364. * For DDA computations the number of bytes per pixel for YUV planar
  365. * modes needs to take into account all Y, U and V components.
  366. */
  367. if (yuv && planar)
  368. bpp = 2;
  369. h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
  370. v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
  371. value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
  372. tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
  373. h_dda = compute_initial_dda(window->src.x);
  374. v_dda = compute_initial_dda(window->src.y);
  375. tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
  376. tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
  377. tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
  378. tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
  379. tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
  380. if (yuv && planar) {
  381. tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
  382. tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
  383. value = window->stride[1] << 16 | window->stride[0];
  384. tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
  385. } else {
  386. tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
  387. }
  388. tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
  389. tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
  390. value = WIN_ENABLE;
  391. if (yuv) {
  392. /* setup default colorspace conversion coefficients */
  393. tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
  394. tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
  395. tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
  396. tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
  397. tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
  398. tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
  399. tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
  400. tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
  401. value |= CSC_ENABLE;
  402. } else if (window->bits_per_pixel < 24) {
  403. value |= COLOR_EXPAND;
  404. }
  405. tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
  406. /*
  407. * Disable blending and assume Window A is the bottom-most window,
  408. * Window C is the top-most window and Window B is in the middle.
  409. */
  410. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
  411. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
  412. switch (index) {
  413. case 0:
  414. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
  415. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
  416. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
  417. break;
  418. case 1:
  419. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
  420. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
  421. tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
  422. break;
  423. case 2:
  424. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
  425. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
  426. tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
  427. break;
  428. }
  429. tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
  430. tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
  431. return 0;
  432. }
  433. unsigned int tegra_dc_format(uint32_t format)
  434. {
  435. switch (format) {
  436. case DRM_FORMAT_XBGR8888:
  437. return WIN_COLOR_DEPTH_R8G8B8A8;
  438. case DRM_FORMAT_XRGB8888:
  439. return WIN_COLOR_DEPTH_B8G8R8A8;
  440. case DRM_FORMAT_RGB565:
  441. return WIN_COLOR_DEPTH_B5G6R5;
  442. case DRM_FORMAT_UYVY:
  443. return WIN_COLOR_DEPTH_YCbCr422;
  444. case DRM_FORMAT_YUV420:
  445. return WIN_COLOR_DEPTH_YCbCr420P;
  446. case DRM_FORMAT_YUV422:
  447. return WIN_COLOR_DEPTH_YCbCr422P;
  448. default:
  449. break;
  450. }
  451. WARN(1, "unsupported pixel format %u, using default\n", format);
  452. return WIN_COLOR_DEPTH_B8G8R8A8;
  453. }
  454. static int tegra_crtc_mode_set(struct drm_crtc *crtc,
  455. struct drm_display_mode *mode,
  456. struct drm_display_mode *adjusted,
  457. int x, int y, struct drm_framebuffer *old_fb)
  458. {
  459. struct tegra_bo *bo = tegra_fb_get_plane(crtc->fb, 0);
  460. struct tegra_dc *dc = to_tegra_dc(crtc);
  461. struct tegra_dc_window window;
  462. unsigned long div, value;
  463. int err;
  464. drm_vblank_pre_modeset(crtc->dev, dc->pipe);
  465. err = tegra_crtc_setup_clk(crtc, mode, &div);
  466. if (err) {
  467. dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
  468. return err;
  469. }
  470. /* program display mode */
  471. tegra_dc_set_timings(dc, mode);
  472. value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL;
  473. tegra_dc_writel(dc, value, DC_DISP_DATA_ENABLE_OPTIONS);
  474. value = tegra_dc_readl(dc, DC_COM_PIN_OUTPUT_POLARITY(1));
  475. value &= ~LVS_OUTPUT_POLARITY_LOW;
  476. value &= ~LHS_OUTPUT_POLARITY_LOW;
  477. tegra_dc_writel(dc, value, DC_COM_PIN_OUTPUT_POLARITY(1));
  478. value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB |
  479. DISP_ORDER_RED_BLUE;
  480. tegra_dc_writel(dc, value, DC_DISP_DISP_INTERFACE_CONTROL);
  481. tegra_dc_writel(dc, 0x00010001, DC_DISP_SHIFT_CLOCK_OPTIONS);
  482. value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
  483. tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
  484. /* setup window parameters */
  485. memset(&window, 0, sizeof(window));
  486. window.src.x = 0;
  487. window.src.y = 0;
  488. window.src.w = mode->hdisplay;
  489. window.src.h = mode->vdisplay;
  490. window.dst.x = 0;
  491. window.dst.y = 0;
  492. window.dst.w = mode->hdisplay;
  493. window.dst.h = mode->vdisplay;
  494. window.format = tegra_dc_format(crtc->fb->pixel_format);
  495. window.bits_per_pixel = crtc->fb->bits_per_pixel;
  496. window.stride[0] = crtc->fb->pitches[0];
  497. window.base[0] = bo->paddr;
  498. err = tegra_dc_setup_window(dc, 0, &window);
  499. if (err < 0)
  500. dev_err(dc->dev, "failed to enable root plane\n");
  501. return 0;
  502. }
  503. static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
  504. struct drm_framebuffer *old_fb)
  505. {
  506. struct tegra_dc *dc = to_tegra_dc(crtc);
  507. return tegra_dc_set_base(dc, x, y, crtc->fb);
  508. }
  509. static void tegra_crtc_prepare(struct drm_crtc *crtc)
  510. {
  511. struct tegra_dc *dc = to_tegra_dc(crtc);
  512. unsigned int syncpt;
  513. unsigned long value;
  514. /* hardware initialization */
  515. tegra_periph_reset_deassert(dc->clk);
  516. usleep_range(10000, 20000);
  517. if (dc->pipe)
  518. syncpt = SYNCPT_VBLANK1;
  519. else
  520. syncpt = SYNCPT_VBLANK0;
  521. /* initialize display controller */
  522. tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
  523. tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
  524. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
  525. tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
  526. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
  527. WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
  528. tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
  529. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  530. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  531. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  532. value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
  533. value |= DISP_CTRL_MODE_C_DISPLAY;
  534. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  535. /* initialize timer */
  536. value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
  537. WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
  538. tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
  539. value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
  540. WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
  541. tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
  542. value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
  543. tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
  544. value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
  545. tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
  546. }
  547. static void tegra_crtc_commit(struct drm_crtc *crtc)
  548. {
  549. struct tegra_dc *dc = to_tegra_dc(crtc);
  550. unsigned long value;
  551. value = GENERAL_UPDATE | WIN_A_UPDATE;
  552. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  553. value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
  554. tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
  555. drm_vblank_post_modeset(crtc->dev, dc->pipe);
  556. }
  557. static void tegra_crtc_load_lut(struct drm_crtc *crtc)
  558. {
  559. }
  560. static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
  561. .disable = tegra_crtc_disable,
  562. .mode_fixup = tegra_crtc_mode_fixup,
  563. .mode_set = tegra_crtc_mode_set,
  564. .mode_set_base = tegra_crtc_mode_set_base,
  565. .prepare = tegra_crtc_prepare,
  566. .commit = tegra_crtc_commit,
  567. .load_lut = tegra_crtc_load_lut,
  568. };
  569. static irqreturn_t tegra_dc_irq(int irq, void *data)
  570. {
  571. struct tegra_dc *dc = data;
  572. unsigned long status;
  573. status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
  574. tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
  575. if (status & FRAME_END_INT) {
  576. /*
  577. dev_dbg(dc->dev, "%s(): frame end\n", __func__);
  578. */
  579. }
  580. if (status & VBLANK_INT) {
  581. /*
  582. dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
  583. */
  584. drm_handle_vblank(dc->base.dev, dc->pipe);
  585. tegra_dc_finish_page_flip(dc);
  586. }
  587. if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
  588. /*
  589. dev_dbg(dc->dev, "%s(): underflow\n", __func__);
  590. */
  591. }
  592. return IRQ_HANDLED;
  593. }
  594. static int tegra_dc_show_regs(struct seq_file *s, void *data)
  595. {
  596. struct drm_info_node *node = s->private;
  597. struct tegra_dc *dc = node->info_ent->data;
  598. #define DUMP_REG(name) \
  599. seq_printf(s, "%-40s %#05x %08lx\n", #name, name, \
  600. tegra_dc_readl(dc, name))
  601. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
  602. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
  603. DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
  604. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
  605. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
  606. DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
  607. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
  608. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
  609. DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
  610. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
  611. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
  612. DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
  613. DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
  614. DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
  615. DUMP_REG(DC_CMD_DISPLAY_COMMAND);
  616. DUMP_REG(DC_CMD_SIGNAL_RAISE);
  617. DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
  618. DUMP_REG(DC_CMD_INT_STATUS);
  619. DUMP_REG(DC_CMD_INT_MASK);
  620. DUMP_REG(DC_CMD_INT_ENABLE);
  621. DUMP_REG(DC_CMD_INT_TYPE);
  622. DUMP_REG(DC_CMD_INT_POLARITY);
  623. DUMP_REG(DC_CMD_SIGNAL_RAISE1);
  624. DUMP_REG(DC_CMD_SIGNAL_RAISE2);
  625. DUMP_REG(DC_CMD_SIGNAL_RAISE3);
  626. DUMP_REG(DC_CMD_STATE_ACCESS);
  627. DUMP_REG(DC_CMD_STATE_CONTROL);
  628. DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
  629. DUMP_REG(DC_CMD_REG_ACT_CONTROL);
  630. DUMP_REG(DC_COM_CRC_CONTROL);
  631. DUMP_REG(DC_COM_CRC_CHECKSUM);
  632. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
  633. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
  634. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
  635. DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
  636. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
  637. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
  638. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
  639. DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
  640. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
  641. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
  642. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
  643. DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
  644. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
  645. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
  646. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
  647. DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
  648. DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
  649. DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
  650. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
  651. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
  652. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
  653. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
  654. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
  655. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
  656. DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
  657. DUMP_REG(DC_COM_PIN_MISC_CONTROL);
  658. DUMP_REG(DC_COM_PIN_PM0_CONTROL);
  659. DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
  660. DUMP_REG(DC_COM_PIN_PM1_CONTROL);
  661. DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
  662. DUMP_REG(DC_COM_SPI_CONTROL);
  663. DUMP_REG(DC_COM_SPI_START_BYTE);
  664. DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
  665. DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
  666. DUMP_REG(DC_COM_HSPI_CS_DC);
  667. DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
  668. DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
  669. DUMP_REG(DC_COM_GPIO_CTRL);
  670. DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
  671. DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
  672. DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
  673. DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
  674. DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
  675. DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
  676. DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
  677. DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
  678. DUMP_REG(DC_DISP_REF_TO_SYNC);
  679. DUMP_REG(DC_DISP_SYNC_WIDTH);
  680. DUMP_REG(DC_DISP_BACK_PORCH);
  681. DUMP_REG(DC_DISP_ACTIVE);
  682. DUMP_REG(DC_DISP_FRONT_PORCH);
  683. DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
  684. DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
  685. DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
  686. DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
  687. DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
  688. DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
  689. DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
  690. DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
  691. DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
  692. DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
  693. DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
  694. DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
  695. DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
  696. DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
  697. DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
  698. DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
  699. DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
  700. DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
  701. DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
  702. DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
  703. DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
  704. DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
  705. DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
  706. DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
  707. DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
  708. DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
  709. DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
  710. DUMP_REG(DC_DISP_M0_CONTROL);
  711. DUMP_REG(DC_DISP_M1_CONTROL);
  712. DUMP_REG(DC_DISP_DI_CONTROL);
  713. DUMP_REG(DC_DISP_PP_CONTROL);
  714. DUMP_REG(DC_DISP_PP_SELECT_A);
  715. DUMP_REG(DC_DISP_PP_SELECT_B);
  716. DUMP_REG(DC_DISP_PP_SELECT_C);
  717. DUMP_REG(DC_DISP_PP_SELECT_D);
  718. DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
  719. DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
  720. DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
  721. DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
  722. DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
  723. DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
  724. DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
  725. DUMP_REG(DC_DISP_BORDER_COLOR);
  726. DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
  727. DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
  728. DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
  729. DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
  730. DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
  731. DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
  732. DUMP_REG(DC_DISP_CURSOR_START_ADDR);
  733. DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
  734. DUMP_REG(DC_DISP_CURSOR_POSITION);
  735. DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
  736. DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
  737. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
  738. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
  739. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
  740. DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
  741. DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
  742. DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
  743. DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
  744. DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
  745. DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
  746. DUMP_REG(DC_DISP_DAC_CRT_CTRL);
  747. DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
  748. DUMP_REG(DC_DISP_SD_CONTROL);
  749. DUMP_REG(DC_DISP_SD_CSC_COEFF);
  750. DUMP_REG(DC_DISP_SD_LUT(0));
  751. DUMP_REG(DC_DISP_SD_LUT(1));
  752. DUMP_REG(DC_DISP_SD_LUT(2));
  753. DUMP_REG(DC_DISP_SD_LUT(3));
  754. DUMP_REG(DC_DISP_SD_LUT(4));
  755. DUMP_REG(DC_DISP_SD_LUT(5));
  756. DUMP_REG(DC_DISP_SD_LUT(6));
  757. DUMP_REG(DC_DISP_SD_LUT(7));
  758. DUMP_REG(DC_DISP_SD_LUT(8));
  759. DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
  760. DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
  761. DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
  762. DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
  763. DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
  764. DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
  765. DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
  766. DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
  767. DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
  768. DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
  769. DUMP_REG(DC_DISP_SD_BL_TF(0));
  770. DUMP_REG(DC_DISP_SD_BL_TF(1));
  771. DUMP_REG(DC_DISP_SD_BL_TF(2));
  772. DUMP_REG(DC_DISP_SD_BL_TF(3));
  773. DUMP_REG(DC_DISP_SD_BL_CONTROL);
  774. DUMP_REG(DC_DISP_SD_HW_K_VALUES);
  775. DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
  776. DUMP_REG(DC_WIN_WIN_OPTIONS);
  777. DUMP_REG(DC_WIN_BYTE_SWAP);
  778. DUMP_REG(DC_WIN_BUFFER_CONTROL);
  779. DUMP_REG(DC_WIN_COLOR_DEPTH);
  780. DUMP_REG(DC_WIN_POSITION);
  781. DUMP_REG(DC_WIN_SIZE);
  782. DUMP_REG(DC_WIN_PRESCALED_SIZE);
  783. DUMP_REG(DC_WIN_H_INITIAL_DDA);
  784. DUMP_REG(DC_WIN_V_INITIAL_DDA);
  785. DUMP_REG(DC_WIN_DDA_INC);
  786. DUMP_REG(DC_WIN_LINE_STRIDE);
  787. DUMP_REG(DC_WIN_BUF_STRIDE);
  788. DUMP_REG(DC_WIN_UV_BUF_STRIDE);
  789. DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
  790. DUMP_REG(DC_WIN_DV_CONTROL);
  791. DUMP_REG(DC_WIN_BLEND_NOKEY);
  792. DUMP_REG(DC_WIN_BLEND_1WIN);
  793. DUMP_REG(DC_WIN_BLEND_2WIN_X);
  794. DUMP_REG(DC_WIN_BLEND_2WIN_Y);
  795. DUMP_REG(DC_WIN_BLEND_3WIN_XY);
  796. DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
  797. DUMP_REG(DC_WINBUF_START_ADDR);
  798. DUMP_REG(DC_WINBUF_START_ADDR_NS);
  799. DUMP_REG(DC_WINBUF_START_ADDR_U);
  800. DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
  801. DUMP_REG(DC_WINBUF_START_ADDR_V);
  802. DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
  803. DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
  804. DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
  805. DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
  806. DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
  807. DUMP_REG(DC_WINBUF_UFLOW_STATUS);
  808. DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
  809. DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
  810. DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
  811. #undef DUMP_REG
  812. return 0;
  813. }
  814. static struct drm_info_list debugfs_files[] = {
  815. { "regs", tegra_dc_show_regs, 0, NULL },
  816. };
  817. static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
  818. {
  819. unsigned int i;
  820. char *name;
  821. int err;
  822. name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
  823. dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
  824. kfree(name);
  825. if (!dc->debugfs)
  826. return -ENOMEM;
  827. dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  828. GFP_KERNEL);
  829. if (!dc->debugfs_files) {
  830. err = -ENOMEM;
  831. goto remove;
  832. }
  833. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  834. dc->debugfs_files[i].data = dc;
  835. err = drm_debugfs_create_files(dc->debugfs_files,
  836. ARRAY_SIZE(debugfs_files),
  837. dc->debugfs, minor);
  838. if (err < 0)
  839. goto free;
  840. dc->minor = minor;
  841. return 0;
  842. free:
  843. kfree(dc->debugfs_files);
  844. dc->debugfs_files = NULL;
  845. remove:
  846. debugfs_remove(dc->debugfs);
  847. dc->debugfs = NULL;
  848. return err;
  849. }
  850. static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
  851. {
  852. drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
  853. dc->minor);
  854. dc->minor = NULL;
  855. kfree(dc->debugfs_files);
  856. dc->debugfs_files = NULL;
  857. debugfs_remove(dc->debugfs);
  858. dc->debugfs = NULL;
  859. return 0;
  860. }
  861. static int tegra_dc_drm_init(struct host1x_client *client,
  862. struct drm_device *drm)
  863. {
  864. struct tegra_dc *dc = host1x_client_to_dc(client);
  865. int err;
  866. dc->pipe = drm->mode_config.num_crtc;
  867. drm_crtc_init(drm, &dc->base, &tegra_crtc_funcs);
  868. drm_mode_crtc_set_gamma_size(&dc->base, 256);
  869. drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
  870. err = tegra_dc_rgb_init(drm, dc);
  871. if (err < 0 && err != -ENODEV) {
  872. dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
  873. return err;
  874. }
  875. err = tegra_dc_add_planes(drm, dc);
  876. if (err < 0)
  877. return err;
  878. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  879. err = tegra_dc_debugfs_init(dc, drm->primary);
  880. if (err < 0)
  881. dev_err(dc->dev, "debugfs setup failed: %d\n", err);
  882. }
  883. err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
  884. dev_name(dc->dev), dc);
  885. if (err < 0) {
  886. dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
  887. err);
  888. return err;
  889. }
  890. return 0;
  891. }
  892. static int tegra_dc_drm_exit(struct host1x_client *client)
  893. {
  894. struct tegra_dc *dc = host1x_client_to_dc(client);
  895. int err;
  896. devm_free_irq(dc->dev, dc->irq, dc);
  897. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  898. err = tegra_dc_debugfs_exit(dc);
  899. if (err < 0)
  900. dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
  901. }
  902. err = tegra_dc_rgb_exit(dc);
  903. if (err) {
  904. dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
  905. return err;
  906. }
  907. return 0;
  908. }
  909. static const struct host1x_client_ops dc_client_ops = {
  910. .drm_init = tegra_dc_drm_init,
  911. .drm_exit = tegra_dc_drm_exit,
  912. };
  913. static int tegra_dc_probe(struct platform_device *pdev)
  914. {
  915. struct tegra_drm *tegra = host1x_get_drm_data(pdev->dev.parent);
  916. struct resource *regs;
  917. struct tegra_dc *dc;
  918. int err;
  919. dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
  920. if (!dc)
  921. return -ENOMEM;
  922. spin_lock_init(&dc->lock);
  923. INIT_LIST_HEAD(&dc->list);
  924. dc->dev = &pdev->dev;
  925. dc->clk = devm_clk_get(&pdev->dev, NULL);
  926. if (IS_ERR(dc->clk)) {
  927. dev_err(&pdev->dev, "failed to get clock\n");
  928. return PTR_ERR(dc->clk);
  929. }
  930. err = clk_prepare_enable(dc->clk);
  931. if (err < 0)
  932. return err;
  933. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  934. dc->regs = devm_ioremap_resource(&pdev->dev, regs);
  935. if (IS_ERR(dc->regs))
  936. return PTR_ERR(dc->regs);
  937. dc->irq = platform_get_irq(pdev, 0);
  938. if (dc->irq < 0) {
  939. dev_err(&pdev->dev, "failed to get IRQ\n");
  940. return -ENXIO;
  941. }
  942. INIT_LIST_HEAD(&dc->client.list);
  943. dc->client.ops = &dc_client_ops;
  944. dc->client.dev = &pdev->dev;
  945. err = tegra_dc_rgb_probe(dc);
  946. if (err < 0 && err != -ENODEV) {
  947. dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
  948. return err;
  949. }
  950. err = host1x_register_client(tegra, &dc->client);
  951. if (err < 0) {
  952. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  953. err);
  954. return err;
  955. }
  956. platform_set_drvdata(pdev, dc);
  957. return 0;
  958. }
  959. static int tegra_dc_remove(struct platform_device *pdev)
  960. {
  961. struct tegra_drm *tegra = host1x_get_drm_data(pdev->dev.parent);
  962. struct tegra_dc *dc = platform_get_drvdata(pdev);
  963. int err;
  964. err = host1x_unregister_client(tegra, &dc->client);
  965. if (err < 0) {
  966. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  967. err);
  968. return err;
  969. }
  970. clk_disable_unprepare(dc->clk);
  971. return 0;
  972. }
  973. static struct of_device_id tegra_dc_of_match[] = {
  974. { .compatible = "nvidia,tegra30-dc", },
  975. { .compatible = "nvidia,tegra20-dc", },
  976. { },
  977. };
  978. struct platform_driver tegra_dc_driver = {
  979. .driver = {
  980. .name = "tegra-dc",
  981. .owner = THIS_MODULE,
  982. .of_match_table = tegra_dc_of_match,
  983. },
  984. .probe = tegra_dc_probe,
  985. .remove = tegra_dc_remove,
  986. };