radeon.h 82 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. extern int radeon_dpm;
  94. extern int radeon_aspm;
  95. /*
  96. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  97. * symbol;
  98. */
  99. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  100. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  101. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  102. #define RADEON_IB_POOL_SIZE 16
  103. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  104. #define RADEONFB_CONN_LIMIT 4
  105. #define RADEON_BIOS_NUM_SCRATCH 8
  106. /* max number of rings */
  107. #define RADEON_NUM_RINGS 6
  108. /* fence seq are set to this number when signaled */
  109. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  110. /* internal ring indices */
  111. /* r1xx+ has gfx CP ring */
  112. #define RADEON_RING_TYPE_GFX_INDEX 0
  113. /* cayman has 2 compute CP rings */
  114. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  115. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  116. /* R600+ has an async dma ring */
  117. #define R600_RING_TYPE_DMA_INDEX 3
  118. /* cayman add a second async dma ring */
  119. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  120. /* R600+ */
  121. #define R600_RING_TYPE_UVD_INDEX 5
  122. /* hardcode those limit for now */
  123. #define RADEON_VA_IB_OFFSET (1 << 20)
  124. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  125. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  126. /* reset flags */
  127. #define RADEON_RESET_GFX (1 << 0)
  128. #define RADEON_RESET_COMPUTE (1 << 1)
  129. #define RADEON_RESET_DMA (1 << 2)
  130. #define RADEON_RESET_CP (1 << 3)
  131. #define RADEON_RESET_GRBM (1 << 4)
  132. #define RADEON_RESET_DMA1 (1 << 5)
  133. #define RADEON_RESET_RLC (1 << 6)
  134. #define RADEON_RESET_SEM (1 << 7)
  135. #define RADEON_RESET_IH (1 << 8)
  136. #define RADEON_RESET_VMC (1 << 9)
  137. #define RADEON_RESET_MC (1 << 10)
  138. #define RADEON_RESET_DISPLAY (1 << 11)
  139. /* CG block flags */
  140. #define RADEON_CG_BLOCK_GFX (1 << 0)
  141. #define RADEON_CG_BLOCK_MC (1 << 1)
  142. #define RADEON_CG_BLOCK_SDMA (1 << 2)
  143. #define RADEON_CG_BLOCK_UVD (1 << 3)
  144. #define RADEON_CG_BLOCK_VCE (1 << 4)
  145. #define RADEON_CG_BLOCK_HDP (1 << 5)
  146. /* max cursor sizes (in pixels) */
  147. #define CURSOR_WIDTH 64
  148. #define CURSOR_HEIGHT 64
  149. #define CIK_CURSOR_WIDTH 128
  150. #define CIK_CURSOR_HEIGHT 128
  151. /*
  152. * Errata workarounds.
  153. */
  154. enum radeon_pll_errata {
  155. CHIP_ERRATA_R300_CG = 0x00000001,
  156. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  157. CHIP_ERRATA_PLL_DELAY = 0x00000004
  158. };
  159. struct radeon_device;
  160. /*
  161. * BIOS.
  162. */
  163. bool radeon_get_bios(struct radeon_device *rdev);
  164. /*
  165. * Dummy page
  166. */
  167. struct radeon_dummy_page {
  168. struct page *page;
  169. dma_addr_t addr;
  170. };
  171. int radeon_dummy_page_init(struct radeon_device *rdev);
  172. void radeon_dummy_page_fini(struct radeon_device *rdev);
  173. /*
  174. * Clocks
  175. */
  176. struct radeon_clock {
  177. struct radeon_pll p1pll;
  178. struct radeon_pll p2pll;
  179. struct radeon_pll dcpll;
  180. struct radeon_pll spll;
  181. struct radeon_pll mpll;
  182. /* 10 Khz units */
  183. uint32_t default_mclk;
  184. uint32_t default_sclk;
  185. uint32_t default_dispclk;
  186. uint32_t current_dispclk;
  187. uint32_t dp_extclk;
  188. uint32_t max_pixel_clock;
  189. };
  190. /*
  191. * Power management
  192. */
  193. int radeon_pm_init(struct radeon_device *rdev);
  194. void radeon_pm_fini(struct radeon_device *rdev);
  195. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  196. void radeon_pm_suspend(struct radeon_device *rdev);
  197. void radeon_pm_resume(struct radeon_device *rdev);
  198. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  199. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  200. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  201. u8 clock_type,
  202. u32 clock,
  203. bool strobe_mode,
  204. struct atom_clock_dividers *dividers);
  205. int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
  206. u32 clock,
  207. bool strobe_mode,
  208. struct atom_mpll_param *mpll_param);
  209. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  210. int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
  211. u16 voltage_level, u8 voltage_type,
  212. u32 *gpio_value, u32 *gpio_mask);
  213. void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
  214. u32 eng_clock, u32 mem_clock);
  215. int radeon_atom_get_voltage_step(struct radeon_device *rdev,
  216. u8 voltage_type, u16 *voltage_step);
  217. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  218. u16 voltage_id, u16 *voltage);
  219. int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
  220. u16 *voltage,
  221. u16 leakage_idx);
  222. int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
  223. u16 *leakage_id);
  224. int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
  225. u16 *vddc, u16 *vddci,
  226. u16 virtual_voltage_id,
  227. u16 vbios_voltage_id);
  228. int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
  229. u8 voltage_type,
  230. u16 nominal_voltage,
  231. u16 *true_voltage);
  232. int radeon_atom_get_min_voltage(struct radeon_device *rdev,
  233. u8 voltage_type, u16 *min_voltage);
  234. int radeon_atom_get_max_voltage(struct radeon_device *rdev,
  235. u8 voltage_type, u16 *max_voltage);
  236. int radeon_atom_get_voltage_table(struct radeon_device *rdev,
  237. u8 voltage_type, u8 voltage_mode,
  238. struct atom_voltage_table *voltage_table);
  239. bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
  240. u8 voltage_type, u8 voltage_mode);
  241. void radeon_atom_update_memory_dll(struct radeon_device *rdev,
  242. u32 mem_clock);
  243. void radeon_atom_set_ac_timing(struct radeon_device *rdev,
  244. u32 mem_clock);
  245. int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
  246. u8 module_index,
  247. struct atom_mc_reg_table *reg_table);
  248. int radeon_atom_get_memory_info(struct radeon_device *rdev,
  249. u8 module_index, struct atom_memory_info *mem_info);
  250. int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
  251. bool gddr5, u8 module_index,
  252. struct atom_memory_clock_range_table *mclk_range_table);
  253. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
  254. u16 voltage_id, u16 *voltage);
  255. void rs690_pm_info(struct radeon_device *rdev);
  256. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  257. unsigned *bankh, unsigned *mtaspect,
  258. unsigned *tile_split);
  259. /*
  260. * Fences.
  261. */
  262. struct radeon_fence_driver {
  263. uint32_t scratch_reg;
  264. uint64_t gpu_addr;
  265. volatile uint32_t *cpu_addr;
  266. /* sync_seq is protected by ring emission lock */
  267. uint64_t sync_seq[RADEON_NUM_RINGS];
  268. atomic64_t last_seq;
  269. unsigned long last_activity;
  270. bool initialized;
  271. };
  272. struct radeon_fence {
  273. struct radeon_device *rdev;
  274. struct kref kref;
  275. /* protected by radeon_fence.lock */
  276. uint64_t seq;
  277. /* RB, DMA, etc. */
  278. unsigned ring;
  279. };
  280. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  281. int radeon_fence_driver_init(struct radeon_device *rdev);
  282. void radeon_fence_driver_fini(struct radeon_device *rdev);
  283. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  284. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  285. void radeon_fence_process(struct radeon_device *rdev, int ring);
  286. bool radeon_fence_signaled(struct radeon_fence *fence);
  287. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  288. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  289. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  290. int radeon_fence_wait_any(struct radeon_device *rdev,
  291. struct radeon_fence **fences,
  292. bool intr);
  293. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  294. void radeon_fence_unref(struct radeon_fence **fence);
  295. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  296. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  297. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  298. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  299. struct radeon_fence *b)
  300. {
  301. if (!a) {
  302. return b;
  303. }
  304. if (!b) {
  305. return a;
  306. }
  307. BUG_ON(a->ring != b->ring);
  308. if (a->seq > b->seq) {
  309. return a;
  310. } else {
  311. return b;
  312. }
  313. }
  314. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  315. struct radeon_fence *b)
  316. {
  317. if (!a) {
  318. return false;
  319. }
  320. if (!b) {
  321. return true;
  322. }
  323. BUG_ON(a->ring != b->ring);
  324. return a->seq < b->seq;
  325. }
  326. /*
  327. * Tiling registers
  328. */
  329. struct radeon_surface_reg {
  330. struct radeon_bo *bo;
  331. };
  332. #define RADEON_GEM_MAX_SURFACES 8
  333. /*
  334. * TTM.
  335. */
  336. struct radeon_mman {
  337. struct ttm_bo_global_ref bo_global_ref;
  338. struct drm_global_reference mem_global_ref;
  339. struct ttm_bo_device bdev;
  340. bool mem_global_referenced;
  341. bool initialized;
  342. };
  343. /* bo virtual address in a specific vm */
  344. struct radeon_bo_va {
  345. /* protected by bo being reserved */
  346. struct list_head bo_list;
  347. uint64_t soffset;
  348. uint64_t eoffset;
  349. uint32_t flags;
  350. bool valid;
  351. unsigned ref_count;
  352. /* protected by vm mutex */
  353. struct list_head vm_list;
  354. /* constant after initialization */
  355. struct radeon_vm *vm;
  356. struct radeon_bo *bo;
  357. };
  358. struct radeon_bo {
  359. /* Protected by gem.mutex */
  360. struct list_head list;
  361. /* Protected by tbo.reserved */
  362. u32 placements[3];
  363. struct ttm_placement placement;
  364. struct ttm_buffer_object tbo;
  365. struct ttm_bo_kmap_obj kmap;
  366. unsigned pin_count;
  367. void *kptr;
  368. u32 tiling_flags;
  369. u32 pitch;
  370. int surface_reg;
  371. /* list of all virtual address to which this bo
  372. * is associated to
  373. */
  374. struct list_head va;
  375. /* Constant after initialization */
  376. struct radeon_device *rdev;
  377. struct drm_gem_object gem_base;
  378. struct ttm_bo_kmap_obj dma_buf_vmap;
  379. pid_t pid;
  380. };
  381. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  382. struct radeon_bo_list {
  383. struct ttm_validate_buffer tv;
  384. struct radeon_bo *bo;
  385. uint64_t gpu_offset;
  386. bool written;
  387. unsigned domain;
  388. unsigned alt_domain;
  389. u32 tiling_flags;
  390. };
  391. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  392. /* sub-allocation manager, it has to be protected by another lock.
  393. * By conception this is an helper for other part of the driver
  394. * like the indirect buffer or semaphore, which both have their
  395. * locking.
  396. *
  397. * Principe is simple, we keep a list of sub allocation in offset
  398. * order (first entry has offset == 0, last entry has the highest
  399. * offset).
  400. *
  401. * When allocating new object we first check if there is room at
  402. * the end total_size - (last_object_offset + last_object_size) >=
  403. * alloc_size. If so we allocate new object there.
  404. *
  405. * When there is not enough room at the end, we start waiting for
  406. * each sub object until we reach object_offset+object_size >=
  407. * alloc_size, this object then become the sub object we return.
  408. *
  409. * Alignment can't be bigger than page size.
  410. *
  411. * Hole are not considered for allocation to keep things simple.
  412. * Assumption is that there won't be hole (all object on same
  413. * alignment).
  414. */
  415. struct radeon_sa_manager {
  416. wait_queue_head_t wq;
  417. struct radeon_bo *bo;
  418. struct list_head *hole;
  419. struct list_head flist[RADEON_NUM_RINGS];
  420. struct list_head olist;
  421. unsigned size;
  422. uint64_t gpu_addr;
  423. void *cpu_ptr;
  424. uint32_t domain;
  425. uint32_t align;
  426. };
  427. struct radeon_sa_bo;
  428. /* sub-allocation buffer */
  429. struct radeon_sa_bo {
  430. struct list_head olist;
  431. struct list_head flist;
  432. struct radeon_sa_manager *manager;
  433. unsigned soffset;
  434. unsigned eoffset;
  435. struct radeon_fence *fence;
  436. };
  437. /*
  438. * GEM objects.
  439. */
  440. struct radeon_gem {
  441. struct mutex mutex;
  442. struct list_head objects;
  443. };
  444. int radeon_gem_init(struct radeon_device *rdev);
  445. void radeon_gem_fini(struct radeon_device *rdev);
  446. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  447. int alignment, int initial_domain,
  448. bool discardable, bool kernel,
  449. struct drm_gem_object **obj);
  450. int radeon_mode_dumb_create(struct drm_file *file_priv,
  451. struct drm_device *dev,
  452. struct drm_mode_create_dumb *args);
  453. int radeon_mode_dumb_mmap(struct drm_file *filp,
  454. struct drm_device *dev,
  455. uint32_t handle, uint64_t *offset_p);
  456. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  457. struct drm_device *dev,
  458. uint32_t handle);
  459. /*
  460. * Semaphores.
  461. */
  462. /* everything here is constant */
  463. struct radeon_semaphore {
  464. struct radeon_sa_bo *sa_bo;
  465. signed waiters;
  466. uint64_t gpu_addr;
  467. };
  468. int radeon_semaphore_create(struct radeon_device *rdev,
  469. struct radeon_semaphore **semaphore);
  470. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  471. struct radeon_semaphore *semaphore);
  472. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  473. struct radeon_semaphore *semaphore);
  474. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  475. struct radeon_semaphore *semaphore,
  476. int signaler, int waiter);
  477. void radeon_semaphore_free(struct radeon_device *rdev,
  478. struct radeon_semaphore **semaphore,
  479. struct radeon_fence *fence);
  480. /*
  481. * GART structures, functions & helpers
  482. */
  483. struct radeon_mc;
  484. #define RADEON_GPU_PAGE_SIZE 4096
  485. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  486. #define RADEON_GPU_PAGE_SHIFT 12
  487. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  488. struct radeon_gart {
  489. dma_addr_t table_addr;
  490. struct radeon_bo *robj;
  491. void *ptr;
  492. unsigned num_gpu_pages;
  493. unsigned num_cpu_pages;
  494. unsigned table_size;
  495. struct page **pages;
  496. dma_addr_t *pages_addr;
  497. bool ready;
  498. };
  499. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  500. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  501. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  502. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  503. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  504. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  505. int radeon_gart_init(struct radeon_device *rdev);
  506. void radeon_gart_fini(struct radeon_device *rdev);
  507. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  508. int pages);
  509. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  510. int pages, struct page **pagelist,
  511. dma_addr_t *dma_addr);
  512. void radeon_gart_restore(struct radeon_device *rdev);
  513. /*
  514. * GPU MC structures, functions & helpers
  515. */
  516. struct radeon_mc {
  517. resource_size_t aper_size;
  518. resource_size_t aper_base;
  519. resource_size_t agp_base;
  520. /* for some chips with <= 32MB we need to lie
  521. * about vram size near mc fb location */
  522. u64 mc_vram_size;
  523. u64 visible_vram_size;
  524. u64 gtt_size;
  525. u64 gtt_start;
  526. u64 gtt_end;
  527. u64 vram_start;
  528. u64 vram_end;
  529. unsigned vram_width;
  530. u64 real_vram_size;
  531. int vram_mtrr;
  532. bool vram_is_ddr;
  533. bool igp_sideport_enabled;
  534. u64 gtt_base_align;
  535. u64 mc_mask;
  536. };
  537. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  538. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  539. /*
  540. * GPU scratch registers structures, functions & helpers
  541. */
  542. struct radeon_scratch {
  543. unsigned num_reg;
  544. uint32_t reg_base;
  545. bool free[32];
  546. uint32_t reg[32];
  547. };
  548. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  549. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  550. /*
  551. * GPU doorbell structures, functions & helpers
  552. */
  553. struct radeon_doorbell {
  554. u32 num_pages;
  555. bool free[1024];
  556. /* doorbell mmio */
  557. resource_size_t base;
  558. resource_size_t size;
  559. void __iomem *ptr;
  560. };
  561. int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
  562. void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
  563. /*
  564. * IRQS.
  565. */
  566. struct radeon_unpin_work {
  567. struct work_struct work;
  568. struct radeon_device *rdev;
  569. int crtc_id;
  570. struct radeon_fence *fence;
  571. struct drm_pending_vblank_event *event;
  572. struct radeon_bo *old_rbo;
  573. u64 new_crtc_base;
  574. };
  575. struct r500_irq_stat_regs {
  576. u32 disp_int;
  577. u32 hdmi0_status;
  578. };
  579. struct r600_irq_stat_regs {
  580. u32 disp_int;
  581. u32 disp_int_cont;
  582. u32 disp_int_cont2;
  583. u32 d1grph_int;
  584. u32 d2grph_int;
  585. u32 hdmi0_status;
  586. u32 hdmi1_status;
  587. };
  588. struct evergreen_irq_stat_regs {
  589. u32 disp_int;
  590. u32 disp_int_cont;
  591. u32 disp_int_cont2;
  592. u32 disp_int_cont3;
  593. u32 disp_int_cont4;
  594. u32 disp_int_cont5;
  595. u32 d1grph_int;
  596. u32 d2grph_int;
  597. u32 d3grph_int;
  598. u32 d4grph_int;
  599. u32 d5grph_int;
  600. u32 d6grph_int;
  601. u32 afmt_status1;
  602. u32 afmt_status2;
  603. u32 afmt_status3;
  604. u32 afmt_status4;
  605. u32 afmt_status5;
  606. u32 afmt_status6;
  607. };
  608. struct cik_irq_stat_regs {
  609. u32 disp_int;
  610. u32 disp_int_cont;
  611. u32 disp_int_cont2;
  612. u32 disp_int_cont3;
  613. u32 disp_int_cont4;
  614. u32 disp_int_cont5;
  615. u32 disp_int_cont6;
  616. };
  617. union radeon_irq_stat_regs {
  618. struct r500_irq_stat_regs r500;
  619. struct r600_irq_stat_regs r600;
  620. struct evergreen_irq_stat_regs evergreen;
  621. struct cik_irq_stat_regs cik;
  622. };
  623. #define RADEON_MAX_HPD_PINS 6
  624. #define RADEON_MAX_CRTCS 6
  625. #define RADEON_MAX_AFMT_BLOCKS 6
  626. struct radeon_irq {
  627. bool installed;
  628. spinlock_t lock;
  629. atomic_t ring_int[RADEON_NUM_RINGS];
  630. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  631. atomic_t pflip[RADEON_MAX_CRTCS];
  632. wait_queue_head_t vblank_queue;
  633. bool hpd[RADEON_MAX_HPD_PINS];
  634. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  635. union radeon_irq_stat_regs stat_regs;
  636. bool dpm_thermal;
  637. };
  638. int radeon_irq_kms_init(struct radeon_device *rdev);
  639. void radeon_irq_kms_fini(struct radeon_device *rdev);
  640. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  641. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  642. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  643. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  644. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  645. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  646. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  647. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  648. /*
  649. * CP & rings.
  650. */
  651. struct radeon_ib {
  652. struct radeon_sa_bo *sa_bo;
  653. uint32_t length_dw;
  654. uint64_t gpu_addr;
  655. uint32_t *ptr;
  656. int ring;
  657. struct radeon_fence *fence;
  658. struct radeon_vm *vm;
  659. bool is_const_ib;
  660. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  661. struct radeon_semaphore *semaphore;
  662. };
  663. struct radeon_ring {
  664. struct radeon_bo *ring_obj;
  665. volatile uint32_t *ring;
  666. unsigned rptr;
  667. unsigned rptr_offs;
  668. unsigned rptr_reg;
  669. unsigned rptr_save_reg;
  670. u64 next_rptr_gpu_addr;
  671. volatile u32 *next_rptr_cpu_addr;
  672. unsigned wptr;
  673. unsigned wptr_old;
  674. unsigned wptr_reg;
  675. unsigned ring_size;
  676. unsigned ring_free_dw;
  677. int count_dw;
  678. unsigned long last_activity;
  679. unsigned last_rptr;
  680. uint64_t gpu_addr;
  681. uint32_t align_mask;
  682. uint32_t ptr_mask;
  683. bool ready;
  684. u32 ptr_reg_shift;
  685. u32 ptr_reg_mask;
  686. u32 nop;
  687. u32 idx;
  688. u64 last_semaphore_signal_addr;
  689. u64 last_semaphore_wait_addr;
  690. /* for CIK queues */
  691. u32 me;
  692. u32 pipe;
  693. u32 queue;
  694. struct radeon_bo *mqd_obj;
  695. u32 doorbell_page_num;
  696. u32 doorbell_offset;
  697. unsigned wptr_offs;
  698. };
  699. struct radeon_mec {
  700. struct radeon_bo *hpd_eop_obj;
  701. u64 hpd_eop_gpu_addr;
  702. u32 num_pipe;
  703. u32 num_mec;
  704. u32 num_queue;
  705. };
  706. /*
  707. * VM
  708. */
  709. /* maximum number of VMIDs */
  710. #define RADEON_NUM_VM 16
  711. /* defines number of bits in page table versus page directory,
  712. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  713. * table and the remaining 19 bits are in the page directory */
  714. #define RADEON_VM_BLOCK_SIZE 9
  715. /* number of entries in page table */
  716. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  717. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  718. #define RADEON_VM_PTB_ALIGN_SIZE 32768
  719. #define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
  720. #define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
  721. struct radeon_vm {
  722. struct list_head list;
  723. struct list_head va;
  724. unsigned id;
  725. /* contains the page directory */
  726. struct radeon_sa_bo *page_directory;
  727. uint64_t pd_gpu_addr;
  728. /* array of page tables, one for each page directory entry */
  729. struct radeon_sa_bo **page_tables;
  730. struct mutex mutex;
  731. /* last fence for cs using this vm */
  732. struct radeon_fence *fence;
  733. /* last flush or NULL if we still need to flush */
  734. struct radeon_fence *last_flush;
  735. };
  736. struct radeon_vm_manager {
  737. struct mutex lock;
  738. struct list_head lru_vm;
  739. struct radeon_fence *active[RADEON_NUM_VM];
  740. struct radeon_sa_manager sa_manager;
  741. uint32_t max_pfn;
  742. /* number of VMIDs */
  743. unsigned nvm;
  744. /* vram base address for page table entry */
  745. u64 vram_base_offset;
  746. /* is vm enabled? */
  747. bool enabled;
  748. };
  749. /*
  750. * file private structure
  751. */
  752. struct radeon_fpriv {
  753. struct radeon_vm vm;
  754. };
  755. /*
  756. * R6xx+ IH ring
  757. */
  758. struct r600_ih {
  759. struct radeon_bo *ring_obj;
  760. volatile uint32_t *ring;
  761. unsigned rptr;
  762. unsigned ring_size;
  763. uint64_t gpu_addr;
  764. uint32_t ptr_mask;
  765. atomic_t lock;
  766. bool enabled;
  767. };
  768. /*
  769. * RLC stuff
  770. */
  771. #include "clearstate_defs.h"
  772. struct radeon_rlc {
  773. /* for power gating */
  774. struct radeon_bo *save_restore_obj;
  775. uint64_t save_restore_gpu_addr;
  776. volatile uint32_t *sr_ptr;
  777. const u32 *reg_list;
  778. u32 reg_list_size;
  779. /* for clear state */
  780. struct radeon_bo *clear_state_obj;
  781. uint64_t clear_state_gpu_addr;
  782. volatile uint32_t *cs_ptr;
  783. const struct cs_section_def *cs_data;
  784. u32 clear_state_size;
  785. /* for cp tables */
  786. struct radeon_bo *cp_table_obj;
  787. uint64_t cp_table_gpu_addr;
  788. volatile uint32_t *cp_table_ptr;
  789. u32 cp_table_size;
  790. };
  791. int radeon_ib_get(struct radeon_device *rdev, int ring,
  792. struct radeon_ib *ib, struct radeon_vm *vm,
  793. unsigned size);
  794. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  795. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  796. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  797. struct radeon_ib *const_ib);
  798. int radeon_ib_pool_init(struct radeon_device *rdev);
  799. void radeon_ib_pool_fini(struct radeon_device *rdev);
  800. int radeon_ib_ring_tests(struct radeon_device *rdev);
  801. /* Ring access between begin & end cannot sleep */
  802. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  803. struct radeon_ring *ring);
  804. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  805. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  806. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  807. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  808. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  809. void radeon_ring_undo(struct radeon_ring *ring);
  810. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  811. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  812. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  813. void radeon_ring_lockup_update(struct radeon_ring *ring);
  814. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  815. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  816. uint32_t **data);
  817. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  818. unsigned size, uint32_t *data);
  819. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  820. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  821. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  822. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  823. /* r600 async dma */
  824. void r600_dma_stop(struct radeon_device *rdev);
  825. int r600_dma_resume(struct radeon_device *rdev);
  826. void r600_dma_fini(struct radeon_device *rdev);
  827. void cayman_dma_stop(struct radeon_device *rdev);
  828. int cayman_dma_resume(struct radeon_device *rdev);
  829. void cayman_dma_fini(struct radeon_device *rdev);
  830. /*
  831. * CS.
  832. */
  833. struct radeon_cs_reloc {
  834. struct drm_gem_object *gobj;
  835. struct radeon_bo *robj;
  836. struct radeon_bo_list lobj;
  837. uint32_t handle;
  838. uint32_t flags;
  839. };
  840. struct radeon_cs_chunk {
  841. uint32_t chunk_id;
  842. uint32_t length_dw;
  843. int kpage_idx[2];
  844. uint32_t *kpage[2];
  845. uint32_t *kdata;
  846. void __user *user_ptr;
  847. int last_copied_page;
  848. int last_page_index;
  849. };
  850. struct radeon_cs_parser {
  851. struct device *dev;
  852. struct radeon_device *rdev;
  853. struct drm_file *filp;
  854. /* chunks */
  855. unsigned nchunks;
  856. struct radeon_cs_chunk *chunks;
  857. uint64_t *chunks_array;
  858. /* IB */
  859. unsigned idx;
  860. /* relocations */
  861. unsigned nrelocs;
  862. struct radeon_cs_reloc *relocs;
  863. struct radeon_cs_reloc **relocs_ptr;
  864. struct list_head validated;
  865. unsigned dma_reloc_idx;
  866. /* indices of various chunks */
  867. int chunk_ib_idx;
  868. int chunk_relocs_idx;
  869. int chunk_flags_idx;
  870. int chunk_const_ib_idx;
  871. struct radeon_ib ib;
  872. struct radeon_ib const_ib;
  873. void *track;
  874. unsigned family;
  875. int parser_error;
  876. u32 cs_flags;
  877. u32 ring;
  878. s32 priority;
  879. struct ww_acquire_ctx ticket;
  880. };
  881. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  882. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  883. struct radeon_cs_packet {
  884. unsigned idx;
  885. unsigned type;
  886. unsigned reg;
  887. unsigned opcode;
  888. int count;
  889. unsigned one_reg_wr;
  890. };
  891. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  892. struct radeon_cs_packet *pkt,
  893. unsigned idx, unsigned reg);
  894. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  895. struct radeon_cs_packet *pkt);
  896. /*
  897. * AGP
  898. */
  899. int radeon_agp_init(struct radeon_device *rdev);
  900. void radeon_agp_resume(struct radeon_device *rdev);
  901. void radeon_agp_suspend(struct radeon_device *rdev);
  902. void radeon_agp_fini(struct radeon_device *rdev);
  903. /*
  904. * Writeback
  905. */
  906. struct radeon_wb {
  907. struct radeon_bo *wb_obj;
  908. volatile uint32_t *wb;
  909. uint64_t gpu_addr;
  910. bool enabled;
  911. bool use_event;
  912. };
  913. #define RADEON_WB_SCRATCH_OFFSET 0
  914. #define RADEON_WB_RING0_NEXT_RPTR 256
  915. #define RADEON_WB_CP_RPTR_OFFSET 1024
  916. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  917. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  918. #define R600_WB_DMA_RPTR_OFFSET 1792
  919. #define R600_WB_IH_WPTR_OFFSET 2048
  920. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  921. #define R600_WB_UVD_RPTR_OFFSET 2560
  922. #define R600_WB_EVENT_OFFSET 3072
  923. #define CIK_WB_CP1_WPTR_OFFSET 3328
  924. #define CIK_WB_CP2_WPTR_OFFSET 3584
  925. /**
  926. * struct radeon_pm - power management datas
  927. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  928. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  929. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  930. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  931. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  932. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  933. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  934. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  935. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  936. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  937. * @needed_bandwidth: current bandwidth needs
  938. *
  939. * It keeps track of various data needed to take powermanagement decision.
  940. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  941. * Equation between gpu/memory clock and available bandwidth is hw dependent
  942. * (type of memory, bus size, efficiency, ...)
  943. */
  944. enum radeon_pm_method {
  945. PM_METHOD_PROFILE,
  946. PM_METHOD_DYNPM,
  947. PM_METHOD_DPM,
  948. };
  949. enum radeon_dynpm_state {
  950. DYNPM_STATE_DISABLED,
  951. DYNPM_STATE_MINIMUM,
  952. DYNPM_STATE_PAUSED,
  953. DYNPM_STATE_ACTIVE,
  954. DYNPM_STATE_SUSPENDED,
  955. };
  956. enum radeon_dynpm_action {
  957. DYNPM_ACTION_NONE,
  958. DYNPM_ACTION_MINIMUM,
  959. DYNPM_ACTION_DOWNCLOCK,
  960. DYNPM_ACTION_UPCLOCK,
  961. DYNPM_ACTION_DEFAULT
  962. };
  963. enum radeon_voltage_type {
  964. VOLTAGE_NONE = 0,
  965. VOLTAGE_GPIO,
  966. VOLTAGE_VDDC,
  967. VOLTAGE_SW
  968. };
  969. enum radeon_pm_state_type {
  970. /* not used for dpm */
  971. POWER_STATE_TYPE_DEFAULT,
  972. POWER_STATE_TYPE_POWERSAVE,
  973. /* user selectable states */
  974. POWER_STATE_TYPE_BATTERY,
  975. POWER_STATE_TYPE_BALANCED,
  976. POWER_STATE_TYPE_PERFORMANCE,
  977. /* internal states */
  978. POWER_STATE_TYPE_INTERNAL_UVD,
  979. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  980. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  981. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  982. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  983. POWER_STATE_TYPE_INTERNAL_BOOT,
  984. POWER_STATE_TYPE_INTERNAL_THERMAL,
  985. POWER_STATE_TYPE_INTERNAL_ACPI,
  986. POWER_STATE_TYPE_INTERNAL_ULV,
  987. POWER_STATE_TYPE_INTERNAL_3DPERF,
  988. };
  989. enum radeon_pm_profile_type {
  990. PM_PROFILE_DEFAULT,
  991. PM_PROFILE_AUTO,
  992. PM_PROFILE_LOW,
  993. PM_PROFILE_MID,
  994. PM_PROFILE_HIGH,
  995. };
  996. #define PM_PROFILE_DEFAULT_IDX 0
  997. #define PM_PROFILE_LOW_SH_IDX 1
  998. #define PM_PROFILE_MID_SH_IDX 2
  999. #define PM_PROFILE_HIGH_SH_IDX 3
  1000. #define PM_PROFILE_LOW_MH_IDX 4
  1001. #define PM_PROFILE_MID_MH_IDX 5
  1002. #define PM_PROFILE_HIGH_MH_IDX 6
  1003. #define PM_PROFILE_MAX 7
  1004. struct radeon_pm_profile {
  1005. int dpms_off_ps_idx;
  1006. int dpms_on_ps_idx;
  1007. int dpms_off_cm_idx;
  1008. int dpms_on_cm_idx;
  1009. };
  1010. enum radeon_int_thermal_type {
  1011. THERMAL_TYPE_NONE,
  1012. THERMAL_TYPE_EXTERNAL,
  1013. THERMAL_TYPE_EXTERNAL_GPIO,
  1014. THERMAL_TYPE_RV6XX,
  1015. THERMAL_TYPE_RV770,
  1016. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1017. THERMAL_TYPE_EVERGREEN,
  1018. THERMAL_TYPE_SUMO,
  1019. THERMAL_TYPE_NI,
  1020. THERMAL_TYPE_SI,
  1021. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1022. THERMAL_TYPE_CI,
  1023. THERMAL_TYPE_KV,
  1024. };
  1025. struct radeon_voltage {
  1026. enum radeon_voltage_type type;
  1027. /* gpio voltage */
  1028. struct radeon_gpio_rec gpio;
  1029. u32 delay; /* delay in usec from voltage drop to sclk change */
  1030. bool active_high; /* voltage drop is active when bit is high */
  1031. /* VDDC voltage */
  1032. u8 vddc_id; /* index into vddc voltage table */
  1033. u8 vddci_id; /* index into vddci voltage table */
  1034. bool vddci_enabled;
  1035. /* r6xx+ sw */
  1036. u16 voltage;
  1037. /* evergreen+ vddci */
  1038. u16 vddci;
  1039. };
  1040. /* clock mode flags */
  1041. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  1042. struct radeon_pm_clock_info {
  1043. /* memory clock */
  1044. u32 mclk;
  1045. /* engine clock */
  1046. u32 sclk;
  1047. /* voltage info */
  1048. struct radeon_voltage voltage;
  1049. /* standardized clock flags */
  1050. u32 flags;
  1051. };
  1052. /* state flags */
  1053. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  1054. struct radeon_power_state {
  1055. enum radeon_pm_state_type type;
  1056. struct radeon_pm_clock_info *clock_info;
  1057. /* number of valid clock modes in this power state */
  1058. int num_clock_modes;
  1059. struct radeon_pm_clock_info *default_clock_mode;
  1060. /* standardized state flags */
  1061. u32 flags;
  1062. u32 misc; /* vbios specific flags */
  1063. u32 misc2; /* vbios specific flags */
  1064. int pcie_lanes; /* pcie lanes */
  1065. };
  1066. /*
  1067. * Some modes are overclocked by very low value, accept them
  1068. */
  1069. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  1070. enum radeon_dpm_auto_throttle_src {
  1071. RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1072. RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1073. };
  1074. enum radeon_dpm_event_src {
  1075. RADEON_DPM_EVENT_SRC_ANALOG = 0,
  1076. RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
  1077. RADEON_DPM_EVENT_SRC_DIGITAL = 2,
  1078. RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1079. RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1080. };
  1081. struct radeon_ps {
  1082. u32 caps; /* vbios flags */
  1083. u32 class; /* vbios flags */
  1084. u32 class2; /* vbios flags */
  1085. /* UVD clocks */
  1086. u32 vclk;
  1087. u32 dclk;
  1088. /* VCE clocks */
  1089. u32 evclk;
  1090. u32 ecclk;
  1091. /* asic priv */
  1092. void *ps_priv;
  1093. };
  1094. struct radeon_dpm_thermal {
  1095. /* thermal interrupt work */
  1096. struct work_struct work;
  1097. /* low temperature threshold */
  1098. int min_temp;
  1099. /* high temperature threshold */
  1100. int max_temp;
  1101. /* was interrupt low to high or high to low */
  1102. bool high_to_low;
  1103. };
  1104. enum radeon_clk_action
  1105. {
  1106. RADEON_SCLK_UP = 1,
  1107. RADEON_SCLK_DOWN
  1108. };
  1109. struct radeon_blacklist_clocks
  1110. {
  1111. u32 sclk;
  1112. u32 mclk;
  1113. enum radeon_clk_action action;
  1114. };
  1115. struct radeon_clock_and_voltage_limits {
  1116. u32 sclk;
  1117. u32 mclk;
  1118. u32 vddc;
  1119. u32 vddci;
  1120. };
  1121. struct radeon_clock_array {
  1122. u32 count;
  1123. u32 *values;
  1124. };
  1125. struct radeon_clock_voltage_dependency_entry {
  1126. u32 clk;
  1127. u16 v;
  1128. };
  1129. struct radeon_clock_voltage_dependency_table {
  1130. u32 count;
  1131. struct radeon_clock_voltage_dependency_entry *entries;
  1132. };
  1133. union radeon_cac_leakage_entry {
  1134. struct {
  1135. u16 vddc;
  1136. u32 leakage;
  1137. };
  1138. struct {
  1139. u16 vddc1;
  1140. u16 vddc2;
  1141. u16 vddc3;
  1142. };
  1143. };
  1144. struct radeon_cac_leakage_table {
  1145. u32 count;
  1146. union radeon_cac_leakage_entry *entries;
  1147. };
  1148. struct radeon_phase_shedding_limits_entry {
  1149. u16 voltage;
  1150. u32 sclk;
  1151. u32 mclk;
  1152. };
  1153. struct radeon_phase_shedding_limits_table {
  1154. u32 count;
  1155. struct radeon_phase_shedding_limits_entry *entries;
  1156. };
  1157. struct radeon_uvd_clock_voltage_dependency_entry {
  1158. u32 vclk;
  1159. u32 dclk;
  1160. u16 v;
  1161. };
  1162. struct radeon_uvd_clock_voltage_dependency_table {
  1163. u8 count;
  1164. struct radeon_uvd_clock_voltage_dependency_entry *entries;
  1165. };
  1166. struct radeon_vce_clock_voltage_dependency_entry {
  1167. u32 ecclk;
  1168. u32 evclk;
  1169. u16 v;
  1170. };
  1171. struct radeon_vce_clock_voltage_dependency_table {
  1172. u8 count;
  1173. struct radeon_vce_clock_voltage_dependency_entry *entries;
  1174. };
  1175. struct radeon_ppm_table {
  1176. u8 ppm_design;
  1177. u16 cpu_core_number;
  1178. u32 platform_tdp;
  1179. u32 small_ac_platform_tdp;
  1180. u32 platform_tdc;
  1181. u32 small_ac_platform_tdc;
  1182. u32 apu_tdp;
  1183. u32 dgpu_tdp;
  1184. u32 dgpu_ulv_power;
  1185. u32 tj_max;
  1186. };
  1187. struct radeon_cac_tdp_table {
  1188. u16 tdp;
  1189. u16 configurable_tdp;
  1190. u16 tdc;
  1191. u16 battery_power_limit;
  1192. u16 small_power_limit;
  1193. u16 low_cac_leakage;
  1194. u16 high_cac_leakage;
  1195. u16 maximum_power_delivery_limit;
  1196. };
  1197. struct radeon_dpm_dynamic_state {
  1198. struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1199. struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1200. struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1201. struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1202. struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1203. struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1204. struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1205. struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1206. struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1207. struct radeon_clock_array valid_sclk_values;
  1208. struct radeon_clock_array valid_mclk_values;
  1209. struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
  1210. struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
  1211. u32 mclk_sclk_ratio;
  1212. u32 sclk_mclk_delta;
  1213. u16 vddc_vddci_delta;
  1214. u16 min_vddc_for_pcie_gen2;
  1215. struct radeon_cac_leakage_table cac_leakage_table;
  1216. struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
  1217. struct radeon_ppm_table *ppm_table;
  1218. struct radeon_cac_tdp_table *cac_tdp_table;
  1219. };
  1220. struct radeon_dpm_fan {
  1221. u16 t_min;
  1222. u16 t_med;
  1223. u16 t_high;
  1224. u16 pwm_min;
  1225. u16 pwm_med;
  1226. u16 pwm_high;
  1227. u8 t_hyst;
  1228. u32 cycle_delay;
  1229. u16 t_max;
  1230. bool ucode_fan_control;
  1231. };
  1232. enum radeon_pcie_gen {
  1233. RADEON_PCIE_GEN1 = 0,
  1234. RADEON_PCIE_GEN2 = 1,
  1235. RADEON_PCIE_GEN3 = 2,
  1236. RADEON_PCIE_GEN_INVALID = 0xffff
  1237. };
  1238. enum radeon_dpm_forced_level {
  1239. RADEON_DPM_FORCED_LEVEL_AUTO = 0,
  1240. RADEON_DPM_FORCED_LEVEL_LOW = 1,
  1241. RADEON_DPM_FORCED_LEVEL_HIGH = 2,
  1242. };
  1243. struct radeon_dpm {
  1244. struct radeon_ps *ps;
  1245. /* number of valid power states */
  1246. int num_ps;
  1247. /* current power state that is active */
  1248. struct radeon_ps *current_ps;
  1249. /* requested power state */
  1250. struct radeon_ps *requested_ps;
  1251. /* boot up power state */
  1252. struct radeon_ps *boot_ps;
  1253. /* default uvd power state */
  1254. struct radeon_ps *uvd_ps;
  1255. enum radeon_pm_state_type state;
  1256. enum radeon_pm_state_type user_state;
  1257. u32 platform_caps;
  1258. u32 voltage_response_time;
  1259. u32 backbias_response_time;
  1260. void *priv;
  1261. u32 new_active_crtcs;
  1262. int new_active_crtc_count;
  1263. u32 current_active_crtcs;
  1264. int current_active_crtc_count;
  1265. struct radeon_dpm_dynamic_state dyn_state;
  1266. struct radeon_dpm_fan fan;
  1267. u32 tdp_limit;
  1268. u32 near_tdp_limit;
  1269. u32 near_tdp_limit_adjusted;
  1270. u32 sq_ramping_threshold;
  1271. u32 cac_leakage;
  1272. u16 tdp_od_limit;
  1273. u32 tdp_adjustment;
  1274. u16 load_line_slope;
  1275. bool power_control;
  1276. bool ac_power;
  1277. /* special states active */
  1278. bool thermal_active;
  1279. bool uvd_active;
  1280. /* thermal handling */
  1281. struct radeon_dpm_thermal thermal;
  1282. /* forced levels */
  1283. enum radeon_dpm_forced_level forced_level;
  1284. /* track UVD streams */
  1285. unsigned sd;
  1286. unsigned hd;
  1287. };
  1288. void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
  1289. struct radeon_pm {
  1290. struct mutex mutex;
  1291. /* write locked while reprogramming mclk */
  1292. struct rw_semaphore mclk_lock;
  1293. u32 active_crtcs;
  1294. int active_crtc_count;
  1295. int req_vblank;
  1296. bool vblank_sync;
  1297. fixed20_12 max_bandwidth;
  1298. fixed20_12 igp_sideport_mclk;
  1299. fixed20_12 igp_system_mclk;
  1300. fixed20_12 igp_ht_link_clk;
  1301. fixed20_12 igp_ht_link_width;
  1302. fixed20_12 k8_bandwidth;
  1303. fixed20_12 sideport_bandwidth;
  1304. fixed20_12 ht_bandwidth;
  1305. fixed20_12 core_bandwidth;
  1306. fixed20_12 sclk;
  1307. fixed20_12 mclk;
  1308. fixed20_12 needed_bandwidth;
  1309. struct radeon_power_state *power_state;
  1310. /* number of valid power states */
  1311. int num_power_states;
  1312. int current_power_state_index;
  1313. int current_clock_mode_index;
  1314. int requested_power_state_index;
  1315. int requested_clock_mode_index;
  1316. int default_power_state_index;
  1317. u32 current_sclk;
  1318. u32 current_mclk;
  1319. u16 current_vddc;
  1320. u16 current_vddci;
  1321. u32 default_sclk;
  1322. u32 default_mclk;
  1323. u16 default_vddc;
  1324. u16 default_vddci;
  1325. struct radeon_i2c_chan *i2c_bus;
  1326. /* selected pm method */
  1327. enum radeon_pm_method pm_method;
  1328. /* dynpm power management */
  1329. struct delayed_work dynpm_idle_work;
  1330. enum radeon_dynpm_state dynpm_state;
  1331. enum radeon_dynpm_action dynpm_planned_action;
  1332. unsigned long dynpm_action_timeout;
  1333. bool dynpm_can_upclock;
  1334. bool dynpm_can_downclock;
  1335. /* profile-based power management */
  1336. enum radeon_pm_profile_type profile;
  1337. int profile_index;
  1338. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1339. /* internal thermal controller on rv6xx+ */
  1340. enum radeon_int_thermal_type int_thermal_type;
  1341. struct device *int_hwmon_dev;
  1342. /* dpm */
  1343. bool dpm_enabled;
  1344. struct radeon_dpm dpm;
  1345. };
  1346. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1347. enum radeon_pm_state_type ps_type,
  1348. int instance);
  1349. /*
  1350. * UVD
  1351. */
  1352. #define RADEON_MAX_UVD_HANDLES 10
  1353. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1354. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1355. struct radeon_uvd {
  1356. struct radeon_bo *vcpu_bo;
  1357. void *cpu_addr;
  1358. uint64_t gpu_addr;
  1359. void *saved_bo;
  1360. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1361. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1362. unsigned img_size[RADEON_MAX_UVD_HANDLES];
  1363. struct delayed_work idle_work;
  1364. };
  1365. int radeon_uvd_init(struct radeon_device *rdev);
  1366. void radeon_uvd_fini(struct radeon_device *rdev);
  1367. int radeon_uvd_suspend(struct radeon_device *rdev);
  1368. int radeon_uvd_resume(struct radeon_device *rdev);
  1369. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1370. uint32_t handle, struct radeon_fence **fence);
  1371. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1372. uint32_t handle, struct radeon_fence **fence);
  1373. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1374. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1375. struct drm_file *filp);
  1376. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1377. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1378. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1379. unsigned vclk, unsigned dclk,
  1380. unsigned vco_min, unsigned vco_max,
  1381. unsigned fb_factor, unsigned fb_mask,
  1382. unsigned pd_min, unsigned pd_max,
  1383. unsigned pd_even,
  1384. unsigned *optimal_fb_div,
  1385. unsigned *optimal_vclk_div,
  1386. unsigned *optimal_dclk_div);
  1387. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1388. unsigned cg_upll_func_cntl);
  1389. struct r600_audio {
  1390. int channels;
  1391. int rate;
  1392. int bits_per_sample;
  1393. u8 status_bits;
  1394. u8 category_code;
  1395. };
  1396. /*
  1397. * Benchmarking
  1398. */
  1399. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1400. /*
  1401. * Testing
  1402. */
  1403. void radeon_test_moves(struct radeon_device *rdev);
  1404. void radeon_test_ring_sync(struct radeon_device *rdev,
  1405. struct radeon_ring *cpA,
  1406. struct radeon_ring *cpB);
  1407. void radeon_test_syncing(struct radeon_device *rdev);
  1408. /*
  1409. * Debugfs
  1410. */
  1411. struct radeon_debugfs {
  1412. struct drm_info_list *files;
  1413. unsigned num_files;
  1414. };
  1415. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1416. struct drm_info_list *files,
  1417. unsigned nfiles);
  1418. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1419. /*
  1420. * ASIC specific functions.
  1421. */
  1422. struct radeon_asic {
  1423. int (*init)(struct radeon_device *rdev);
  1424. void (*fini)(struct radeon_device *rdev);
  1425. int (*resume)(struct radeon_device *rdev);
  1426. int (*suspend)(struct radeon_device *rdev);
  1427. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1428. int (*asic_reset)(struct radeon_device *rdev);
  1429. /* ioctl hw specific callback. Some hw might want to perform special
  1430. * operation on specific ioctl. For instance on wait idle some hw
  1431. * might want to perform and HDP flush through MMIO as it seems that
  1432. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1433. * through ring.
  1434. */
  1435. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1436. /* check if 3D engine is idle */
  1437. bool (*gui_idle)(struct radeon_device *rdev);
  1438. /* wait for mc_idle */
  1439. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1440. /* get the reference clock */
  1441. u32 (*get_xclk)(struct radeon_device *rdev);
  1442. /* get the gpu clock counter */
  1443. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1444. /* gart */
  1445. struct {
  1446. void (*tlb_flush)(struct radeon_device *rdev);
  1447. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1448. } gart;
  1449. struct {
  1450. int (*init)(struct radeon_device *rdev);
  1451. void (*fini)(struct radeon_device *rdev);
  1452. u32 pt_ring_index;
  1453. void (*set_page)(struct radeon_device *rdev,
  1454. struct radeon_ib *ib,
  1455. uint64_t pe,
  1456. uint64_t addr, unsigned count,
  1457. uint32_t incr, uint32_t flags);
  1458. } vm;
  1459. /* ring specific callbacks */
  1460. struct {
  1461. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1462. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1463. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1464. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1465. struct radeon_semaphore *semaphore, bool emit_wait);
  1466. int (*cs_parse)(struct radeon_cs_parser *p);
  1467. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1468. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1469. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1470. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1471. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1472. u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1473. u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1474. void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
  1475. } ring[RADEON_NUM_RINGS];
  1476. /* irqs */
  1477. struct {
  1478. int (*set)(struct radeon_device *rdev);
  1479. int (*process)(struct radeon_device *rdev);
  1480. } irq;
  1481. /* displays */
  1482. struct {
  1483. /* display watermarks */
  1484. void (*bandwidth_update)(struct radeon_device *rdev);
  1485. /* get frame count */
  1486. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1487. /* wait for vblank */
  1488. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1489. /* set backlight level */
  1490. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1491. /* get backlight level */
  1492. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1493. /* audio callbacks */
  1494. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1495. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1496. } display;
  1497. /* copy functions for bo handling */
  1498. struct {
  1499. int (*blit)(struct radeon_device *rdev,
  1500. uint64_t src_offset,
  1501. uint64_t dst_offset,
  1502. unsigned num_gpu_pages,
  1503. struct radeon_fence **fence);
  1504. u32 blit_ring_index;
  1505. int (*dma)(struct radeon_device *rdev,
  1506. uint64_t src_offset,
  1507. uint64_t dst_offset,
  1508. unsigned num_gpu_pages,
  1509. struct radeon_fence **fence);
  1510. u32 dma_ring_index;
  1511. /* method used for bo copy */
  1512. int (*copy)(struct radeon_device *rdev,
  1513. uint64_t src_offset,
  1514. uint64_t dst_offset,
  1515. unsigned num_gpu_pages,
  1516. struct radeon_fence **fence);
  1517. /* ring used for bo copies */
  1518. u32 copy_ring_index;
  1519. } copy;
  1520. /* surfaces */
  1521. struct {
  1522. int (*set_reg)(struct radeon_device *rdev, int reg,
  1523. uint32_t tiling_flags, uint32_t pitch,
  1524. uint32_t offset, uint32_t obj_size);
  1525. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1526. } surface;
  1527. /* hotplug detect */
  1528. struct {
  1529. void (*init)(struct radeon_device *rdev);
  1530. void (*fini)(struct radeon_device *rdev);
  1531. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1532. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1533. } hpd;
  1534. /* static power management */
  1535. struct {
  1536. void (*misc)(struct radeon_device *rdev);
  1537. void (*prepare)(struct radeon_device *rdev);
  1538. void (*finish)(struct radeon_device *rdev);
  1539. void (*init_profile)(struct radeon_device *rdev);
  1540. void (*get_dynpm_state)(struct radeon_device *rdev);
  1541. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1542. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1543. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1544. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1545. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1546. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1547. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1548. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1549. int (*get_temperature)(struct radeon_device *rdev);
  1550. } pm;
  1551. /* dynamic power management */
  1552. struct {
  1553. int (*init)(struct radeon_device *rdev);
  1554. void (*setup_asic)(struct radeon_device *rdev);
  1555. int (*enable)(struct radeon_device *rdev);
  1556. void (*disable)(struct radeon_device *rdev);
  1557. int (*pre_set_power_state)(struct radeon_device *rdev);
  1558. int (*set_power_state)(struct radeon_device *rdev);
  1559. void (*post_set_power_state)(struct radeon_device *rdev);
  1560. void (*display_configuration_changed)(struct radeon_device *rdev);
  1561. void (*fini)(struct radeon_device *rdev);
  1562. u32 (*get_sclk)(struct radeon_device *rdev, bool low);
  1563. u32 (*get_mclk)(struct radeon_device *rdev, bool low);
  1564. void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
  1565. void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
  1566. int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
  1567. bool (*vblank_too_short)(struct radeon_device *rdev);
  1568. void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
  1569. } dpm;
  1570. /* pageflipping */
  1571. struct {
  1572. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1573. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1574. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1575. } pflip;
  1576. };
  1577. /*
  1578. * Asic structures
  1579. */
  1580. struct r100_asic {
  1581. const unsigned *reg_safe_bm;
  1582. unsigned reg_safe_bm_size;
  1583. u32 hdp_cntl;
  1584. };
  1585. struct r300_asic {
  1586. const unsigned *reg_safe_bm;
  1587. unsigned reg_safe_bm_size;
  1588. u32 resync_scratch;
  1589. u32 hdp_cntl;
  1590. };
  1591. struct r600_asic {
  1592. unsigned max_pipes;
  1593. unsigned max_tile_pipes;
  1594. unsigned max_simds;
  1595. unsigned max_backends;
  1596. unsigned max_gprs;
  1597. unsigned max_threads;
  1598. unsigned max_stack_entries;
  1599. unsigned max_hw_contexts;
  1600. unsigned max_gs_threads;
  1601. unsigned sx_max_export_size;
  1602. unsigned sx_max_export_pos_size;
  1603. unsigned sx_max_export_smx_size;
  1604. unsigned sq_num_cf_insts;
  1605. unsigned tiling_nbanks;
  1606. unsigned tiling_npipes;
  1607. unsigned tiling_group_size;
  1608. unsigned tile_config;
  1609. unsigned backend_map;
  1610. };
  1611. struct rv770_asic {
  1612. unsigned max_pipes;
  1613. unsigned max_tile_pipes;
  1614. unsigned max_simds;
  1615. unsigned max_backends;
  1616. unsigned max_gprs;
  1617. unsigned max_threads;
  1618. unsigned max_stack_entries;
  1619. unsigned max_hw_contexts;
  1620. unsigned max_gs_threads;
  1621. unsigned sx_max_export_size;
  1622. unsigned sx_max_export_pos_size;
  1623. unsigned sx_max_export_smx_size;
  1624. unsigned sq_num_cf_insts;
  1625. unsigned sx_num_of_sets;
  1626. unsigned sc_prim_fifo_size;
  1627. unsigned sc_hiz_tile_fifo_size;
  1628. unsigned sc_earlyz_tile_fifo_fize;
  1629. unsigned tiling_nbanks;
  1630. unsigned tiling_npipes;
  1631. unsigned tiling_group_size;
  1632. unsigned tile_config;
  1633. unsigned backend_map;
  1634. };
  1635. struct evergreen_asic {
  1636. unsigned num_ses;
  1637. unsigned max_pipes;
  1638. unsigned max_tile_pipes;
  1639. unsigned max_simds;
  1640. unsigned max_backends;
  1641. unsigned max_gprs;
  1642. unsigned max_threads;
  1643. unsigned max_stack_entries;
  1644. unsigned max_hw_contexts;
  1645. unsigned max_gs_threads;
  1646. unsigned sx_max_export_size;
  1647. unsigned sx_max_export_pos_size;
  1648. unsigned sx_max_export_smx_size;
  1649. unsigned sq_num_cf_insts;
  1650. unsigned sx_num_of_sets;
  1651. unsigned sc_prim_fifo_size;
  1652. unsigned sc_hiz_tile_fifo_size;
  1653. unsigned sc_earlyz_tile_fifo_size;
  1654. unsigned tiling_nbanks;
  1655. unsigned tiling_npipes;
  1656. unsigned tiling_group_size;
  1657. unsigned tile_config;
  1658. unsigned backend_map;
  1659. };
  1660. struct cayman_asic {
  1661. unsigned max_shader_engines;
  1662. unsigned max_pipes_per_simd;
  1663. unsigned max_tile_pipes;
  1664. unsigned max_simds_per_se;
  1665. unsigned max_backends_per_se;
  1666. unsigned max_texture_channel_caches;
  1667. unsigned max_gprs;
  1668. unsigned max_threads;
  1669. unsigned max_gs_threads;
  1670. unsigned max_stack_entries;
  1671. unsigned sx_num_of_sets;
  1672. unsigned sx_max_export_size;
  1673. unsigned sx_max_export_pos_size;
  1674. unsigned sx_max_export_smx_size;
  1675. unsigned max_hw_contexts;
  1676. unsigned sq_num_cf_insts;
  1677. unsigned sc_prim_fifo_size;
  1678. unsigned sc_hiz_tile_fifo_size;
  1679. unsigned sc_earlyz_tile_fifo_size;
  1680. unsigned num_shader_engines;
  1681. unsigned num_shader_pipes_per_simd;
  1682. unsigned num_tile_pipes;
  1683. unsigned num_simds_per_se;
  1684. unsigned num_backends_per_se;
  1685. unsigned backend_disable_mask_per_asic;
  1686. unsigned backend_map;
  1687. unsigned num_texture_channel_caches;
  1688. unsigned mem_max_burst_length_bytes;
  1689. unsigned mem_row_size_in_kb;
  1690. unsigned shader_engine_tile_size;
  1691. unsigned num_gpus;
  1692. unsigned multi_gpu_tile_size;
  1693. unsigned tile_config;
  1694. };
  1695. struct si_asic {
  1696. unsigned max_shader_engines;
  1697. unsigned max_tile_pipes;
  1698. unsigned max_cu_per_sh;
  1699. unsigned max_sh_per_se;
  1700. unsigned max_backends_per_se;
  1701. unsigned max_texture_channel_caches;
  1702. unsigned max_gprs;
  1703. unsigned max_gs_threads;
  1704. unsigned max_hw_contexts;
  1705. unsigned sc_prim_fifo_size_frontend;
  1706. unsigned sc_prim_fifo_size_backend;
  1707. unsigned sc_hiz_tile_fifo_size;
  1708. unsigned sc_earlyz_tile_fifo_size;
  1709. unsigned num_tile_pipes;
  1710. unsigned num_backends_per_se;
  1711. unsigned backend_disable_mask_per_asic;
  1712. unsigned backend_map;
  1713. unsigned num_texture_channel_caches;
  1714. unsigned mem_max_burst_length_bytes;
  1715. unsigned mem_row_size_in_kb;
  1716. unsigned shader_engine_tile_size;
  1717. unsigned num_gpus;
  1718. unsigned multi_gpu_tile_size;
  1719. unsigned tile_config;
  1720. uint32_t tile_mode_array[32];
  1721. };
  1722. struct cik_asic {
  1723. unsigned max_shader_engines;
  1724. unsigned max_tile_pipes;
  1725. unsigned max_cu_per_sh;
  1726. unsigned max_sh_per_se;
  1727. unsigned max_backends_per_se;
  1728. unsigned max_texture_channel_caches;
  1729. unsigned max_gprs;
  1730. unsigned max_gs_threads;
  1731. unsigned max_hw_contexts;
  1732. unsigned sc_prim_fifo_size_frontend;
  1733. unsigned sc_prim_fifo_size_backend;
  1734. unsigned sc_hiz_tile_fifo_size;
  1735. unsigned sc_earlyz_tile_fifo_size;
  1736. unsigned num_tile_pipes;
  1737. unsigned num_backends_per_se;
  1738. unsigned backend_disable_mask_per_asic;
  1739. unsigned backend_map;
  1740. unsigned num_texture_channel_caches;
  1741. unsigned mem_max_burst_length_bytes;
  1742. unsigned mem_row_size_in_kb;
  1743. unsigned shader_engine_tile_size;
  1744. unsigned num_gpus;
  1745. unsigned multi_gpu_tile_size;
  1746. unsigned tile_config;
  1747. uint32_t tile_mode_array[32];
  1748. };
  1749. union radeon_asic_config {
  1750. struct r300_asic r300;
  1751. struct r100_asic r100;
  1752. struct r600_asic r600;
  1753. struct rv770_asic rv770;
  1754. struct evergreen_asic evergreen;
  1755. struct cayman_asic cayman;
  1756. struct si_asic si;
  1757. struct cik_asic cik;
  1758. };
  1759. /*
  1760. * asic initizalization from radeon_asic.c
  1761. */
  1762. void radeon_agp_disable(struct radeon_device *rdev);
  1763. int radeon_asic_init(struct radeon_device *rdev);
  1764. /*
  1765. * IOCTL.
  1766. */
  1767. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1768. struct drm_file *filp);
  1769. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1770. struct drm_file *filp);
  1771. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1772. struct drm_file *file_priv);
  1773. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1774. struct drm_file *file_priv);
  1775. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1776. struct drm_file *file_priv);
  1777. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1778. struct drm_file *file_priv);
  1779. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1780. struct drm_file *filp);
  1781. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1782. struct drm_file *filp);
  1783. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1784. struct drm_file *filp);
  1785. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1786. struct drm_file *filp);
  1787. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1788. struct drm_file *filp);
  1789. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1790. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1791. struct drm_file *filp);
  1792. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1793. struct drm_file *filp);
  1794. /* VRAM scratch page for HDP bug, default vram page */
  1795. struct r600_vram_scratch {
  1796. struct radeon_bo *robj;
  1797. volatile uint32_t *ptr;
  1798. u64 gpu_addr;
  1799. };
  1800. /*
  1801. * ACPI
  1802. */
  1803. struct radeon_atif_notification_cfg {
  1804. bool enabled;
  1805. int command_code;
  1806. };
  1807. struct radeon_atif_notifications {
  1808. bool display_switch;
  1809. bool expansion_mode_change;
  1810. bool thermal_state;
  1811. bool forced_power_state;
  1812. bool system_power_state;
  1813. bool display_conf_change;
  1814. bool px_gfx_switch;
  1815. bool brightness_change;
  1816. bool dgpu_display_event;
  1817. };
  1818. struct radeon_atif_functions {
  1819. bool system_params;
  1820. bool sbios_requests;
  1821. bool select_active_disp;
  1822. bool lid_state;
  1823. bool get_tv_standard;
  1824. bool set_tv_standard;
  1825. bool get_panel_expansion_mode;
  1826. bool set_panel_expansion_mode;
  1827. bool temperature_change;
  1828. bool graphics_device_types;
  1829. };
  1830. struct radeon_atif {
  1831. struct radeon_atif_notifications notifications;
  1832. struct radeon_atif_functions functions;
  1833. struct radeon_atif_notification_cfg notification_cfg;
  1834. struct radeon_encoder *encoder_for_bl;
  1835. };
  1836. struct radeon_atcs_functions {
  1837. bool get_ext_state;
  1838. bool pcie_perf_req;
  1839. bool pcie_dev_rdy;
  1840. bool pcie_bus_width;
  1841. };
  1842. struct radeon_atcs {
  1843. struct radeon_atcs_functions functions;
  1844. };
  1845. /*
  1846. * Core structure, functions and helpers.
  1847. */
  1848. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1849. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1850. struct radeon_device {
  1851. struct device *dev;
  1852. struct drm_device *ddev;
  1853. struct pci_dev *pdev;
  1854. struct rw_semaphore exclusive_lock;
  1855. /* ASIC */
  1856. union radeon_asic_config config;
  1857. enum radeon_family family;
  1858. unsigned long flags;
  1859. int usec_timeout;
  1860. enum radeon_pll_errata pll_errata;
  1861. int num_gb_pipes;
  1862. int num_z_pipes;
  1863. int disp_priority;
  1864. /* BIOS */
  1865. uint8_t *bios;
  1866. bool is_atom_bios;
  1867. uint16_t bios_header_start;
  1868. struct radeon_bo *stollen_vga_memory;
  1869. /* Register mmio */
  1870. resource_size_t rmmio_base;
  1871. resource_size_t rmmio_size;
  1872. /* protects concurrent MM_INDEX/DATA based register access */
  1873. spinlock_t mmio_idx_lock;
  1874. void __iomem *rmmio;
  1875. radeon_rreg_t mc_rreg;
  1876. radeon_wreg_t mc_wreg;
  1877. radeon_rreg_t pll_rreg;
  1878. radeon_wreg_t pll_wreg;
  1879. uint32_t pcie_reg_mask;
  1880. radeon_rreg_t pciep_rreg;
  1881. radeon_wreg_t pciep_wreg;
  1882. /* io port */
  1883. void __iomem *rio_mem;
  1884. resource_size_t rio_mem_size;
  1885. struct radeon_clock clock;
  1886. struct radeon_mc mc;
  1887. struct radeon_gart gart;
  1888. struct radeon_mode_info mode_info;
  1889. struct radeon_scratch scratch;
  1890. struct radeon_doorbell doorbell;
  1891. struct radeon_mman mman;
  1892. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1893. wait_queue_head_t fence_queue;
  1894. struct mutex ring_lock;
  1895. struct radeon_ring ring[RADEON_NUM_RINGS];
  1896. bool ib_pool_ready;
  1897. struct radeon_sa_manager ring_tmp_bo;
  1898. struct radeon_irq irq;
  1899. struct radeon_asic *asic;
  1900. struct radeon_gem gem;
  1901. struct radeon_pm pm;
  1902. struct radeon_uvd uvd;
  1903. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1904. struct radeon_wb wb;
  1905. struct radeon_dummy_page dummy_page;
  1906. bool shutdown;
  1907. bool suspend;
  1908. bool need_dma32;
  1909. bool accel_working;
  1910. bool fastfb_working; /* IGP feature*/
  1911. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1912. const struct firmware *me_fw; /* all family ME firmware */
  1913. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1914. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1915. const struct firmware *mc_fw; /* NI MC firmware */
  1916. const struct firmware *ce_fw; /* SI CE firmware */
  1917. const struct firmware *mec_fw; /* CIK MEC firmware */
  1918. const struct firmware *sdma_fw; /* CIK SDMA firmware */
  1919. const struct firmware *smc_fw; /* SMC firmware */
  1920. const struct firmware *uvd_fw; /* UVD firmware */
  1921. struct r600_vram_scratch vram_scratch;
  1922. int msi_enabled; /* msi enabled */
  1923. struct r600_ih ih; /* r6/700 interrupt ring */
  1924. struct radeon_rlc rlc;
  1925. struct radeon_mec mec;
  1926. struct work_struct hotplug_work;
  1927. struct work_struct audio_work;
  1928. struct work_struct reset_work;
  1929. int num_crtc; /* number of crtcs */
  1930. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1931. bool audio_enabled;
  1932. bool has_uvd;
  1933. struct r600_audio audio_status; /* audio stuff */
  1934. struct notifier_block acpi_nb;
  1935. /* only one userspace can use Hyperz features or CMASK at a time */
  1936. struct drm_file *hyperz_filp;
  1937. struct drm_file *cmask_filp;
  1938. /* i2c buses */
  1939. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1940. /* debugfs */
  1941. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1942. unsigned debugfs_count;
  1943. /* virtual memory */
  1944. struct radeon_vm_manager vm_manager;
  1945. struct mutex gpu_clock_mutex;
  1946. /* ACPI interface */
  1947. struct radeon_atif atif;
  1948. struct radeon_atcs atcs;
  1949. /* srbm instance registers */
  1950. struct mutex srbm_mutex;
  1951. };
  1952. int radeon_device_init(struct radeon_device *rdev,
  1953. struct drm_device *ddev,
  1954. struct pci_dev *pdev,
  1955. uint32_t flags);
  1956. void radeon_device_fini(struct radeon_device *rdev);
  1957. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1958. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1959. bool always_indirect);
  1960. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1961. bool always_indirect);
  1962. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1963. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1964. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
  1965. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
  1966. /*
  1967. * Cast helper
  1968. */
  1969. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1970. /*
  1971. * Registers read & write functions.
  1972. */
  1973. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1974. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1975. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1976. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1977. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1978. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1979. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1980. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1981. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1982. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1983. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1984. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1985. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1986. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1987. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1988. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1989. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1990. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1991. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1992. #define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
  1993. #define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
  1994. #define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
  1995. #define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
  1996. #define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
  1997. #define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
  1998. #define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
  1999. #define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
  2000. #define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
  2001. #define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
  2002. #define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
  2003. #define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
  2004. #define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
  2005. #define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
  2006. #define WREG32_P(reg, val, mask) \
  2007. do { \
  2008. uint32_t tmp_ = RREG32(reg); \
  2009. tmp_ &= (mask); \
  2010. tmp_ |= ((val) & ~(mask)); \
  2011. WREG32(reg, tmp_); \
  2012. } while (0)
  2013. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  2014. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  2015. #define WREG32_PLL_P(reg, val, mask) \
  2016. do { \
  2017. uint32_t tmp_ = RREG32_PLL(reg); \
  2018. tmp_ &= (mask); \
  2019. tmp_ |= ((val) & ~(mask)); \
  2020. WREG32_PLL(reg, tmp_); \
  2021. } while (0)
  2022. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  2023. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  2024. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  2025. #define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
  2026. #define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
  2027. /*
  2028. * Indirect registers accessor
  2029. */
  2030. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  2031. {
  2032. uint32_t r;
  2033. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2034. r = RREG32(RADEON_PCIE_DATA);
  2035. return r;
  2036. }
  2037. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2038. {
  2039. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  2040. WREG32(RADEON_PCIE_DATA, (v));
  2041. }
  2042. static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
  2043. {
  2044. u32 r;
  2045. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2046. r = RREG32(TN_SMC_IND_DATA_0);
  2047. return r;
  2048. }
  2049. static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2050. {
  2051. WREG32(TN_SMC_IND_INDEX_0, (reg));
  2052. WREG32(TN_SMC_IND_DATA_0, (v));
  2053. }
  2054. static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
  2055. {
  2056. u32 r;
  2057. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2058. r = RREG32(R600_RCU_DATA);
  2059. return r;
  2060. }
  2061. static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2062. {
  2063. WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
  2064. WREG32(R600_RCU_DATA, (v));
  2065. }
  2066. static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
  2067. {
  2068. u32 r;
  2069. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2070. r = RREG32(EVERGREEN_CG_IND_DATA);
  2071. return r;
  2072. }
  2073. static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2074. {
  2075. WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
  2076. WREG32(EVERGREEN_CG_IND_DATA, (v));
  2077. }
  2078. static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
  2079. {
  2080. u32 r;
  2081. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2082. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  2083. return r;
  2084. }
  2085. static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2086. {
  2087. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  2088. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  2089. }
  2090. static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
  2091. {
  2092. u32 r;
  2093. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2094. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  2095. return r;
  2096. }
  2097. static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2098. {
  2099. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  2100. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  2101. }
  2102. static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
  2103. {
  2104. u32 r;
  2105. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2106. r = RREG32(R600_UVD_CTX_DATA);
  2107. return r;
  2108. }
  2109. static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2110. {
  2111. WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
  2112. WREG32(R600_UVD_CTX_DATA, (v));
  2113. }
  2114. static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
  2115. {
  2116. u32 r;
  2117. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2118. r = RREG32(CIK_DIDT_IND_DATA);
  2119. return r;
  2120. }
  2121. static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  2122. {
  2123. WREG32(CIK_DIDT_IND_INDEX, (reg));
  2124. WREG32(CIK_DIDT_IND_DATA, (v));
  2125. }
  2126. void r100_pll_errata_after_index(struct radeon_device *rdev);
  2127. /*
  2128. * ASICs helpers.
  2129. */
  2130. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  2131. (rdev->pdev->device == 0x5969))
  2132. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  2133. (rdev->family == CHIP_RV200) || \
  2134. (rdev->family == CHIP_RS100) || \
  2135. (rdev->family == CHIP_RS200) || \
  2136. (rdev->family == CHIP_RV250) || \
  2137. (rdev->family == CHIP_RV280) || \
  2138. (rdev->family == CHIP_RS300))
  2139. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  2140. (rdev->family == CHIP_RV350) || \
  2141. (rdev->family == CHIP_R350) || \
  2142. (rdev->family == CHIP_RV380) || \
  2143. (rdev->family == CHIP_R420) || \
  2144. (rdev->family == CHIP_R423) || \
  2145. (rdev->family == CHIP_RV410) || \
  2146. (rdev->family == CHIP_RS400) || \
  2147. (rdev->family == CHIP_RS480))
  2148. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  2149. (rdev->ddev->pdev->device == 0x9443) || \
  2150. (rdev->ddev->pdev->device == 0x944B) || \
  2151. (rdev->ddev->pdev->device == 0x9506) || \
  2152. (rdev->ddev->pdev->device == 0x9509) || \
  2153. (rdev->ddev->pdev->device == 0x950F) || \
  2154. (rdev->ddev->pdev->device == 0x689C) || \
  2155. (rdev->ddev->pdev->device == 0x689D))
  2156. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  2157. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  2158. (rdev->family == CHIP_RS690) || \
  2159. (rdev->family == CHIP_RS740) || \
  2160. (rdev->family >= CHIP_R600))
  2161. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  2162. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  2163. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  2164. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  2165. (rdev->flags & RADEON_IS_IGP))
  2166. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  2167. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  2168. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  2169. (rdev->flags & RADEON_IS_IGP))
  2170. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  2171. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  2172. #define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
  2173. #define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
  2174. (rdev->ddev->pdev->device == 0x6850) || \
  2175. (rdev->ddev->pdev->device == 0x6858) || \
  2176. (rdev->ddev->pdev->device == 0x6859) || \
  2177. (rdev->ddev->pdev->device == 0x6840) || \
  2178. (rdev->ddev->pdev->device == 0x6841) || \
  2179. (rdev->ddev->pdev->device == 0x6842) || \
  2180. (rdev->ddev->pdev->device == 0x6843))
  2181. /*
  2182. * BIOS helpers.
  2183. */
  2184. #define RBIOS8(i) (rdev->bios[i])
  2185. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  2186. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  2187. int radeon_combios_init(struct radeon_device *rdev);
  2188. void radeon_combios_fini(struct radeon_device *rdev);
  2189. int radeon_atombios_init(struct radeon_device *rdev);
  2190. void radeon_atombios_fini(struct radeon_device *rdev);
  2191. /*
  2192. * RING helpers.
  2193. */
  2194. #if DRM_DEBUG_CODE == 0
  2195. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  2196. {
  2197. ring->ring[ring->wptr++] = v;
  2198. ring->wptr &= ring->ptr_mask;
  2199. ring->count_dw--;
  2200. ring->ring_free_dw--;
  2201. }
  2202. #else
  2203. /* With debugging this is just too big to inline */
  2204. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  2205. #endif
  2206. /*
  2207. * ASICs macro.
  2208. */
  2209. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  2210. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  2211. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  2212. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  2213. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  2214. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  2215. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  2216. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  2217. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  2218. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  2219. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  2220. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  2221. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  2222. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  2223. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  2224. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  2225. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  2226. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  2227. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  2228. #define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_rptr((rdev), (r))
  2229. #define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].get_wptr((rdev), (r))
  2230. #define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx].set_wptr((rdev), (r))
  2231. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  2232. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  2233. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  2234. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  2235. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  2236. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  2237. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  2238. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  2239. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  2240. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  2241. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  2242. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  2243. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  2244. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  2245. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  2246. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  2247. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  2248. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  2249. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  2250. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  2251. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  2252. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  2253. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  2254. #define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
  2255. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  2256. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  2257. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  2258. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  2259. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  2260. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  2261. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  2262. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  2263. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  2264. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  2265. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  2266. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  2267. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  2268. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  2269. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  2270. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  2271. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  2272. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  2273. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  2274. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  2275. #define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
  2276. #define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
  2277. #define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
  2278. #define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
  2279. #define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
  2280. #define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
  2281. #define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
  2282. #define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
  2283. #define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
  2284. #define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
  2285. #define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
  2286. #define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
  2287. #define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
  2288. #define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
  2289. #define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
  2290. #define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
  2291. /* Common functions */
  2292. /* AGP */
  2293. extern int radeon_gpu_reset(struct radeon_device *rdev);
  2294. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  2295. extern void radeon_agp_disable(struct radeon_device *rdev);
  2296. extern int radeon_modeset_init(struct radeon_device *rdev);
  2297. extern void radeon_modeset_fini(struct radeon_device *rdev);
  2298. extern bool radeon_card_posted(struct radeon_device *rdev);
  2299. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  2300. extern void radeon_update_display_priority(struct radeon_device *rdev);
  2301. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  2302. extern void radeon_scratch_init(struct radeon_device *rdev);
  2303. extern void radeon_wb_fini(struct radeon_device *rdev);
  2304. extern int radeon_wb_init(struct radeon_device *rdev);
  2305. extern void radeon_wb_disable(struct radeon_device *rdev);
  2306. extern void radeon_surface_init(struct radeon_device *rdev);
  2307. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  2308. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  2309. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  2310. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  2311. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  2312. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  2313. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  2314. extern int radeon_resume_kms(struct drm_device *dev);
  2315. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  2316. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  2317. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  2318. const u32 *registers,
  2319. const u32 array_size);
  2320. /*
  2321. * vm
  2322. */
  2323. int radeon_vm_manager_init(struct radeon_device *rdev);
  2324. void radeon_vm_manager_fini(struct radeon_device *rdev);
  2325. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  2326. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  2327. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  2328. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  2329. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  2330. struct radeon_vm *vm, int ring);
  2331. void radeon_vm_fence(struct radeon_device *rdev,
  2332. struct radeon_vm *vm,
  2333. struct radeon_fence *fence);
  2334. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  2335. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  2336. struct radeon_vm *vm,
  2337. struct radeon_bo *bo,
  2338. struct ttm_mem_reg *mem);
  2339. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  2340. struct radeon_bo *bo);
  2341. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  2342. struct radeon_bo *bo);
  2343. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  2344. struct radeon_vm *vm,
  2345. struct radeon_bo *bo);
  2346. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  2347. struct radeon_bo_va *bo_va,
  2348. uint64_t offset,
  2349. uint32_t flags);
  2350. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  2351. struct radeon_bo_va *bo_va);
  2352. /* audio */
  2353. void r600_audio_update_hdmi(struct work_struct *work);
  2354. /*
  2355. * R600 vram scratch functions
  2356. */
  2357. int r600_vram_scratch_init(struct radeon_device *rdev);
  2358. void r600_vram_scratch_fini(struct radeon_device *rdev);
  2359. /*
  2360. * r600 cs checking helper
  2361. */
  2362. unsigned r600_mip_minify(unsigned size, unsigned level);
  2363. bool r600_fmt_is_valid_color(u32 format);
  2364. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  2365. int r600_fmt_get_blocksize(u32 format);
  2366. int r600_fmt_get_nblocksx(u32 format, u32 w);
  2367. int r600_fmt_get_nblocksy(u32 format, u32 h);
  2368. /*
  2369. * r600 functions used by radeon_encoder.c
  2370. */
  2371. struct radeon_hdmi_acr {
  2372. u32 clock;
  2373. int n_32khz;
  2374. int cts_32khz;
  2375. int n_44_1khz;
  2376. int cts_44_1khz;
  2377. int n_48khz;
  2378. int cts_48khz;
  2379. };
  2380. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  2381. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  2382. u32 tiling_pipe_num,
  2383. u32 max_rb_num,
  2384. u32 total_max_rb_num,
  2385. u32 enabled_rb_mask);
  2386. /*
  2387. * evergreen functions used by radeon_encoder.c
  2388. */
  2389. extern int ni_init_microcode(struct radeon_device *rdev);
  2390. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  2391. /* radeon_acpi.c */
  2392. #if defined(CONFIG_ACPI)
  2393. extern int radeon_acpi_init(struct radeon_device *rdev);
  2394. extern void radeon_acpi_fini(struct radeon_device *rdev);
  2395. extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
  2396. extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
  2397. u8 perf_req, bool advertise);
  2398. extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
  2399. #else
  2400. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  2401. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  2402. #endif
  2403. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  2404. struct radeon_cs_packet *pkt,
  2405. unsigned idx);
  2406. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  2407. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  2408. struct radeon_cs_packet *pkt);
  2409. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  2410. struct radeon_cs_reloc **cs_reloc,
  2411. int nomm);
  2412. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  2413. uint32_t *vline_start_end,
  2414. uint32_t *vline_status);
  2415. #include "radeon_object.h"
  2416. #endif