genx2apic_uv_x.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/threads.h>
  11. #include <linux/cpumask.h>
  12. #include <linux/string.h>
  13. #include <linux/kernel.h>
  14. #include <linux/ctype.h>
  15. #include <linux/init.h>
  16. #include <linux/sched.h>
  17. #include <linux/bootmem.h>
  18. #include <linux/module.h>
  19. #include <asm/smp.h>
  20. #include <asm/ipi.h>
  21. #include <asm/genapic.h>
  22. #include <asm/uv/uv_mmrs.h>
  23. #include <asm/uv/uv_hub.h>
  24. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  25. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  26. struct uv_blade_info *uv_blade_info;
  27. EXPORT_SYMBOL_GPL(uv_blade_info);
  28. short *uv_node_to_blade;
  29. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  30. short *uv_cpu_to_blade;
  31. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  32. short uv_possible_blades;
  33. EXPORT_SYMBOL_GPL(uv_possible_blades);
  34. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  35. static cpumask_t uv_target_cpus(void)
  36. {
  37. return cpumask_of_cpu(0);
  38. }
  39. static cpumask_t uv_vector_allocation_domain(int cpu)
  40. {
  41. cpumask_t domain = CPU_MASK_NONE;
  42. cpu_set(cpu, domain);
  43. return domain;
  44. }
  45. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  46. {
  47. unsigned long val;
  48. int nasid;
  49. nasid = uv_apicid_to_nasid(phys_apicid);
  50. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  51. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  52. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  53. (6 << UVH_IPI_INT_DELIVERY_MODE_SHFT);
  54. uv_write_global_mmr64(nasid, UVH_IPI_INT, val);
  55. return 0;
  56. }
  57. static void uv_send_IPI_one(int cpu, int vector)
  58. {
  59. unsigned long val, apicid;
  60. int nasid;
  61. apicid = per_cpu(x86_cpu_to_apicid, cpu); /* ZZZ - cache node-local ? */
  62. nasid = uv_apicid_to_nasid(apicid);
  63. val =
  64. (1UL << UVH_IPI_INT_SEND_SHFT) | (apicid <<
  65. UVH_IPI_INT_APIC_ID_SHFT) |
  66. (vector << UVH_IPI_INT_VECTOR_SHFT);
  67. uv_write_global_mmr64(nasid, UVH_IPI_INT, val);
  68. printk(KERN_DEBUG
  69. "UV: IPI to cpu %d, apicid 0x%lx, vec %d, nasid%d, val 0x%lx\n",
  70. cpu, apicid, vector, nasid, val);
  71. }
  72. static void uv_send_IPI_mask(cpumask_t mask, int vector)
  73. {
  74. unsigned int cpu;
  75. for (cpu = 0; cpu < NR_CPUS; ++cpu)
  76. if (cpu_isset(cpu, mask))
  77. uv_send_IPI_one(cpu, vector);
  78. }
  79. static void uv_send_IPI_allbutself(int vector)
  80. {
  81. cpumask_t mask = cpu_online_map;
  82. cpu_clear(smp_processor_id(), mask);
  83. if (!cpus_empty(mask))
  84. uv_send_IPI_mask(mask, vector);
  85. }
  86. static void uv_send_IPI_all(int vector)
  87. {
  88. uv_send_IPI_mask(cpu_online_map, vector);
  89. }
  90. static int uv_apic_id_registered(void)
  91. {
  92. return 1;
  93. }
  94. static unsigned int uv_cpu_mask_to_apicid(cpumask_t cpumask)
  95. {
  96. int cpu;
  97. /*
  98. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  99. * May as well be the first.
  100. */
  101. cpu = first_cpu(cpumask);
  102. if ((unsigned)cpu < NR_CPUS)
  103. return per_cpu(x86_cpu_to_apicid, cpu);
  104. else
  105. return BAD_APICID;
  106. }
  107. static unsigned int phys_pkg_id(int index_msb)
  108. {
  109. return GET_APIC_ID(read_apic_id()) >> index_msb;
  110. }
  111. #ifdef ZZZ /* Needs x2apic patch */
  112. static void uv_send_IPI_self(int vector)
  113. {
  114. apic_write(APIC_SELF_IPI, vector);
  115. }
  116. #endif
  117. struct genapic apic_x2apic_uv_x = {
  118. .name = "UV large system",
  119. .int_delivery_mode = dest_Fixed,
  120. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  121. .target_cpus = uv_target_cpus,
  122. .vector_allocation_domain = uv_vector_allocation_domain,/* Fixme ZZZ */
  123. .apic_id_registered = uv_apic_id_registered,
  124. .send_IPI_all = uv_send_IPI_all,
  125. .send_IPI_allbutself = uv_send_IPI_allbutself,
  126. .send_IPI_mask = uv_send_IPI_mask,
  127. /* ZZZ.send_IPI_self = uv_send_IPI_self, */
  128. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  129. .phys_pkg_id = phys_pkg_id, /* Fixme ZZZ */
  130. };
  131. static __cpuinit void set_x2apic_extra_bits(int nasid)
  132. {
  133. __get_cpu_var(x2apic_extra_bits) = ((nasid >> 1) << 6);
  134. }
  135. /*
  136. * Called on boot cpu.
  137. */
  138. static __init void uv_system_init(void)
  139. {
  140. union uvh_si_addr_map_config_u m_n_config;
  141. int bytes, nid, cpu, lcpu, nasid, last_nasid, blade;
  142. unsigned long mmr_base;
  143. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  144. mmr_base =
  145. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  146. ~UV_MMR_ENABLE;
  147. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  148. last_nasid = -1;
  149. for_each_possible_cpu(cpu) {
  150. nid = cpu_to_node(cpu);
  151. nasid = uv_apicid_to_nasid(per_cpu(x86_cpu_to_apicid, cpu));
  152. if (nasid != last_nasid)
  153. uv_possible_blades++;
  154. last_nasid = nasid;
  155. }
  156. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  157. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  158. uv_blade_info = alloc_bootmem_pages(bytes);
  159. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  160. uv_node_to_blade = alloc_bootmem_pages(bytes);
  161. memset(uv_node_to_blade, 255, bytes);
  162. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  163. uv_cpu_to_blade = alloc_bootmem_pages(bytes);
  164. memset(uv_cpu_to_blade, 255, bytes);
  165. last_nasid = -1;
  166. blade = -1;
  167. lcpu = -1;
  168. for_each_possible_cpu(cpu) {
  169. nid = cpu_to_node(cpu);
  170. nasid = uv_apicid_to_nasid(per_cpu(x86_cpu_to_apicid, cpu));
  171. if (nasid != last_nasid) {
  172. blade++;
  173. lcpu = -1;
  174. uv_blade_info[blade].nr_posible_cpus = 0;
  175. uv_blade_info[blade].nr_online_cpus = 0;
  176. }
  177. last_nasid = nasid;
  178. lcpu++;
  179. uv_cpu_hub_info(cpu)->m_val = m_n_config.s.m_skt;
  180. uv_cpu_hub_info(cpu)->n_val = m_n_config.s.n_skt;
  181. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  182. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  183. uv_cpu_hub_info(cpu)->local_nasid = nasid;
  184. uv_cpu_hub_info(cpu)->gnode_upper =
  185. nasid & ~((1 << uv_hub_info->n_val) - 1);
  186. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  187. uv_cpu_hub_info(cpu)->coherency_domain_number = 0;/* ZZZ */
  188. uv_blade_info[blade].nasid = nasid;
  189. uv_blade_info[blade].nr_posible_cpus++;
  190. uv_node_to_blade[nid] = blade;
  191. uv_cpu_to_blade[cpu] = blade;
  192. printk(KERN_DEBUG "UV cpu %d, apicid 0x%x, nasid %d, nid %d\n",
  193. cpu, per_cpu(x86_cpu_to_apicid, cpu), nasid, nid);
  194. printk(KERN_DEBUG "UV lcpu %d, blade %d\n", lcpu, blade);
  195. }
  196. }
  197. /*
  198. * Called on each cpu to initialize the per_cpu UV data area.
  199. */
  200. void __cpuinit uv_cpu_init(void)
  201. {
  202. if (!uv_node_to_blade)
  203. uv_system_init();
  204. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  205. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  206. set_x2apic_extra_bits(uv_hub_info->local_nasid);
  207. }