i915_dma.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "../../../platform/x86/intel_ips.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <linux/module.h>
  44. #include <acpi/video.h>
  45. #include <asm/pat.h>
  46. static void i915_write_hws_pga(struct drm_device *dev)
  47. {
  48. drm_i915_private_t *dev_priv = dev->dev_private;
  49. u32 addr;
  50. addr = dev_priv->status_page_dmah->busaddr;
  51. if (INTEL_INFO(dev)->gen >= 4)
  52. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  53. I915_WRITE(HWS_PGA, addr);
  54. }
  55. /**
  56. * Sets up the hardware status page for devices that need a physical address
  57. * in the register.
  58. */
  59. static int i915_init_phys_hws(struct drm_device *dev)
  60. {
  61. drm_i915_private_t *dev_priv = dev->dev_private;
  62. /* Program Hardware Status Page */
  63. dev_priv->status_page_dmah =
  64. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  65. if (!dev_priv->status_page_dmah) {
  66. DRM_ERROR("Can not allocate hardware status page\n");
  67. return -ENOMEM;
  68. }
  69. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  70. 0, PAGE_SIZE);
  71. i915_write_hws_pga(dev);
  72. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  73. return 0;
  74. }
  75. /**
  76. * Frees the hardware status page, whether it's a physical address or a virtual
  77. * address set up by the X Server.
  78. */
  79. static void i915_free_hws(struct drm_device *dev)
  80. {
  81. drm_i915_private_t *dev_priv = dev->dev_private;
  82. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  83. if (dev_priv->status_page_dmah) {
  84. drm_pci_free(dev, dev_priv->status_page_dmah);
  85. dev_priv->status_page_dmah = NULL;
  86. }
  87. if (ring->status_page.gfx_addr) {
  88. ring->status_page.gfx_addr = 0;
  89. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  90. }
  91. /* Need to rewrite hardware status page */
  92. I915_WRITE(HWS_PGA, 0x1ffff000);
  93. }
  94. void i915_kernel_lost_context(struct drm_device * dev)
  95. {
  96. drm_i915_private_t *dev_priv = dev->dev_private;
  97. struct drm_i915_master_private *master_priv;
  98. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  99. /*
  100. * We should never lose context on the ring with modesetting
  101. * as we don't expose it to userspace
  102. */
  103. if (drm_core_check_feature(dev, DRIVER_MODESET))
  104. return;
  105. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  106. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  107. ring->space = ring->head - (ring->tail + 8);
  108. if (ring->space < 0)
  109. ring->space += ring->size;
  110. if (!dev->primary->master)
  111. return;
  112. master_priv = dev->primary->master->driver_priv;
  113. if (ring->head == ring->tail && master_priv->sarea_priv)
  114. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  115. }
  116. static int i915_dma_cleanup(struct drm_device * dev)
  117. {
  118. drm_i915_private_t *dev_priv = dev->dev_private;
  119. int i;
  120. /* Make sure interrupts are disabled here because the uninstall ioctl
  121. * may not have been called from userspace and after dev_private
  122. * is freed, it's too late.
  123. */
  124. if (dev->irq_enabled)
  125. drm_irq_uninstall(dev);
  126. mutex_lock(&dev->struct_mutex);
  127. for (i = 0; i < I915_NUM_RINGS; i++)
  128. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  129. mutex_unlock(&dev->struct_mutex);
  130. /* Clear the HWS virtual address at teardown */
  131. if (I915_NEED_GFX_HWS(dev))
  132. i915_free_hws(dev);
  133. return 0;
  134. }
  135. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  136. {
  137. drm_i915_private_t *dev_priv = dev->dev_private;
  138. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  139. int ret;
  140. master_priv->sarea = drm_getsarea(dev);
  141. if (master_priv->sarea) {
  142. master_priv->sarea_priv = (drm_i915_sarea_t *)
  143. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  144. } else {
  145. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  146. }
  147. if (init->ring_size != 0) {
  148. if (LP_RING(dev_priv)->obj != NULL) {
  149. i915_dma_cleanup(dev);
  150. DRM_ERROR("Client tried to initialize ringbuffer in "
  151. "GEM mode\n");
  152. return -EINVAL;
  153. }
  154. ret = intel_render_ring_init_dri(dev,
  155. init->ring_start,
  156. init->ring_size);
  157. if (ret) {
  158. i915_dma_cleanup(dev);
  159. return ret;
  160. }
  161. }
  162. dev_priv->cpp = init->cpp;
  163. dev_priv->back_offset = init->back_offset;
  164. dev_priv->front_offset = init->front_offset;
  165. dev_priv->current_page = 0;
  166. if (master_priv->sarea_priv)
  167. master_priv->sarea_priv->pf_current_page = 0;
  168. /* Allow hardware batchbuffers unless told otherwise.
  169. */
  170. dev_priv->allow_batchbuffer = 1;
  171. return 0;
  172. }
  173. static int i915_dma_resume(struct drm_device * dev)
  174. {
  175. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  176. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  177. DRM_DEBUG_DRIVER("%s\n", __func__);
  178. if (ring->map.handle == NULL) {
  179. DRM_ERROR("can not ioremap virtual address for"
  180. " ring buffer\n");
  181. return -ENOMEM;
  182. }
  183. /* Program Hardware Status Page */
  184. if (!ring->status_page.page_addr) {
  185. DRM_ERROR("Can not find hardware status page\n");
  186. return -EINVAL;
  187. }
  188. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  189. ring->status_page.page_addr);
  190. if (ring->status_page.gfx_addr != 0)
  191. intel_ring_setup_status_page(ring);
  192. else
  193. i915_write_hws_pga(dev);
  194. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  195. return 0;
  196. }
  197. static int i915_dma_init(struct drm_device *dev, void *data,
  198. struct drm_file *file_priv)
  199. {
  200. drm_i915_init_t *init = data;
  201. int retcode = 0;
  202. switch (init->func) {
  203. case I915_INIT_DMA:
  204. retcode = i915_initialize(dev, init);
  205. break;
  206. case I915_CLEANUP_DMA:
  207. retcode = i915_dma_cleanup(dev);
  208. break;
  209. case I915_RESUME_DMA:
  210. retcode = i915_dma_resume(dev);
  211. break;
  212. default:
  213. retcode = -EINVAL;
  214. break;
  215. }
  216. return retcode;
  217. }
  218. /* Implement basically the same security restrictions as hardware does
  219. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  220. *
  221. * Most of the calculations below involve calculating the size of a
  222. * particular instruction. It's important to get the size right as
  223. * that tells us where the next instruction to check is. Any illegal
  224. * instruction detected will be given a size of zero, which is a
  225. * signal to abort the rest of the buffer.
  226. */
  227. static int validate_cmd(int cmd)
  228. {
  229. switch (((cmd >> 29) & 0x7)) {
  230. case 0x0:
  231. switch ((cmd >> 23) & 0x3f) {
  232. case 0x0:
  233. return 1; /* MI_NOOP */
  234. case 0x4:
  235. return 1; /* MI_FLUSH */
  236. default:
  237. return 0; /* disallow everything else */
  238. }
  239. break;
  240. case 0x1:
  241. return 0; /* reserved */
  242. case 0x2:
  243. return (cmd & 0xff) + 2; /* 2d commands */
  244. case 0x3:
  245. if (((cmd >> 24) & 0x1f) <= 0x18)
  246. return 1;
  247. switch ((cmd >> 24) & 0x1f) {
  248. case 0x1c:
  249. return 1;
  250. case 0x1d:
  251. switch ((cmd >> 16) & 0xff) {
  252. case 0x3:
  253. return (cmd & 0x1f) + 2;
  254. case 0x4:
  255. return (cmd & 0xf) + 2;
  256. default:
  257. return (cmd & 0xffff) + 2;
  258. }
  259. case 0x1e:
  260. if (cmd & (1 << 23))
  261. return (cmd & 0xffff) + 1;
  262. else
  263. return 1;
  264. case 0x1f:
  265. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  266. return (cmd & 0x1ffff) + 2;
  267. else if (cmd & (1 << 17)) /* indirect random */
  268. if ((cmd & 0xffff) == 0)
  269. return 0; /* unknown length, too hard */
  270. else
  271. return (((cmd & 0xffff) + 1) / 2) + 1;
  272. else
  273. return 2; /* indirect sequential */
  274. default:
  275. return 0;
  276. }
  277. default:
  278. return 0;
  279. }
  280. return 0;
  281. }
  282. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  283. {
  284. drm_i915_private_t *dev_priv = dev->dev_private;
  285. int i, ret;
  286. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  287. return -EINVAL;
  288. for (i = 0; i < dwords;) {
  289. int sz = validate_cmd(buffer[i]);
  290. if (sz == 0 || i + sz > dwords)
  291. return -EINVAL;
  292. i += sz;
  293. }
  294. ret = BEGIN_LP_RING((dwords+1)&~1);
  295. if (ret)
  296. return ret;
  297. for (i = 0; i < dwords; i++)
  298. OUT_RING(buffer[i]);
  299. if (dwords & 1)
  300. OUT_RING(0);
  301. ADVANCE_LP_RING();
  302. return 0;
  303. }
  304. int
  305. i915_emit_box(struct drm_device *dev,
  306. struct drm_clip_rect *box,
  307. int DR1, int DR4)
  308. {
  309. struct drm_i915_private *dev_priv = dev->dev_private;
  310. int ret;
  311. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  312. box->y2 <= 0 || box->x2 <= 0) {
  313. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  314. box->x1, box->y1, box->x2, box->y2);
  315. return -EINVAL;
  316. }
  317. if (INTEL_INFO(dev)->gen >= 4) {
  318. ret = BEGIN_LP_RING(4);
  319. if (ret)
  320. return ret;
  321. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  322. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  323. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  324. OUT_RING(DR4);
  325. } else {
  326. ret = BEGIN_LP_RING(6);
  327. if (ret)
  328. return ret;
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  332. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. }
  336. ADVANCE_LP_RING();
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. if (BEGIN_LP_RING(4) == 0) {
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. }
  359. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  360. drm_i915_cmdbuffer_t *cmd,
  361. struct drm_clip_rect *cliprects,
  362. void *cmdbuf)
  363. {
  364. int nbox = cmd->num_cliprects;
  365. int i = 0, count, ret;
  366. if (cmd->sz & 0x3) {
  367. DRM_ERROR("alignment");
  368. return -EINVAL;
  369. }
  370. i915_kernel_lost_context(dev);
  371. count = nbox ? nbox : 1;
  372. for (i = 0; i < count; i++) {
  373. if (i < nbox) {
  374. ret = i915_emit_box(dev, &cliprects[i],
  375. cmd->DR1, cmd->DR4);
  376. if (ret)
  377. return ret;
  378. }
  379. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  380. if (ret)
  381. return ret;
  382. }
  383. i915_emit_breadcrumb(dev);
  384. return 0;
  385. }
  386. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  387. drm_i915_batchbuffer_t * batch,
  388. struct drm_clip_rect *cliprects)
  389. {
  390. struct drm_i915_private *dev_priv = dev->dev_private;
  391. int nbox = batch->num_cliprects;
  392. int i, count, ret;
  393. if ((batch->start | batch->used) & 0x7) {
  394. DRM_ERROR("alignment");
  395. return -EINVAL;
  396. }
  397. i915_kernel_lost_context(dev);
  398. count = nbox ? nbox : 1;
  399. for (i = 0; i < count; i++) {
  400. if (i < nbox) {
  401. ret = i915_emit_box(dev, &cliprects[i],
  402. batch->DR1, batch->DR4);
  403. if (ret)
  404. return ret;
  405. }
  406. if (!IS_I830(dev) && !IS_845G(dev)) {
  407. ret = BEGIN_LP_RING(2);
  408. if (ret)
  409. return ret;
  410. if (INTEL_INFO(dev)->gen >= 4) {
  411. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  412. OUT_RING(batch->start);
  413. } else {
  414. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  415. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  416. }
  417. } else {
  418. ret = BEGIN_LP_RING(4);
  419. if (ret)
  420. return ret;
  421. OUT_RING(MI_BATCH_BUFFER);
  422. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  423. OUT_RING(batch->start + batch->used - 4);
  424. OUT_RING(0);
  425. }
  426. ADVANCE_LP_RING();
  427. }
  428. if (IS_G4X(dev) || IS_GEN5(dev)) {
  429. if (BEGIN_LP_RING(2) == 0) {
  430. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  431. OUT_RING(MI_NOOP);
  432. ADVANCE_LP_RING();
  433. }
  434. }
  435. i915_emit_breadcrumb(dev);
  436. return 0;
  437. }
  438. static int i915_dispatch_flip(struct drm_device * dev)
  439. {
  440. drm_i915_private_t *dev_priv = dev->dev_private;
  441. struct drm_i915_master_private *master_priv =
  442. dev->primary->master->driver_priv;
  443. int ret;
  444. if (!master_priv->sarea_priv)
  445. return -EINVAL;
  446. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  447. __func__,
  448. dev_priv->current_page,
  449. master_priv->sarea_priv->pf_current_page);
  450. i915_kernel_lost_context(dev);
  451. ret = BEGIN_LP_RING(10);
  452. if (ret)
  453. return ret;
  454. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  455. OUT_RING(0);
  456. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  457. OUT_RING(0);
  458. if (dev_priv->current_page == 0) {
  459. OUT_RING(dev_priv->back_offset);
  460. dev_priv->current_page = 1;
  461. } else {
  462. OUT_RING(dev_priv->front_offset);
  463. dev_priv->current_page = 0;
  464. }
  465. OUT_RING(0);
  466. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  467. OUT_RING(0);
  468. ADVANCE_LP_RING();
  469. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  470. if (BEGIN_LP_RING(4) == 0) {
  471. OUT_RING(MI_STORE_DWORD_INDEX);
  472. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  473. OUT_RING(dev_priv->counter);
  474. OUT_RING(0);
  475. ADVANCE_LP_RING();
  476. }
  477. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  478. return 0;
  479. }
  480. static int i915_quiescent(struct drm_device *dev)
  481. {
  482. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  483. i915_kernel_lost_context(dev);
  484. return intel_wait_ring_idle(ring);
  485. }
  486. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  487. struct drm_file *file_priv)
  488. {
  489. int ret;
  490. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  491. mutex_lock(&dev->struct_mutex);
  492. ret = i915_quiescent(dev);
  493. mutex_unlock(&dev->struct_mutex);
  494. return ret;
  495. }
  496. static int i915_batchbuffer(struct drm_device *dev, void *data,
  497. struct drm_file *file_priv)
  498. {
  499. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  500. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  501. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  502. master_priv->sarea_priv;
  503. drm_i915_batchbuffer_t *batch = data;
  504. int ret;
  505. struct drm_clip_rect *cliprects = NULL;
  506. if (!dev_priv->allow_batchbuffer) {
  507. DRM_ERROR("Batchbuffer ioctl disabled\n");
  508. return -EINVAL;
  509. }
  510. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  511. batch->start, batch->used, batch->num_cliprects);
  512. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  513. if (batch->num_cliprects < 0)
  514. return -EINVAL;
  515. if (batch->num_cliprects) {
  516. cliprects = kcalloc(batch->num_cliprects,
  517. sizeof(struct drm_clip_rect),
  518. GFP_KERNEL);
  519. if (cliprects == NULL)
  520. return -ENOMEM;
  521. ret = copy_from_user(cliprects, batch->cliprects,
  522. batch->num_cliprects *
  523. sizeof(struct drm_clip_rect));
  524. if (ret != 0) {
  525. ret = -EFAULT;
  526. goto fail_free;
  527. }
  528. }
  529. mutex_lock(&dev->struct_mutex);
  530. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  531. mutex_unlock(&dev->struct_mutex);
  532. if (sarea_priv)
  533. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  534. fail_free:
  535. kfree(cliprects);
  536. return ret;
  537. }
  538. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  542. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. master_priv->sarea_priv;
  545. drm_i915_cmdbuffer_t *cmdbuf = data;
  546. struct drm_clip_rect *cliprects = NULL;
  547. void *batch_data;
  548. int ret;
  549. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  550. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  551. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  552. if (cmdbuf->num_cliprects < 0)
  553. return -EINVAL;
  554. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  555. if (batch_data == NULL)
  556. return -ENOMEM;
  557. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  558. if (ret != 0) {
  559. ret = -EFAULT;
  560. goto fail_batch_free;
  561. }
  562. if (cmdbuf->num_cliprects) {
  563. cliprects = kcalloc(cmdbuf->num_cliprects,
  564. sizeof(struct drm_clip_rect), GFP_KERNEL);
  565. if (cliprects == NULL) {
  566. ret = -ENOMEM;
  567. goto fail_batch_free;
  568. }
  569. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  570. cmdbuf->num_cliprects *
  571. sizeof(struct drm_clip_rect));
  572. if (ret != 0) {
  573. ret = -EFAULT;
  574. goto fail_clip_free;
  575. }
  576. }
  577. mutex_lock(&dev->struct_mutex);
  578. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  579. mutex_unlock(&dev->struct_mutex);
  580. if (ret) {
  581. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  582. goto fail_clip_free;
  583. }
  584. if (sarea_priv)
  585. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  586. fail_clip_free:
  587. kfree(cliprects);
  588. fail_batch_free:
  589. kfree(batch_data);
  590. return ret;
  591. }
  592. static int i915_flip_bufs(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv)
  594. {
  595. int ret;
  596. DRM_DEBUG_DRIVER("%s\n", __func__);
  597. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  598. mutex_lock(&dev->struct_mutex);
  599. ret = i915_dispatch_flip(dev);
  600. mutex_unlock(&dev->struct_mutex);
  601. return ret;
  602. }
  603. static int i915_getparam(struct drm_device *dev, void *data,
  604. struct drm_file *file_priv)
  605. {
  606. drm_i915_private_t *dev_priv = dev->dev_private;
  607. drm_i915_getparam_t *param = data;
  608. int value;
  609. if (!dev_priv) {
  610. DRM_ERROR("called with no initialization\n");
  611. return -EINVAL;
  612. }
  613. switch (param->param) {
  614. case I915_PARAM_IRQ_ACTIVE:
  615. value = dev->pdev->irq ? 1 : 0;
  616. break;
  617. case I915_PARAM_ALLOW_BATCHBUFFER:
  618. value = dev_priv->allow_batchbuffer ? 1 : 0;
  619. break;
  620. case I915_PARAM_LAST_DISPATCH:
  621. value = READ_BREADCRUMB(dev_priv);
  622. break;
  623. case I915_PARAM_CHIPSET_ID:
  624. value = dev->pci_device;
  625. break;
  626. case I915_PARAM_HAS_GEM:
  627. value = dev_priv->has_gem;
  628. break;
  629. case I915_PARAM_NUM_FENCES_AVAIL:
  630. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  631. break;
  632. case I915_PARAM_HAS_OVERLAY:
  633. value = dev_priv->overlay ? 1 : 0;
  634. break;
  635. case I915_PARAM_HAS_PAGEFLIPPING:
  636. value = 1;
  637. break;
  638. case I915_PARAM_HAS_EXECBUF2:
  639. /* depends on GEM */
  640. value = dev_priv->has_gem;
  641. break;
  642. case I915_PARAM_HAS_BSD:
  643. value = HAS_BSD(dev);
  644. break;
  645. case I915_PARAM_HAS_BLT:
  646. value = HAS_BLT(dev);
  647. break;
  648. case I915_PARAM_HAS_RELAXED_FENCING:
  649. value = 1;
  650. break;
  651. case I915_PARAM_HAS_COHERENT_RINGS:
  652. value = 1;
  653. break;
  654. case I915_PARAM_HAS_EXEC_CONSTANTS:
  655. value = INTEL_INFO(dev)->gen >= 4;
  656. break;
  657. case I915_PARAM_HAS_RELAXED_DELTA:
  658. value = 1;
  659. break;
  660. case I915_PARAM_HAS_GEN7_SOL_RESET:
  661. value = 1;
  662. break;
  663. case I915_PARAM_HAS_LLC:
  664. value = HAS_LLC(dev);
  665. break;
  666. default:
  667. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  668. param->param);
  669. return -EINVAL;
  670. }
  671. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  672. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  673. return -EFAULT;
  674. }
  675. return 0;
  676. }
  677. static int i915_setparam(struct drm_device *dev, void *data,
  678. struct drm_file *file_priv)
  679. {
  680. drm_i915_private_t *dev_priv = dev->dev_private;
  681. drm_i915_setparam_t *param = data;
  682. if (!dev_priv) {
  683. DRM_ERROR("called with no initialization\n");
  684. return -EINVAL;
  685. }
  686. switch (param->param) {
  687. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  688. break;
  689. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  690. dev_priv->tex_lru_log_granularity = param->value;
  691. break;
  692. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  693. dev_priv->allow_batchbuffer = param->value;
  694. break;
  695. case I915_SETPARAM_NUM_USED_FENCES:
  696. if (param->value > dev_priv->num_fence_regs ||
  697. param->value < 0)
  698. return -EINVAL;
  699. /* Userspace can use first N regs */
  700. dev_priv->fence_reg_start = param->value;
  701. break;
  702. default:
  703. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  704. param->param);
  705. return -EINVAL;
  706. }
  707. return 0;
  708. }
  709. static int i915_set_status_page(struct drm_device *dev, void *data,
  710. struct drm_file *file_priv)
  711. {
  712. drm_i915_private_t *dev_priv = dev->dev_private;
  713. drm_i915_hws_addr_t *hws = data;
  714. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  715. if (!I915_NEED_GFX_HWS(dev))
  716. return -EINVAL;
  717. if (!dev_priv) {
  718. DRM_ERROR("called with no initialization\n");
  719. return -EINVAL;
  720. }
  721. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  722. WARN(1, "tried to set status page when mode setting active\n");
  723. return 0;
  724. }
  725. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  726. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  727. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  728. dev_priv->hws_map.size = 4*1024;
  729. dev_priv->hws_map.type = 0;
  730. dev_priv->hws_map.flags = 0;
  731. dev_priv->hws_map.mtrr = 0;
  732. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  733. if (dev_priv->hws_map.handle == NULL) {
  734. i915_dma_cleanup(dev);
  735. ring->status_page.gfx_addr = 0;
  736. DRM_ERROR("can not ioremap virtual address for"
  737. " G33 hw status page\n");
  738. return -ENOMEM;
  739. }
  740. ring->status_page.page_addr =
  741. (void __force __iomem *)dev_priv->hws_map.handle;
  742. memset_io(ring->status_page.page_addr, 0, PAGE_SIZE);
  743. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  744. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  745. ring->status_page.gfx_addr);
  746. DRM_DEBUG_DRIVER("load hws at %p\n",
  747. ring->status_page.page_addr);
  748. return 0;
  749. }
  750. static int i915_get_bridge_dev(struct drm_device *dev)
  751. {
  752. struct drm_i915_private *dev_priv = dev->dev_private;
  753. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  754. if (!dev_priv->bridge_dev) {
  755. DRM_ERROR("bridge device not found\n");
  756. return -1;
  757. }
  758. return 0;
  759. }
  760. #define MCHBAR_I915 0x44
  761. #define MCHBAR_I965 0x48
  762. #define MCHBAR_SIZE (4*4096)
  763. #define DEVEN_REG 0x54
  764. #define DEVEN_MCHBAR_EN (1 << 28)
  765. /* Allocate space for the MCH regs if needed, return nonzero on error */
  766. static int
  767. intel_alloc_mchbar_resource(struct drm_device *dev)
  768. {
  769. drm_i915_private_t *dev_priv = dev->dev_private;
  770. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  771. u32 temp_lo, temp_hi = 0;
  772. u64 mchbar_addr;
  773. int ret;
  774. if (INTEL_INFO(dev)->gen >= 4)
  775. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  776. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  777. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  778. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  779. #ifdef CONFIG_PNP
  780. if (mchbar_addr &&
  781. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  782. return 0;
  783. #endif
  784. /* Get some space for it */
  785. dev_priv->mch_res.name = "i915 MCHBAR";
  786. dev_priv->mch_res.flags = IORESOURCE_MEM;
  787. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  788. &dev_priv->mch_res,
  789. MCHBAR_SIZE, MCHBAR_SIZE,
  790. PCIBIOS_MIN_MEM,
  791. 0, pcibios_align_resource,
  792. dev_priv->bridge_dev);
  793. if (ret) {
  794. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  795. dev_priv->mch_res.start = 0;
  796. return ret;
  797. }
  798. if (INTEL_INFO(dev)->gen >= 4)
  799. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  800. upper_32_bits(dev_priv->mch_res.start));
  801. pci_write_config_dword(dev_priv->bridge_dev, reg,
  802. lower_32_bits(dev_priv->mch_res.start));
  803. return 0;
  804. }
  805. /* Setup MCHBAR if possible, return true if we should disable it again */
  806. static void
  807. intel_setup_mchbar(struct drm_device *dev)
  808. {
  809. drm_i915_private_t *dev_priv = dev->dev_private;
  810. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  811. u32 temp;
  812. bool enabled;
  813. dev_priv->mchbar_need_disable = false;
  814. if (IS_I915G(dev) || IS_I915GM(dev)) {
  815. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  816. enabled = !!(temp & DEVEN_MCHBAR_EN);
  817. } else {
  818. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  819. enabled = temp & 1;
  820. }
  821. /* If it's already enabled, don't have to do anything */
  822. if (enabled)
  823. return;
  824. if (intel_alloc_mchbar_resource(dev))
  825. return;
  826. dev_priv->mchbar_need_disable = true;
  827. /* Space is allocated or reserved, so enable it. */
  828. if (IS_I915G(dev) || IS_I915GM(dev)) {
  829. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  830. temp | DEVEN_MCHBAR_EN);
  831. } else {
  832. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  833. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  834. }
  835. }
  836. static void
  837. intel_teardown_mchbar(struct drm_device *dev)
  838. {
  839. drm_i915_private_t *dev_priv = dev->dev_private;
  840. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  841. u32 temp;
  842. if (dev_priv->mchbar_need_disable) {
  843. if (IS_I915G(dev) || IS_I915GM(dev)) {
  844. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  845. temp &= ~DEVEN_MCHBAR_EN;
  846. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  847. } else {
  848. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  849. temp &= ~1;
  850. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  851. }
  852. }
  853. if (dev_priv->mch_res.start)
  854. release_resource(&dev_priv->mch_res);
  855. }
  856. #define PTE_ADDRESS_MASK 0xfffff000
  857. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  858. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  859. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  860. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  861. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  862. #define PTE_VALID (1 << 0)
  863. /**
  864. * i915_stolen_to_phys - take an offset into stolen memory and turn it into
  865. * a physical one
  866. * @dev: drm device
  867. * @offset: address to translate
  868. *
  869. * Some chip functions require allocations from stolen space and need the
  870. * physical address of the memory in question.
  871. */
  872. static unsigned long i915_stolen_to_phys(struct drm_device *dev, u32 offset)
  873. {
  874. struct drm_i915_private *dev_priv = dev->dev_private;
  875. struct pci_dev *pdev = dev_priv->bridge_dev;
  876. u32 base;
  877. #if 0
  878. /* On the machines I have tested the Graphics Base of Stolen Memory
  879. * is unreliable, so compute the base by subtracting the stolen memory
  880. * from the Top of Low Usable DRAM which is where the BIOS places
  881. * the graphics stolen memory.
  882. */
  883. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  884. /* top 32bits are reserved = 0 */
  885. pci_read_config_dword(pdev, 0xA4, &base);
  886. } else {
  887. /* XXX presume 8xx is the same as i915 */
  888. pci_bus_read_config_dword(pdev->bus, 2, 0x5C, &base);
  889. }
  890. #else
  891. if (INTEL_INFO(dev)->gen > 3 || IS_G33(dev)) {
  892. u16 val;
  893. pci_read_config_word(pdev, 0xb0, &val);
  894. base = val >> 4 << 20;
  895. } else {
  896. u8 val;
  897. pci_read_config_byte(pdev, 0x9c, &val);
  898. base = val >> 3 << 27;
  899. }
  900. base -= dev_priv->mm.gtt->stolen_size;
  901. #endif
  902. return base + offset;
  903. }
  904. static void i915_warn_stolen(struct drm_device *dev)
  905. {
  906. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  907. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  908. }
  909. static void i915_setup_compression(struct drm_device *dev, int size)
  910. {
  911. struct drm_i915_private *dev_priv = dev->dev_private;
  912. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  913. unsigned long cfb_base;
  914. unsigned long ll_base = 0;
  915. /* Just in case the BIOS is doing something questionable. */
  916. intel_disable_fbc(dev);
  917. compressed_fb = drm_mm_search_free(&dev_priv->mm.stolen, size, 4096, 0);
  918. if (compressed_fb)
  919. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  920. if (!compressed_fb)
  921. goto err;
  922. cfb_base = i915_stolen_to_phys(dev, compressed_fb->start);
  923. if (!cfb_base)
  924. goto err_fb;
  925. if (!(IS_GM45(dev) || HAS_PCH_SPLIT(dev))) {
  926. compressed_llb = drm_mm_search_free(&dev_priv->mm.stolen,
  927. 4096, 4096, 0);
  928. if (compressed_llb)
  929. compressed_llb = drm_mm_get_block(compressed_llb,
  930. 4096, 4096);
  931. if (!compressed_llb)
  932. goto err_fb;
  933. ll_base = i915_stolen_to_phys(dev, compressed_llb->start);
  934. if (!ll_base)
  935. goto err_llb;
  936. }
  937. dev_priv->cfb_size = size;
  938. dev_priv->compressed_fb = compressed_fb;
  939. if (HAS_PCH_SPLIT(dev))
  940. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  941. else if (IS_GM45(dev)) {
  942. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  943. } else {
  944. I915_WRITE(FBC_CFB_BASE, cfb_base);
  945. I915_WRITE(FBC_LL_BASE, ll_base);
  946. dev_priv->compressed_llb = compressed_llb;
  947. }
  948. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n",
  949. cfb_base, ll_base, size >> 20);
  950. return;
  951. err_llb:
  952. drm_mm_put_block(compressed_llb);
  953. err_fb:
  954. drm_mm_put_block(compressed_fb);
  955. err:
  956. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  957. i915_warn_stolen(dev);
  958. }
  959. static void i915_cleanup_compression(struct drm_device *dev)
  960. {
  961. struct drm_i915_private *dev_priv = dev->dev_private;
  962. drm_mm_put_block(dev_priv->compressed_fb);
  963. if (dev_priv->compressed_llb)
  964. drm_mm_put_block(dev_priv->compressed_llb);
  965. }
  966. /* true = enable decode, false = disable decoder */
  967. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  968. {
  969. struct drm_device *dev = cookie;
  970. intel_modeset_vga_set_state(dev, state);
  971. if (state)
  972. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  973. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  974. else
  975. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  976. }
  977. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  978. {
  979. struct drm_device *dev = pci_get_drvdata(pdev);
  980. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  981. if (state == VGA_SWITCHEROO_ON) {
  982. printk(KERN_INFO "i915: switched on\n");
  983. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  984. /* i915 resume handler doesn't set to D0 */
  985. pci_set_power_state(dev->pdev, PCI_D0);
  986. i915_resume(dev);
  987. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  988. } else {
  989. printk(KERN_ERR "i915: switched off\n");
  990. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  991. i915_suspend(dev, pmm);
  992. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  993. }
  994. }
  995. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  996. {
  997. struct drm_device *dev = pci_get_drvdata(pdev);
  998. bool can_switch;
  999. spin_lock(&dev->count_lock);
  1000. can_switch = (dev->open_count == 0);
  1001. spin_unlock(&dev->count_lock);
  1002. return can_switch;
  1003. }
  1004. static int i915_load_gem_init(struct drm_device *dev)
  1005. {
  1006. struct drm_i915_private *dev_priv = dev->dev_private;
  1007. unsigned long prealloc_size, gtt_size, mappable_size;
  1008. int ret;
  1009. prealloc_size = dev_priv->mm.gtt->stolen_size;
  1010. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  1011. mappable_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1012. /* Basic memrange allocator for stolen space */
  1013. drm_mm_init(&dev_priv->mm.stolen, 0, prealloc_size);
  1014. mutex_lock(&dev->struct_mutex);
  1015. if (i915_enable_ppgtt && HAS_ALIASING_PPGTT(dev)) {
  1016. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  1017. * aperture accordingly when using aliasing ppgtt. */
  1018. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  1019. /* For paranoia keep the guard page in between. */
  1020. gtt_size -= PAGE_SIZE;
  1021. i915_gem_do_init(dev, 0, mappable_size, gtt_size);
  1022. ret = i915_gem_init_aliasing_ppgtt(dev);
  1023. if (ret)
  1024. return ret;
  1025. } else {
  1026. /* Let GEM Manage all of the aperture.
  1027. *
  1028. * However, leave one page at the end still bound to the scratch
  1029. * page. There are a number of places where the hardware
  1030. * apparently prefetches past the end of the object, and we've
  1031. * seen multiple hangs with the GPU head pointer stuck in a
  1032. * batchbuffer bound at the last page of the aperture. One page
  1033. * should be enough to keep any prefetching inside of the
  1034. * aperture.
  1035. */
  1036. i915_gem_do_init(dev, 0, mappable_size, gtt_size - PAGE_SIZE);
  1037. }
  1038. ret = i915_gem_init_hw(dev);
  1039. mutex_unlock(&dev->struct_mutex);
  1040. if (ret) {
  1041. i915_gem_cleanup_aliasing_ppgtt(dev);
  1042. return ret;
  1043. }
  1044. /* Try to set up FBC with a reasonable compressed buffer size */
  1045. if (I915_HAS_FBC(dev) && i915_powersave) {
  1046. int cfb_size;
  1047. /* Leave 1M for line length buffer & misc. */
  1048. /* Try to get a 32M buffer... */
  1049. if (prealloc_size > (36*1024*1024))
  1050. cfb_size = 32*1024*1024;
  1051. else /* fall back to 7/8 of the stolen space */
  1052. cfb_size = prealloc_size * 7 / 8;
  1053. i915_setup_compression(dev, cfb_size);
  1054. }
  1055. /* Allow hardware batchbuffers unless told otherwise. */
  1056. dev_priv->allow_batchbuffer = 1;
  1057. return 0;
  1058. }
  1059. static int i915_load_modeset_init(struct drm_device *dev)
  1060. {
  1061. struct drm_i915_private *dev_priv = dev->dev_private;
  1062. int ret;
  1063. ret = intel_parse_bios(dev);
  1064. if (ret)
  1065. DRM_INFO("failed to find VBIOS tables\n");
  1066. /* If we have > 1 VGA cards, then we need to arbitrate access
  1067. * to the common VGA resources.
  1068. *
  1069. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1070. * then we do not take part in VGA arbitration and the
  1071. * vga_client_register() fails with -ENODEV.
  1072. */
  1073. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1074. if (ret && ret != -ENODEV)
  1075. goto out;
  1076. intel_register_dsm_handler();
  1077. ret = vga_switcheroo_register_client(dev->pdev,
  1078. i915_switcheroo_set_state,
  1079. NULL,
  1080. i915_switcheroo_can_switch);
  1081. if (ret)
  1082. goto cleanup_vga_client;
  1083. /* IIR "flip pending" bit means done if this bit is set */
  1084. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1085. dev_priv->flip_pending_is_done = true;
  1086. intel_modeset_init(dev);
  1087. ret = i915_load_gem_init(dev);
  1088. if (ret)
  1089. goto cleanup_vga_switcheroo;
  1090. intel_modeset_gem_init(dev);
  1091. ret = drm_irq_install(dev);
  1092. if (ret)
  1093. goto cleanup_gem;
  1094. /* Always safe in the mode setting case. */
  1095. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1096. dev->vblank_disable_allowed = 1;
  1097. ret = intel_fbdev_init(dev);
  1098. if (ret)
  1099. goto cleanup_irq;
  1100. drm_kms_helper_poll_init(dev);
  1101. /* We're off and running w/KMS */
  1102. dev_priv->mm.suspended = 0;
  1103. return 0;
  1104. cleanup_irq:
  1105. drm_irq_uninstall(dev);
  1106. cleanup_gem:
  1107. mutex_lock(&dev->struct_mutex);
  1108. i915_gem_cleanup_ringbuffer(dev);
  1109. mutex_unlock(&dev->struct_mutex);
  1110. i915_gem_cleanup_aliasing_ppgtt(dev);
  1111. cleanup_vga_switcheroo:
  1112. vga_switcheroo_unregister_client(dev->pdev);
  1113. cleanup_vga_client:
  1114. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1115. out:
  1116. return ret;
  1117. }
  1118. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1119. {
  1120. struct drm_i915_master_private *master_priv;
  1121. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1122. if (!master_priv)
  1123. return -ENOMEM;
  1124. master->driver_priv = master_priv;
  1125. return 0;
  1126. }
  1127. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1128. {
  1129. struct drm_i915_master_private *master_priv = master->driver_priv;
  1130. if (!master_priv)
  1131. return;
  1132. kfree(master_priv);
  1133. master->driver_priv = NULL;
  1134. }
  1135. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1136. {
  1137. drm_i915_private_t *dev_priv = dev->dev_private;
  1138. u32 tmp;
  1139. tmp = I915_READ(CLKCFG);
  1140. switch (tmp & CLKCFG_FSB_MASK) {
  1141. case CLKCFG_FSB_533:
  1142. dev_priv->fsb_freq = 533; /* 133*4 */
  1143. break;
  1144. case CLKCFG_FSB_800:
  1145. dev_priv->fsb_freq = 800; /* 200*4 */
  1146. break;
  1147. case CLKCFG_FSB_667:
  1148. dev_priv->fsb_freq = 667; /* 167*4 */
  1149. break;
  1150. case CLKCFG_FSB_400:
  1151. dev_priv->fsb_freq = 400; /* 100*4 */
  1152. break;
  1153. }
  1154. switch (tmp & CLKCFG_MEM_MASK) {
  1155. case CLKCFG_MEM_533:
  1156. dev_priv->mem_freq = 533;
  1157. break;
  1158. case CLKCFG_MEM_667:
  1159. dev_priv->mem_freq = 667;
  1160. break;
  1161. case CLKCFG_MEM_800:
  1162. dev_priv->mem_freq = 800;
  1163. break;
  1164. }
  1165. /* detect pineview DDR3 setting */
  1166. tmp = I915_READ(CSHRDDR3CTL);
  1167. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1168. }
  1169. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1170. {
  1171. drm_i915_private_t *dev_priv = dev->dev_private;
  1172. u16 ddrpll, csipll;
  1173. ddrpll = I915_READ16(DDRMPLL1);
  1174. csipll = I915_READ16(CSIPLL0);
  1175. switch (ddrpll & 0xff) {
  1176. case 0xc:
  1177. dev_priv->mem_freq = 800;
  1178. break;
  1179. case 0x10:
  1180. dev_priv->mem_freq = 1066;
  1181. break;
  1182. case 0x14:
  1183. dev_priv->mem_freq = 1333;
  1184. break;
  1185. case 0x18:
  1186. dev_priv->mem_freq = 1600;
  1187. break;
  1188. default:
  1189. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1190. ddrpll & 0xff);
  1191. dev_priv->mem_freq = 0;
  1192. break;
  1193. }
  1194. dev_priv->r_t = dev_priv->mem_freq;
  1195. switch (csipll & 0x3ff) {
  1196. case 0x00c:
  1197. dev_priv->fsb_freq = 3200;
  1198. break;
  1199. case 0x00e:
  1200. dev_priv->fsb_freq = 3733;
  1201. break;
  1202. case 0x010:
  1203. dev_priv->fsb_freq = 4266;
  1204. break;
  1205. case 0x012:
  1206. dev_priv->fsb_freq = 4800;
  1207. break;
  1208. case 0x014:
  1209. dev_priv->fsb_freq = 5333;
  1210. break;
  1211. case 0x016:
  1212. dev_priv->fsb_freq = 5866;
  1213. break;
  1214. case 0x018:
  1215. dev_priv->fsb_freq = 6400;
  1216. break;
  1217. default:
  1218. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1219. csipll & 0x3ff);
  1220. dev_priv->fsb_freq = 0;
  1221. break;
  1222. }
  1223. if (dev_priv->fsb_freq == 3200) {
  1224. dev_priv->c_m = 0;
  1225. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1226. dev_priv->c_m = 1;
  1227. } else {
  1228. dev_priv->c_m = 2;
  1229. }
  1230. }
  1231. static const struct cparams {
  1232. u16 i;
  1233. u16 t;
  1234. u16 m;
  1235. u16 c;
  1236. } cparams[] = {
  1237. { 1, 1333, 301, 28664 },
  1238. { 1, 1066, 294, 24460 },
  1239. { 1, 800, 294, 25192 },
  1240. { 0, 1333, 276, 27605 },
  1241. { 0, 1066, 276, 27605 },
  1242. { 0, 800, 231, 23784 },
  1243. };
  1244. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1245. {
  1246. u64 total_count, diff, ret;
  1247. u32 count1, count2, count3, m = 0, c = 0;
  1248. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1249. int i;
  1250. diff1 = now - dev_priv->last_time1;
  1251. /* Prevent division-by-zero if we are asking too fast.
  1252. * Also, we don't get interesting results if we are polling
  1253. * faster than once in 10ms, so just return the saved value
  1254. * in such cases.
  1255. */
  1256. if (diff1 <= 10)
  1257. return dev_priv->chipset_power;
  1258. count1 = I915_READ(DMIEC);
  1259. count2 = I915_READ(DDREC);
  1260. count3 = I915_READ(CSIEC);
  1261. total_count = count1 + count2 + count3;
  1262. /* FIXME: handle per-counter overflow */
  1263. if (total_count < dev_priv->last_count1) {
  1264. diff = ~0UL - dev_priv->last_count1;
  1265. diff += total_count;
  1266. } else {
  1267. diff = total_count - dev_priv->last_count1;
  1268. }
  1269. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1270. if (cparams[i].i == dev_priv->c_m &&
  1271. cparams[i].t == dev_priv->r_t) {
  1272. m = cparams[i].m;
  1273. c = cparams[i].c;
  1274. break;
  1275. }
  1276. }
  1277. diff = div_u64(diff, diff1);
  1278. ret = ((m * diff) + c);
  1279. ret = div_u64(ret, 10);
  1280. dev_priv->last_count1 = total_count;
  1281. dev_priv->last_time1 = now;
  1282. dev_priv->chipset_power = ret;
  1283. return ret;
  1284. }
  1285. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1286. {
  1287. unsigned long m, x, b;
  1288. u32 tsfs;
  1289. tsfs = I915_READ(TSFS);
  1290. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1291. x = I915_READ8(TR1);
  1292. b = tsfs & TSFS_INTR_MASK;
  1293. return ((m * x) / 127) - b;
  1294. }
  1295. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1296. {
  1297. static const struct v_table {
  1298. u16 vd; /* in .1 mil */
  1299. u16 vm; /* in .1 mil */
  1300. } v_table[] = {
  1301. { 0, 0, },
  1302. { 375, 0, },
  1303. { 500, 0, },
  1304. { 625, 0, },
  1305. { 750, 0, },
  1306. { 875, 0, },
  1307. { 1000, 0, },
  1308. { 1125, 0, },
  1309. { 4125, 3000, },
  1310. { 4125, 3000, },
  1311. { 4125, 3000, },
  1312. { 4125, 3000, },
  1313. { 4125, 3000, },
  1314. { 4125, 3000, },
  1315. { 4125, 3000, },
  1316. { 4125, 3000, },
  1317. { 4125, 3000, },
  1318. { 4125, 3000, },
  1319. { 4125, 3000, },
  1320. { 4125, 3000, },
  1321. { 4125, 3000, },
  1322. { 4125, 3000, },
  1323. { 4125, 3000, },
  1324. { 4125, 3000, },
  1325. { 4125, 3000, },
  1326. { 4125, 3000, },
  1327. { 4125, 3000, },
  1328. { 4125, 3000, },
  1329. { 4125, 3000, },
  1330. { 4125, 3000, },
  1331. { 4125, 3000, },
  1332. { 4125, 3000, },
  1333. { 4250, 3125, },
  1334. { 4375, 3250, },
  1335. { 4500, 3375, },
  1336. { 4625, 3500, },
  1337. { 4750, 3625, },
  1338. { 4875, 3750, },
  1339. { 5000, 3875, },
  1340. { 5125, 4000, },
  1341. { 5250, 4125, },
  1342. { 5375, 4250, },
  1343. { 5500, 4375, },
  1344. { 5625, 4500, },
  1345. { 5750, 4625, },
  1346. { 5875, 4750, },
  1347. { 6000, 4875, },
  1348. { 6125, 5000, },
  1349. { 6250, 5125, },
  1350. { 6375, 5250, },
  1351. { 6500, 5375, },
  1352. { 6625, 5500, },
  1353. { 6750, 5625, },
  1354. { 6875, 5750, },
  1355. { 7000, 5875, },
  1356. { 7125, 6000, },
  1357. { 7250, 6125, },
  1358. { 7375, 6250, },
  1359. { 7500, 6375, },
  1360. { 7625, 6500, },
  1361. { 7750, 6625, },
  1362. { 7875, 6750, },
  1363. { 8000, 6875, },
  1364. { 8125, 7000, },
  1365. { 8250, 7125, },
  1366. { 8375, 7250, },
  1367. { 8500, 7375, },
  1368. { 8625, 7500, },
  1369. { 8750, 7625, },
  1370. { 8875, 7750, },
  1371. { 9000, 7875, },
  1372. { 9125, 8000, },
  1373. { 9250, 8125, },
  1374. { 9375, 8250, },
  1375. { 9500, 8375, },
  1376. { 9625, 8500, },
  1377. { 9750, 8625, },
  1378. { 9875, 8750, },
  1379. { 10000, 8875, },
  1380. { 10125, 9000, },
  1381. { 10250, 9125, },
  1382. { 10375, 9250, },
  1383. { 10500, 9375, },
  1384. { 10625, 9500, },
  1385. { 10750, 9625, },
  1386. { 10875, 9750, },
  1387. { 11000, 9875, },
  1388. { 11125, 10000, },
  1389. { 11250, 10125, },
  1390. { 11375, 10250, },
  1391. { 11500, 10375, },
  1392. { 11625, 10500, },
  1393. { 11750, 10625, },
  1394. { 11875, 10750, },
  1395. { 12000, 10875, },
  1396. { 12125, 11000, },
  1397. { 12250, 11125, },
  1398. { 12375, 11250, },
  1399. { 12500, 11375, },
  1400. { 12625, 11500, },
  1401. { 12750, 11625, },
  1402. { 12875, 11750, },
  1403. { 13000, 11875, },
  1404. { 13125, 12000, },
  1405. { 13250, 12125, },
  1406. { 13375, 12250, },
  1407. { 13500, 12375, },
  1408. { 13625, 12500, },
  1409. { 13750, 12625, },
  1410. { 13875, 12750, },
  1411. { 14000, 12875, },
  1412. { 14125, 13000, },
  1413. { 14250, 13125, },
  1414. { 14375, 13250, },
  1415. { 14500, 13375, },
  1416. { 14625, 13500, },
  1417. { 14750, 13625, },
  1418. { 14875, 13750, },
  1419. { 15000, 13875, },
  1420. { 15125, 14000, },
  1421. { 15250, 14125, },
  1422. { 15375, 14250, },
  1423. { 15500, 14375, },
  1424. { 15625, 14500, },
  1425. { 15750, 14625, },
  1426. { 15875, 14750, },
  1427. { 16000, 14875, },
  1428. { 16125, 15000, },
  1429. };
  1430. if (dev_priv->info->is_mobile)
  1431. return v_table[pxvid].vm;
  1432. else
  1433. return v_table[pxvid].vd;
  1434. }
  1435. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1436. {
  1437. struct timespec now, diff1;
  1438. u64 diff;
  1439. unsigned long diffms;
  1440. u32 count;
  1441. getrawmonotonic(&now);
  1442. diff1 = timespec_sub(now, dev_priv->last_time2);
  1443. /* Don't divide by 0 */
  1444. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1445. if (!diffms)
  1446. return;
  1447. count = I915_READ(GFXEC);
  1448. if (count < dev_priv->last_count2) {
  1449. diff = ~0UL - dev_priv->last_count2;
  1450. diff += count;
  1451. } else {
  1452. diff = count - dev_priv->last_count2;
  1453. }
  1454. dev_priv->last_count2 = count;
  1455. dev_priv->last_time2 = now;
  1456. /* More magic constants... */
  1457. diff = diff * 1181;
  1458. diff = div_u64(diff, diffms * 10);
  1459. dev_priv->gfx_power = diff;
  1460. }
  1461. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1462. {
  1463. unsigned long t, corr, state1, corr2, state2;
  1464. u32 pxvid, ext_v;
  1465. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1466. pxvid = (pxvid >> 24) & 0x7f;
  1467. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1468. state1 = ext_v;
  1469. t = i915_mch_val(dev_priv);
  1470. /* Revel in the empirically derived constants */
  1471. /* Correction factor in 1/100000 units */
  1472. if (t > 80)
  1473. corr = ((t * 2349) + 135940);
  1474. else if (t >= 50)
  1475. corr = ((t * 964) + 29317);
  1476. else /* < 50 */
  1477. corr = ((t * 301) + 1004);
  1478. corr = corr * ((150142 * state1) / 10000 - 78642);
  1479. corr /= 100000;
  1480. corr2 = (corr * dev_priv->corr);
  1481. state2 = (corr2 * state1) / 10000;
  1482. state2 /= 100; /* convert to mW */
  1483. i915_update_gfx_val(dev_priv);
  1484. return dev_priv->gfx_power + state2;
  1485. }
  1486. /* Global for IPS driver to get at the current i915 device */
  1487. static struct drm_i915_private *i915_mch_dev;
  1488. /*
  1489. * Lock protecting IPS related data structures
  1490. * - i915_mch_dev
  1491. * - dev_priv->max_delay
  1492. * - dev_priv->min_delay
  1493. * - dev_priv->fmax
  1494. * - dev_priv->gpu_busy
  1495. */
  1496. static DEFINE_SPINLOCK(mchdev_lock);
  1497. /**
  1498. * i915_read_mch_val - return value for IPS use
  1499. *
  1500. * Calculate and return a value for the IPS driver to use when deciding whether
  1501. * we have thermal and power headroom to increase CPU or GPU power budget.
  1502. */
  1503. unsigned long i915_read_mch_val(void)
  1504. {
  1505. struct drm_i915_private *dev_priv;
  1506. unsigned long chipset_val, graphics_val, ret = 0;
  1507. spin_lock(&mchdev_lock);
  1508. if (!i915_mch_dev)
  1509. goto out_unlock;
  1510. dev_priv = i915_mch_dev;
  1511. chipset_val = i915_chipset_val(dev_priv);
  1512. graphics_val = i915_gfx_val(dev_priv);
  1513. ret = chipset_val + graphics_val;
  1514. out_unlock:
  1515. spin_unlock(&mchdev_lock);
  1516. return ret;
  1517. }
  1518. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1519. /**
  1520. * i915_gpu_raise - raise GPU frequency limit
  1521. *
  1522. * Raise the limit; IPS indicates we have thermal headroom.
  1523. */
  1524. bool i915_gpu_raise(void)
  1525. {
  1526. struct drm_i915_private *dev_priv;
  1527. bool ret = true;
  1528. spin_lock(&mchdev_lock);
  1529. if (!i915_mch_dev) {
  1530. ret = false;
  1531. goto out_unlock;
  1532. }
  1533. dev_priv = i915_mch_dev;
  1534. if (dev_priv->max_delay > dev_priv->fmax)
  1535. dev_priv->max_delay--;
  1536. out_unlock:
  1537. spin_unlock(&mchdev_lock);
  1538. return ret;
  1539. }
  1540. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1541. /**
  1542. * i915_gpu_lower - lower GPU frequency limit
  1543. *
  1544. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1545. * frequency maximum.
  1546. */
  1547. bool i915_gpu_lower(void)
  1548. {
  1549. struct drm_i915_private *dev_priv;
  1550. bool ret = true;
  1551. spin_lock(&mchdev_lock);
  1552. if (!i915_mch_dev) {
  1553. ret = false;
  1554. goto out_unlock;
  1555. }
  1556. dev_priv = i915_mch_dev;
  1557. if (dev_priv->max_delay < dev_priv->min_delay)
  1558. dev_priv->max_delay++;
  1559. out_unlock:
  1560. spin_unlock(&mchdev_lock);
  1561. return ret;
  1562. }
  1563. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1564. /**
  1565. * i915_gpu_busy - indicate GPU business to IPS
  1566. *
  1567. * Tell the IPS driver whether or not the GPU is busy.
  1568. */
  1569. bool i915_gpu_busy(void)
  1570. {
  1571. struct drm_i915_private *dev_priv;
  1572. bool ret = false;
  1573. spin_lock(&mchdev_lock);
  1574. if (!i915_mch_dev)
  1575. goto out_unlock;
  1576. dev_priv = i915_mch_dev;
  1577. ret = dev_priv->busy;
  1578. out_unlock:
  1579. spin_unlock(&mchdev_lock);
  1580. return ret;
  1581. }
  1582. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1583. /**
  1584. * i915_gpu_turbo_disable - disable graphics turbo
  1585. *
  1586. * Disable graphics turbo by resetting the max frequency and setting the
  1587. * current frequency to the default.
  1588. */
  1589. bool i915_gpu_turbo_disable(void)
  1590. {
  1591. struct drm_i915_private *dev_priv;
  1592. bool ret = true;
  1593. spin_lock(&mchdev_lock);
  1594. if (!i915_mch_dev) {
  1595. ret = false;
  1596. goto out_unlock;
  1597. }
  1598. dev_priv = i915_mch_dev;
  1599. dev_priv->max_delay = dev_priv->fstart;
  1600. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1601. ret = false;
  1602. out_unlock:
  1603. spin_unlock(&mchdev_lock);
  1604. return ret;
  1605. }
  1606. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1607. /**
  1608. * Tells the intel_ips driver that the i915 driver is now loaded, if
  1609. * IPS got loaded first.
  1610. *
  1611. * This awkward dance is so that neither module has to depend on the
  1612. * other in order for IPS to do the appropriate communication of
  1613. * GPU turbo limits to i915.
  1614. */
  1615. static void
  1616. ips_ping_for_i915_load(void)
  1617. {
  1618. void (*link)(void);
  1619. link = symbol_get(ips_link_to_i915_driver);
  1620. if (link) {
  1621. link();
  1622. symbol_put(ips_link_to_i915_driver);
  1623. }
  1624. }
  1625. static void
  1626. i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
  1627. unsigned long size)
  1628. {
  1629. #if defined(CONFIG_X86_PAT)
  1630. if (cpu_has_pat)
  1631. return;
  1632. #endif
  1633. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1634. * one would think, because the kernel disables PAT on first
  1635. * generation Core chips because WC PAT gets overridden by a UC
  1636. * MTRR if present. Even if a UC MTRR isn't present.
  1637. */
  1638. dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
  1639. if (dev_priv->mm.gtt_mtrr < 0) {
  1640. DRM_INFO("MTRR allocation failed. Graphics "
  1641. "performance may suffer.\n");
  1642. }
  1643. }
  1644. /**
  1645. * i915_driver_load - setup chip and create an initial config
  1646. * @dev: DRM device
  1647. * @flags: startup flags
  1648. *
  1649. * The driver load routine has to do several things:
  1650. * - drive output discovery via intel_modeset_init()
  1651. * - initialize the memory manager
  1652. * - allocate initial config memory
  1653. * - setup the DRM framebuffer with the allocated memory
  1654. */
  1655. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1656. {
  1657. struct drm_i915_private *dev_priv;
  1658. int ret = 0, mmio_bar;
  1659. uint32_t agp_size;
  1660. /* i915 has 4 more counters */
  1661. dev->counters += 4;
  1662. dev->types[6] = _DRM_STAT_IRQ;
  1663. dev->types[7] = _DRM_STAT_PRIMARY;
  1664. dev->types[8] = _DRM_STAT_SECONDARY;
  1665. dev->types[9] = _DRM_STAT_DMA;
  1666. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1667. if (dev_priv == NULL)
  1668. return -ENOMEM;
  1669. dev->dev_private = (void *)dev_priv;
  1670. dev_priv->dev = dev;
  1671. dev_priv->info = (struct intel_device_info *) flags;
  1672. if (i915_get_bridge_dev(dev)) {
  1673. ret = -EIO;
  1674. goto free_priv;
  1675. }
  1676. pci_set_master(dev->pdev);
  1677. /* overlay on gen2 is broken and can't address above 1G */
  1678. if (IS_GEN2(dev))
  1679. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1680. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1681. * using 32bit addressing, overwriting memory if HWS is located
  1682. * above 4GB.
  1683. *
  1684. * The documentation also mentions an issue with undefined
  1685. * behaviour if any general state is accessed within a page above 4GB,
  1686. * which also needs to be handled carefully.
  1687. */
  1688. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1689. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1690. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1691. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1692. if (!dev_priv->regs) {
  1693. DRM_ERROR("failed to map registers\n");
  1694. ret = -EIO;
  1695. goto put_bridge;
  1696. }
  1697. dev_priv->mm.gtt = intel_gtt_get();
  1698. if (!dev_priv->mm.gtt) {
  1699. DRM_ERROR("Failed to initialize GTT\n");
  1700. ret = -ENODEV;
  1701. goto out_rmmap;
  1702. }
  1703. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1704. dev_priv->mm.gtt_mapping =
  1705. io_mapping_create_wc(dev->agp->base, agp_size);
  1706. if (dev_priv->mm.gtt_mapping == NULL) {
  1707. ret = -EIO;
  1708. goto out_rmmap;
  1709. }
  1710. i915_mtrr_setup(dev_priv, dev->agp->base, agp_size);
  1711. /* The i915 workqueue is primarily used for batched retirement of
  1712. * requests (and thus managing bo) once the task has been completed
  1713. * by the GPU. i915_gem_retire_requests() is called directly when we
  1714. * need high-priority retirement, such as waiting for an explicit
  1715. * bo.
  1716. *
  1717. * It is also used for periodic low-priority events, such as
  1718. * idle-timers and recording error state.
  1719. *
  1720. * All tasks on the workqueue are expected to acquire the dev mutex
  1721. * so there is no point in running more than one instance of the
  1722. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1723. */
  1724. dev_priv->wq = alloc_workqueue("i915",
  1725. WQ_UNBOUND | WQ_NON_REENTRANT,
  1726. 1);
  1727. if (dev_priv->wq == NULL) {
  1728. DRM_ERROR("Failed to create our workqueue.\n");
  1729. ret = -ENOMEM;
  1730. goto out_mtrrfree;
  1731. }
  1732. /* enable GEM by default */
  1733. dev_priv->has_gem = 1;
  1734. intel_irq_init(dev);
  1735. /* Try to make sure MCHBAR is enabled before poking at it */
  1736. intel_setup_mchbar(dev);
  1737. intel_setup_gmbus(dev);
  1738. intel_opregion_setup(dev);
  1739. /* Make sure the bios did its job and set up vital registers */
  1740. intel_setup_bios(dev);
  1741. i915_gem_load(dev);
  1742. /* Init HWS */
  1743. if (!I915_NEED_GFX_HWS(dev)) {
  1744. ret = i915_init_phys_hws(dev);
  1745. if (ret)
  1746. goto out_gem_unload;
  1747. }
  1748. if (IS_PINEVIEW(dev))
  1749. i915_pineview_get_mem_freq(dev);
  1750. else if (IS_GEN5(dev))
  1751. i915_ironlake_get_mem_freq(dev);
  1752. /* On the 945G/GM, the chipset reports the MSI capability on the
  1753. * integrated graphics even though the support isn't actually there
  1754. * according to the published specs. It doesn't appear to function
  1755. * correctly in testing on 945G.
  1756. * This may be a side effect of MSI having been made available for PEG
  1757. * and the registers being closely associated.
  1758. *
  1759. * According to chipset errata, on the 965GM, MSI interrupts may
  1760. * be lost or delayed, but we use them anyways to avoid
  1761. * stuck interrupts on some machines.
  1762. */
  1763. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1764. pci_enable_msi(dev->pdev);
  1765. spin_lock_init(&dev_priv->gt_lock);
  1766. spin_lock_init(&dev_priv->irq_lock);
  1767. spin_lock_init(&dev_priv->error_lock);
  1768. spin_lock_init(&dev_priv->rps_lock);
  1769. if (IS_IVYBRIDGE(dev))
  1770. dev_priv->num_pipe = 3;
  1771. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1772. dev_priv->num_pipe = 2;
  1773. else
  1774. dev_priv->num_pipe = 1;
  1775. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1776. if (ret)
  1777. goto out_gem_unload;
  1778. /* Start out suspended */
  1779. dev_priv->mm.suspended = 1;
  1780. intel_detect_pch(dev);
  1781. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1782. ret = i915_load_modeset_init(dev);
  1783. if (ret < 0) {
  1784. DRM_ERROR("failed to init modeset\n");
  1785. goto out_gem_unload;
  1786. }
  1787. }
  1788. /* Must be done after probing outputs */
  1789. intel_opregion_init(dev);
  1790. acpi_video_register();
  1791. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1792. (unsigned long) dev);
  1793. spin_lock(&mchdev_lock);
  1794. i915_mch_dev = dev_priv;
  1795. dev_priv->mchdev_lock = &mchdev_lock;
  1796. spin_unlock(&mchdev_lock);
  1797. ips_ping_for_i915_load();
  1798. return 0;
  1799. out_gem_unload:
  1800. if (dev_priv->mm.inactive_shrinker.shrink)
  1801. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1802. if (dev->pdev->msi_enabled)
  1803. pci_disable_msi(dev->pdev);
  1804. intel_teardown_gmbus(dev);
  1805. intel_teardown_mchbar(dev);
  1806. destroy_workqueue(dev_priv->wq);
  1807. out_mtrrfree:
  1808. if (dev_priv->mm.gtt_mtrr >= 0) {
  1809. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1810. dev->agp->agp_info.aper_size * 1024 * 1024);
  1811. dev_priv->mm.gtt_mtrr = -1;
  1812. }
  1813. io_mapping_free(dev_priv->mm.gtt_mapping);
  1814. out_rmmap:
  1815. pci_iounmap(dev->pdev, dev_priv->regs);
  1816. put_bridge:
  1817. pci_dev_put(dev_priv->bridge_dev);
  1818. free_priv:
  1819. kfree(dev_priv);
  1820. return ret;
  1821. }
  1822. int i915_driver_unload(struct drm_device *dev)
  1823. {
  1824. struct drm_i915_private *dev_priv = dev->dev_private;
  1825. int ret;
  1826. spin_lock(&mchdev_lock);
  1827. i915_mch_dev = NULL;
  1828. spin_unlock(&mchdev_lock);
  1829. if (dev_priv->mm.inactive_shrinker.shrink)
  1830. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1831. mutex_lock(&dev->struct_mutex);
  1832. ret = i915_gpu_idle(dev, true);
  1833. if (ret)
  1834. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1835. mutex_unlock(&dev->struct_mutex);
  1836. /* Cancel the retire work handler, which should be idle now. */
  1837. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1838. io_mapping_free(dev_priv->mm.gtt_mapping);
  1839. if (dev_priv->mm.gtt_mtrr >= 0) {
  1840. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1841. dev->agp->agp_info.aper_size * 1024 * 1024);
  1842. dev_priv->mm.gtt_mtrr = -1;
  1843. }
  1844. acpi_video_unregister();
  1845. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1846. intel_fbdev_fini(dev);
  1847. intel_modeset_cleanup(dev);
  1848. /*
  1849. * free the memory space allocated for the child device
  1850. * config parsed from VBT
  1851. */
  1852. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1853. kfree(dev_priv->child_dev);
  1854. dev_priv->child_dev = NULL;
  1855. dev_priv->child_dev_num = 0;
  1856. }
  1857. vga_switcheroo_unregister_client(dev->pdev);
  1858. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1859. }
  1860. /* Free error state after interrupts are fully disabled. */
  1861. del_timer_sync(&dev_priv->hangcheck_timer);
  1862. cancel_work_sync(&dev_priv->error_work);
  1863. i915_destroy_error_state(dev);
  1864. if (dev->pdev->msi_enabled)
  1865. pci_disable_msi(dev->pdev);
  1866. intel_opregion_fini(dev);
  1867. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1868. /* Flush any outstanding unpin_work. */
  1869. flush_workqueue(dev_priv->wq);
  1870. mutex_lock(&dev->struct_mutex);
  1871. i915_gem_free_all_phys_object(dev);
  1872. i915_gem_cleanup_ringbuffer(dev);
  1873. mutex_unlock(&dev->struct_mutex);
  1874. i915_gem_cleanup_aliasing_ppgtt(dev);
  1875. if (I915_HAS_FBC(dev) && i915_powersave)
  1876. i915_cleanup_compression(dev);
  1877. drm_mm_takedown(&dev_priv->mm.stolen);
  1878. intel_cleanup_overlay(dev);
  1879. if (!I915_NEED_GFX_HWS(dev))
  1880. i915_free_hws(dev);
  1881. }
  1882. if (dev_priv->regs != NULL)
  1883. pci_iounmap(dev->pdev, dev_priv->regs);
  1884. intel_teardown_gmbus(dev);
  1885. intel_teardown_mchbar(dev);
  1886. destroy_workqueue(dev_priv->wq);
  1887. pci_dev_put(dev_priv->bridge_dev);
  1888. kfree(dev->dev_private);
  1889. return 0;
  1890. }
  1891. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1892. {
  1893. struct drm_i915_file_private *file_priv;
  1894. DRM_DEBUG_DRIVER("\n");
  1895. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1896. if (!file_priv)
  1897. return -ENOMEM;
  1898. file->driver_priv = file_priv;
  1899. spin_lock_init(&file_priv->mm.lock);
  1900. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1901. return 0;
  1902. }
  1903. /**
  1904. * i915_driver_lastclose - clean up after all DRM clients have exited
  1905. * @dev: DRM device
  1906. *
  1907. * Take care of cleaning up after all DRM clients have exited. In the
  1908. * mode setting case, we want to restore the kernel's initial mode (just
  1909. * in case the last client left us in a bad state).
  1910. *
  1911. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1912. * and DMA structures, since the kernel won't be using them, and clea
  1913. * up any GEM state.
  1914. */
  1915. void i915_driver_lastclose(struct drm_device * dev)
  1916. {
  1917. drm_i915_private_t *dev_priv = dev->dev_private;
  1918. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1919. intel_fb_restore_mode(dev);
  1920. vga_switcheroo_process_delayed_switch();
  1921. return;
  1922. }
  1923. i915_gem_lastclose(dev);
  1924. i915_dma_cleanup(dev);
  1925. }
  1926. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1927. {
  1928. i915_gem_release(dev, file_priv);
  1929. }
  1930. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1931. {
  1932. struct drm_i915_file_private *file_priv = file->driver_priv;
  1933. kfree(file_priv);
  1934. }
  1935. struct drm_ioctl_desc i915_ioctls[] = {
  1936. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1937. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1938. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1939. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1940. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1941. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1942. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1943. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1944. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1945. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1946. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1947. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1948. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1949. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1950. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1951. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1952. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1953. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1954. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1955. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1956. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1957. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1958. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1959. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1960. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1961. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1962. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1963. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1964. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1965. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1966. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1967. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1968. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1969. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1970. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1971. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1972. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1973. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1974. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1975. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1976. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1977. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1978. };
  1979. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1980. /**
  1981. * Determine if the device really is AGP or not.
  1982. *
  1983. * All Intel graphics chipsets are treated as AGP, even if they are really
  1984. * PCI-e.
  1985. *
  1986. * \param dev The device to be tested.
  1987. *
  1988. * \returns
  1989. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1990. */
  1991. int i915_driver_device_is_agp(struct drm_device * dev)
  1992. {
  1993. return 1;
  1994. }