sky2.c 134 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ip.h>
  35. #include <linux/slab.h>
  36. #include <net/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/in.h>
  39. #include <linux/delay.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/debugfs.h>
  44. #include <linux/mii.h>
  45. #include <asm/irq.h>
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.29"
  49. /*
  50. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  51. * that are organized into three (receive, transmit, status) different rings
  52. * similar to Tigon3.
  53. */
  54. #define RX_LE_SIZE 1024
  55. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  56. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  57. #define RX_DEF_PENDING RX_MAX_PENDING
  58. /* This is the worst case number of transmit list elements for a single skb:
  59. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  60. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  61. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  62. #define TX_MAX_PENDING 1024
  63. #define TX_DEF_PENDING 127
  64. #define TX_WATCHDOG (5 * HZ)
  65. #define NAPI_WEIGHT 64
  66. #define PHY_RETRIES 1000
  67. #define SKY2_EEPROM_MAGIC 0x9955aabb
  68. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  69. static const u32 default_msg =
  70. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  71. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  72. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  73. static int debug = -1; /* defaults above */
  74. module_param(debug, int, 0);
  75. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  76. static int copybreak __read_mostly = 128;
  77. module_param(copybreak, int, 0);
  78. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  79. static int disable_msi = 0;
  80. module_param(disable_msi, int, 0);
  81. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  82. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  83. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  84. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  86. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  124. { 0 }
  125. };
  126. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  127. /* Avoid conditionals by using array */
  128. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  129. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  130. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  131. static void sky2_set_multicast(struct net_device *dev);
  132. static irqreturn_t sky2_intr(int irq, void *dev_id);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  209. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  210. reg = sky2_read32(hw, B2_GP_IO);
  211. reg |= GLB_GPIO_STAT_RACE_DIS;
  212. sky2_write32(hw, B2_GP_IO, reg);
  213. sky2_read32(hw, B2_GP_IO);
  214. }
  215. /* Turn on "driver loaded" LED */
  216. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  217. }
  218. static void sky2_power_aux(struct sky2_hw *hw)
  219. {
  220. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  221. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  222. else
  223. /* enable bits are inverted */
  224. sky2_write8(hw, B2_Y2_CLK_GATE,
  225. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  226. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  227. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  228. /* switch power to VAUX if supported and PME from D3cold */
  229. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  230. pci_pme_capable(hw->pdev, PCI_D3cold))
  231. sky2_write8(hw, B0_POWER_CTRL,
  232. (PC_VAUX_ENA | PC_VCC_ENA |
  233. PC_VAUX_ON | PC_VCC_OFF));
  234. /* turn off "driver loaded LED" */
  235. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  236. }
  237. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  238. {
  239. u16 reg;
  240. /* disable all GMAC IRQ's */
  241. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  243. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  246. reg = gma_read16(hw, port, GM_RX_CTRL);
  247. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  248. gma_write16(hw, port, GM_RX_CTRL, reg);
  249. }
  250. /* flow control to advertise bits */
  251. static const u16 copper_fc_adv[] = {
  252. [FC_NONE] = 0,
  253. [FC_TX] = PHY_M_AN_ASP,
  254. [FC_RX] = PHY_M_AN_PC,
  255. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  256. };
  257. /* flow control to advertise bits when using 1000BaseX */
  258. static const u16 fiber_fc_adv[] = {
  259. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  260. [FC_TX] = PHY_M_P_ASYM_MD_X,
  261. [FC_RX] = PHY_M_P_SYM_MD_X,
  262. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  263. };
  264. /* flow control to GMA disable bits */
  265. static const u16 gm_fc_disable[] = {
  266. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  267. [FC_TX] = GM_GPCR_FC_RX_DIS,
  268. [FC_RX] = GM_GPCR_FC_TX_DIS,
  269. [FC_BOTH] = 0,
  270. };
  271. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  272. {
  273. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  274. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  275. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  276. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  277. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  278. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  279. PHY_M_EC_MAC_S_MSK);
  280. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  281. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  282. if (hw->chip_id == CHIP_ID_YUKON_EC)
  283. /* set downshift counter to 3x and enable downshift */
  284. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  285. else
  286. /* set master & slave downshift counter to 1x */
  287. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  288. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  289. }
  290. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  291. if (sky2_is_copper(hw)) {
  292. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  293. /* enable automatic crossover */
  294. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  295. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  296. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  297. u16 spec;
  298. /* Enable Class A driver for FE+ A0 */
  299. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  300. spec |= PHY_M_FESC_SEL_CL_A;
  301. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  302. }
  303. } else {
  304. if (hw->chip_id >= CHIP_ID_YUKON_OPT) {
  305. u16 ctrl2 = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL_2);
  306. /* enable PHY Reverse Auto-Negotiation */
  307. ctrl2 |= 1u << 13;
  308. /* Write PHY changes (SW-reset must follow) */
  309. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL_2, ctrl2);
  310. }
  311. /* disable energy detect */
  312. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  313. /* enable automatic crossover */
  314. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  315. /* downshift on PHY 88E1112 and 88E1149 is changed */
  316. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  317. (hw->flags & SKY2_HW_NEWER_PHY)) {
  318. /* set downshift counter to 3x and enable downshift */
  319. ctrl &= ~PHY_M_PC_DSC_MSK;
  320. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  321. }
  322. }
  323. } else {
  324. /* workaround for deviation #4.88 (CRC errors) */
  325. /* disable Automatic Crossover */
  326. ctrl &= ~PHY_M_PC_MDIX_MSK;
  327. }
  328. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  329. /* special setup for PHY 88E1112 Fiber */
  330. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  331. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  332. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  333. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  334. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  335. ctrl &= ~PHY_M_MAC_MD_MSK;
  336. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  337. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  338. if (hw->pmd_type == 'P') {
  339. /* select page 1 to access Fiber registers */
  340. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  341. /* for SFP-module set SIGDET polarity to low */
  342. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  343. ctrl |= PHY_M_FIB_SIGD_POL;
  344. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  345. }
  346. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  347. }
  348. ctrl = PHY_CT_RESET;
  349. ct1000 = 0;
  350. adv = PHY_AN_CSMA;
  351. reg = 0;
  352. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  353. if (sky2_is_copper(hw)) {
  354. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  355. ct1000 |= PHY_M_1000C_AFD;
  356. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  357. ct1000 |= PHY_M_1000C_AHD;
  358. if (sky2->advertising & ADVERTISED_100baseT_Full)
  359. adv |= PHY_M_AN_100_FD;
  360. if (sky2->advertising & ADVERTISED_100baseT_Half)
  361. adv |= PHY_M_AN_100_HD;
  362. if (sky2->advertising & ADVERTISED_10baseT_Full)
  363. adv |= PHY_M_AN_10_FD;
  364. if (sky2->advertising & ADVERTISED_10baseT_Half)
  365. adv |= PHY_M_AN_10_HD;
  366. } else { /* special defines for FIBER (88E1040S only) */
  367. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  368. adv |= PHY_M_AN_1000X_AFD;
  369. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  370. adv |= PHY_M_AN_1000X_AHD;
  371. }
  372. /* Restart Auto-negotiation */
  373. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  374. } else {
  375. /* forced speed/duplex settings */
  376. ct1000 = PHY_M_1000C_MSE;
  377. /* Disable auto update for duplex flow control and duplex */
  378. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  379. switch (sky2->speed) {
  380. case SPEED_1000:
  381. ctrl |= PHY_CT_SP1000;
  382. reg |= GM_GPCR_SPEED_1000;
  383. break;
  384. case SPEED_100:
  385. ctrl |= PHY_CT_SP100;
  386. reg |= GM_GPCR_SPEED_100;
  387. break;
  388. }
  389. if (sky2->duplex == DUPLEX_FULL) {
  390. reg |= GM_GPCR_DUP_FULL;
  391. ctrl |= PHY_CT_DUP_MD;
  392. } else if (sky2->speed < SPEED_1000)
  393. sky2->flow_mode = FC_NONE;
  394. }
  395. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  396. if (sky2_is_copper(hw))
  397. adv |= copper_fc_adv[sky2->flow_mode];
  398. else
  399. adv |= fiber_fc_adv[sky2->flow_mode];
  400. } else {
  401. reg |= GM_GPCR_AU_FCT_DIS;
  402. reg |= gm_fc_disable[sky2->flow_mode];
  403. /* Forward pause packets to GMAC? */
  404. if (sky2->flow_mode & FC_RX)
  405. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  406. else
  407. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  408. }
  409. gma_write16(hw, port, GM_GP_CTRL, reg);
  410. if (hw->flags & SKY2_HW_GIGABIT)
  411. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  412. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  413. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  414. /* Setup Phy LED's */
  415. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  416. ledover = 0;
  417. switch (hw->chip_id) {
  418. case CHIP_ID_YUKON_FE:
  419. /* on 88E3082 these bits are at 11..9 (shifted left) */
  420. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  421. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  422. /* delete ACT LED control bits */
  423. ctrl &= ~PHY_M_FELP_LED1_MSK;
  424. /* change ACT LED control to blink mode */
  425. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  426. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  427. break;
  428. case CHIP_ID_YUKON_FE_P:
  429. /* Enable Link Partner Next Page */
  430. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  431. ctrl |= PHY_M_PC_ENA_LIP_NP;
  432. /* disable Energy Detect and enable scrambler */
  433. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  434. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  435. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  436. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  437. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  438. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  439. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  440. break;
  441. case CHIP_ID_YUKON_XL:
  442. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  443. /* select page 3 to access LED control register */
  444. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  445. /* set LED Function Control register */
  446. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  447. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  448. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  449. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  450. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  451. /* set Polarity Control register */
  452. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  453. (PHY_M_POLC_LS1_P_MIX(4) |
  454. PHY_M_POLC_IS0_P_MIX(4) |
  455. PHY_M_POLC_LOS_CTRL(2) |
  456. PHY_M_POLC_INIT_CTRL(2) |
  457. PHY_M_POLC_STA1_CTRL(2) |
  458. PHY_M_POLC_STA0_CTRL(2)));
  459. /* restore page register */
  460. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  461. break;
  462. case CHIP_ID_YUKON_EC_U:
  463. case CHIP_ID_YUKON_EX:
  464. case CHIP_ID_YUKON_SUPR:
  465. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  466. /* select page 3 to access LED control register */
  467. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  468. /* set LED Function Control register */
  469. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  470. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  471. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  472. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  473. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  474. /* set Blink Rate in LED Timer Control Register */
  475. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  476. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  477. /* restore page register */
  478. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  479. break;
  480. default:
  481. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  482. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  483. /* turn off the Rx LED (LED_RX) */
  484. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  485. }
  486. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  487. /* apply fixes in PHY AFE */
  488. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  489. /* increase differential signal amplitude in 10BASE-T */
  490. gm_phy_write(hw, port, 0x18, 0xaa99);
  491. gm_phy_write(hw, port, 0x17, 0x2011);
  492. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  493. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  494. gm_phy_write(hw, port, 0x18, 0xa204);
  495. gm_phy_write(hw, port, 0x17, 0x2002);
  496. }
  497. /* set page register to 0 */
  498. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  499. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  500. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  501. /* apply workaround for integrated resistors calibration */
  502. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  503. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  504. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  505. /* apply fixes in PHY AFE */
  506. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  507. /* apply RDAC termination workaround */
  508. gm_phy_write(hw, port, 24, 0x2800);
  509. gm_phy_write(hw, port, 23, 0x2001);
  510. /* set page register back to 0 */
  511. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  512. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  513. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  514. /* no effect on Yukon-XL */
  515. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  516. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  517. sky2->speed == SPEED_100) {
  518. /* turn on 100 Mbps LED (LED_LINK100) */
  519. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  520. }
  521. if (ledover)
  522. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  523. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  524. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  525. int i;
  526. /* This a phy register setup workaround copied from vendor driver. */
  527. static const struct {
  528. u16 reg, val;
  529. } eee_afe[] = {
  530. { 0x156, 0x58ce },
  531. { 0x153, 0x99eb },
  532. { 0x141, 0x8064 },
  533. /* { 0x155, 0x130b },*/
  534. { 0x000, 0x0000 },
  535. { 0x151, 0x8433 },
  536. { 0x14b, 0x8c44 },
  537. { 0x14c, 0x0f90 },
  538. { 0x14f, 0x39aa },
  539. /* { 0x154, 0x2f39 },*/
  540. { 0x14d, 0xba33 },
  541. { 0x144, 0x0048 },
  542. { 0x152, 0x2010 },
  543. /* { 0x158, 0x1223 },*/
  544. { 0x140, 0x4444 },
  545. { 0x154, 0x2f3b },
  546. { 0x158, 0xb203 },
  547. { 0x157, 0x2029 },
  548. };
  549. /* Start Workaround for OptimaEEE Rev.Z0 */
  550. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  551. gm_phy_write(hw, port, 1, 0x4099);
  552. gm_phy_write(hw, port, 3, 0x1120);
  553. gm_phy_write(hw, port, 11, 0x113c);
  554. gm_phy_write(hw, port, 14, 0x8100);
  555. gm_phy_write(hw, port, 15, 0x112a);
  556. gm_phy_write(hw, port, 17, 0x1008);
  557. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  558. gm_phy_write(hw, port, 1, 0x20b0);
  559. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  560. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  561. /* apply AFE settings */
  562. gm_phy_write(hw, port, 17, eee_afe[i].val);
  563. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  564. }
  565. /* End Workaround for OptimaEEE */
  566. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  567. /* Enable 10Base-Te (EEE) */
  568. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  569. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  570. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  571. reg | PHY_M_10B_TE_ENABLE);
  572. }
  573. }
  574. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  575. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  576. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  577. else
  578. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  579. }
  580. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  581. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  582. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  583. {
  584. u32 reg1;
  585. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  586. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  587. reg1 &= ~phy_power[port];
  588. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  589. reg1 |= coma_mode[port];
  590. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  591. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  592. sky2_pci_read32(hw, PCI_DEV_REG1);
  593. if (hw->chip_id == CHIP_ID_YUKON_FE)
  594. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  595. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  596. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  597. }
  598. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  599. {
  600. u32 reg1;
  601. u16 ctrl;
  602. /* release GPHY Control reset */
  603. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  604. /* release GMAC reset */
  605. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  606. if (hw->flags & SKY2_HW_NEWER_PHY) {
  607. /* select page 2 to access MAC control register */
  608. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  609. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  610. /* allow GMII Power Down */
  611. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  612. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  613. /* set page register back to 0 */
  614. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  615. }
  616. /* setup General Purpose Control Register */
  617. gma_write16(hw, port, GM_GP_CTRL,
  618. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  619. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  620. GM_GPCR_AU_SPD_DIS);
  621. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  622. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  623. /* select page 2 to access MAC control register */
  624. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  625. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  626. /* enable Power Down */
  627. ctrl |= PHY_M_PC_POW_D_ENA;
  628. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  629. /* set page register back to 0 */
  630. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  631. }
  632. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  633. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  634. }
  635. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  636. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  637. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  638. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  639. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  640. }
  641. /* configure IPG according to used link speed */
  642. static void sky2_set_ipg(struct sky2_port *sky2)
  643. {
  644. u16 reg;
  645. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  646. reg &= ~GM_SMOD_IPG_MSK;
  647. if (sky2->speed > SPEED_100)
  648. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  649. else
  650. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  651. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  652. }
  653. /* Enable Rx/Tx */
  654. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  655. {
  656. struct sky2_hw *hw = sky2->hw;
  657. unsigned port = sky2->port;
  658. u16 reg;
  659. reg = gma_read16(hw, port, GM_GP_CTRL);
  660. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  661. gma_write16(hw, port, GM_GP_CTRL, reg);
  662. }
  663. /* Force a renegotiation */
  664. static void sky2_phy_reinit(struct sky2_port *sky2)
  665. {
  666. spin_lock_bh(&sky2->phy_lock);
  667. sky2_phy_init(sky2->hw, sky2->port);
  668. sky2_enable_rx_tx(sky2);
  669. spin_unlock_bh(&sky2->phy_lock);
  670. }
  671. /* Put device in state to listen for Wake On Lan */
  672. static void sky2_wol_init(struct sky2_port *sky2)
  673. {
  674. struct sky2_hw *hw = sky2->hw;
  675. unsigned port = sky2->port;
  676. enum flow_control save_mode;
  677. u16 ctrl;
  678. /* Bring hardware out of reset */
  679. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  680. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  681. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  682. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  683. /* Force to 10/100
  684. * sky2_reset will re-enable on resume
  685. */
  686. save_mode = sky2->flow_mode;
  687. ctrl = sky2->advertising;
  688. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  689. sky2->flow_mode = FC_NONE;
  690. spin_lock_bh(&sky2->phy_lock);
  691. sky2_phy_power_up(hw, port);
  692. sky2_phy_init(hw, port);
  693. spin_unlock_bh(&sky2->phy_lock);
  694. sky2->flow_mode = save_mode;
  695. sky2->advertising = ctrl;
  696. /* Set GMAC to no flow control and auto update for speed/duplex */
  697. gma_write16(hw, port, GM_GP_CTRL,
  698. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  699. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  700. /* Set WOL address */
  701. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  702. sky2->netdev->dev_addr, ETH_ALEN);
  703. /* Turn on appropriate WOL control bits */
  704. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  705. ctrl = 0;
  706. if (sky2->wol & WAKE_PHY)
  707. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  708. else
  709. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  710. if (sky2->wol & WAKE_MAGIC)
  711. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  712. else
  713. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  714. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  715. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  716. /* Disable PiG firmware */
  717. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  718. /* block receiver */
  719. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  720. }
  721. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  722. {
  723. struct net_device *dev = hw->dev[port];
  724. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  725. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  726. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  727. /* Yukon-Extreme B0 and further Extreme devices */
  728. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  729. } else if (dev->mtu > ETH_DATA_LEN) {
  730. /* set Tx GMAC FIFO Almost Empty Threshold */
  731. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  732. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  733. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  734. } else
  735. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  736. }
  737. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  738. {
  739. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  740. u16 reg;
  741. u32 rx_reg;
  742. int i;
  743. const u8 *addr = hw->dev[port]->dev_addr;
  744. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  745. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  746. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  747. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  748. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  749. port == 1) {
  750. /* WA DEV_472 -- looks like crossed wires on port 2 */
  751. /* clear GMAC 1 Control reset */
  752. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  753. do {
  754. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  755. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  756. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  757. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  758. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  759. }
  760. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  761. /* Enable Transmit FIFO Underrun */
  762. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  763. spin_lock_bh(&sky2->phy_lock);
  764. sky2_phy_power_up(hw, port);
  765. sky2_phy_init(hw, port);
  766. spin_unlock_bh(&sky2->phy_lock);
  767. /* MIB clear */
  768. reg = gma_read16(hw, port, GM_PHY_ADDR);
  769. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  770. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  771. gma_read16(hw, port, i);
  772. gma_write16(hw, port, GM_PHY_ADDR, reg);
  773. /* transmit control */
  774. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  775. /* receive control reg: unicast + multicast + no FCS */
  776. gma_write16(hw, port, GM_RX_CTRL,
  777. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  778. /* transmit flow control */
  779. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  780. /* transmit parameter */
  781. gma_write16(hw, port, GM_TX_PARAM,
  782. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  783. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  784. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  785. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  786. /* serial mode register */
  787. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  788. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  789. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  790. reg |= GM_SMOD_JUMBO_ENA;
  791. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  792. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  793. reg |= GM_NEW_FLOW_CTRL;
  794. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  795. /* virtual address for data */
  796. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  797. /* physical address: used for pause frames */
  798. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  799. /* ignore counter overflows */
  800. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  801. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  802. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  803. /* Configure Rx MAC FIFO */
  804. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  805. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  806. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  807. hw->chip_id == CHIP_ID_YUKON_FE_P)
  808. rx_reg |= GMF_RX_OVER_ON;
  809. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  810. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  811. /* Hardware errata - clear flush mask */
  812. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  813. } else {
  814. /* Flush Rx MAC FIFO on any flow control or error */
  815. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  816. }
  817. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  818. reg = RX_GMF_FL_THR_DEF + 1;
  819. /* Another magic mystery workaround from sk98lin */
  820. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  821. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  822. reg = 0x178;
  823. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  824. /* Configure Tx MAC FIFO */
  825. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  826. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  827. /* On chips without ram buffer, pause is controlled by MAC level */
  828. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  829. /* Pause threshold is scaled by 8 in bytes */
  830. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  831. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  832. reg = 1568 / 8;
  833. else
  834. reg = 1024 / 8;
  835. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  836. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  837. sky2_set_tx_stfwd(hw, port);
  838. }
  839. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  840. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  841. /* disable dynamic watermark */
  842. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  843. reg &= ~TX_DYN_WM_ENA;
  844. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  845. }
  846. }
  847. /* Assign Ram Buffer allocation to queue */
  848. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  849. {
  850. u32 end;
  851. /* convert from K bytes to qwords used for hw register */
  852. start *= 1024/8;
  853. space *= 1024/8;
  854. end = start + space - 1;
  855. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  856. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  857. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  858. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  859. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  860. if (q == Q_R1 || q == Q_R2) {
  861. u32 tp = space - space/4;
  862. /* On receive queue's set the thresholds
  863. * give receiver priority when > 3/4 full
  864. * send pause when down to 2K
  865. */
  866. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  867. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  868. tp = space - 2048/8;
  869. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  870. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  871. } else {
  872. /* Enable store & forward on Tx queue's because
  873. * Tx FIFO is only 1K on Yukon
  874. */
  875. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  876. }
  877. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  878. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  879. }
  880. /* Setup Bus Memory Interface */
  881. static void sky2_qset(struct sky2_hw *hw, u16 q)
  882. {
  883. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  884. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  885. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  886. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  887. }
  888. /* Setup prefetch unit registers. This is the interface between
  889. * hardware and driver list elements
  890. */
  891. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  892. dma_addr_t addr, u32 last)
  893. {
  894. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  895. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  896. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  897. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  898. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  899. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  900. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  901. }
  902. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  903. {
  904. struct sky2_tx_le *le = sky2->tx_le + *slot;
  905. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  906. le->ctrl = 0;
  907. return le;
  908. }
  909. static void tx_init(struct sky2_port *sky2)
  910. {
  911. struct sky2_tx_le *le;
  912. sky2->tx_prod = sky2->tx_cons = 0;
  913. sky2->tx_tcpsum = 0;
  914. sky2->tx_last_mss = 0;
  915. le = get_tx_le(sky2, &sky2->tx_prod);
  916. le->addr = 0;
  917. le->opcode = OP_ADDR64 | HW_OWNER;
  918. sky2->tx_last_upper = 0;
  919. }
  920. /* Update chip's next pointer */
  921. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  922. {
  923. /* Make sure write' to descriptors are complete before we tell hardware */
  924. wmb();
  925. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  926. /* Synchronize I/O on since next processor may write to tail */
  927. mmiowb();
  928. }
  929. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  930. {
  931. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  932. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  933. le->ctrl = 0;
  934. return le;
  935. }
  936. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  937. {
  938. unsigned size;
  939. /* Space needed for frame data + headers rounded up */
  940. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  941. /* Stopping point for hardware truncation */
  942. return (size - 8) / sizeof(u32);
  943. }
  944. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  945. {
  946. struct rx_ring_info *re;
  947. unsigned size;
  948. /* Space needed for frame data + headers rounded up */
  949. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  950. sky2->rx_nfrags = size >> PAGE_SHIFT;
  951. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  952. /* Compute residue after pages */
  953. size -= sky2->rx_nfrags << PAGE_SHIFT;
  954. /* Optimize to handle small packets and headers */
  955. if (size < copybreak)
  956. size = copybreak;
  957. if (size < ETH_HLEN)
  958. size = ETH_HLEN;
  959. return size;
  960. }
  961. /* Build description to hardware for one receive segment */
  962. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  963. dma_addr_t map, unsigned len)
  964. {
  965. struct sky2_rx_le *le;
  966. if (sizeof(dma_addr_t) > sizeof(u32)) {
  967. le = sky2_next_rx(sky2);
  968. le->addr = cpu_to_le32(upper_32_bits(map));
  969. le->opcode = OP_ADDR64 | HW_OWNER;
  970. }
  971. le = sky2_next_rx(sky2);
  972. le->addr = cpu_to_le32(lower_32_bits(map));
  973. le->length = cpu_to_le16(len);
  974. le->opcode = op | HW_OWNER;
  975. }
  976. /* Build description to hardware for one possibly fragmented skb */
  977. static void sky2_rx_submit(struct sky2_port *sky2,
  978. const struct rx_ring_info *re)
  979. {
  980. int i;
  981. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  982. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  983. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  984. }
  985. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  986. unsigned size)
  987. {
  988. struct sk_buff *skb = re->skb;
  989. int i;
  990. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  991. if (pci_dma_mapping_error(pdev, re->data_addr))
  992. goto mapping_error;
  993. dma_unmap_len_set(re, data_size, size);
  994. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  995. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  996. re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
  997. skb_frag_size(frag),
  998. DMA_FROM_DEVICE);
  999. if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
  1000. goto map_page_error;
  1001. }
  1002. return 0;
  1003. map_page_error:
  1004. while (--i >= 0) {
  1005. pci_unmap_page(pdev, re->frag_addr[i],
  1006. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1007. PCI_DMA_FROMDEVICE);
  1008. }
  1009. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1010. PCI_DMA_FROMDEVICE);
  1011. mapping_error:
  1012. if (net_ratelimit())
  1013. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1014. skb->dev->name);
  1015. return -EIO;
  1016. }
  1017. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1018. {
  1019. struct sk_buff *skb = re->skb;
  1020. int i;
  1021. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  1022. PCI_DMA_FROMDEVICE);
  1023. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1024. pci_unmap_page(pdev, re->frag_addr[i],
  1025. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1026. PCI_DMA_FROMDEVICE);
  1027. }
  1028. /* Tell chip where to start receive checksum.
  1029. * Actually has two checksums, but set both same to avoid possible byte
  1030. * order problems.
  1031. */
  1032. static void rx_set_checksum(struct sky2_port *sky2)
  1033. {
  1034. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1035. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1036. le->ctrl = 0;
  1037. le->opcode = OP_TCPSTART | HW_OWNER;
  1038. sky2_write32(sky2->hw,
  1039. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1040. (sky2->netdev->features & NETIF_F_RXCSUM)
  1041. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1042. }
  1043. /* Enable/disable receive hash calculation (RSS) */
  1044. static void rx_set_rss(struct net_device *dev, u32 features)
  1045. {
  1046. struct sky2_port *sky2 = netdev_priv(dev);
  1047. struct sky2_hw *hw = sky2->hw;
  1048. int i, nkeys = 4;
  1049. /* Supports IPv6 and other modes */
  1050. if (hw->flags & SKY2_HW_NEW_LE) {
  1051. nkeys = 10;
  1052. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1053. }
  1054. /* Program RSS initial values */
  1055. if (features & NETIF_F_RXHASH) {
  1056. u32 key[nkeys];
  1057. get_random_bytes(key, nkeys * sizeof(u32));
  1058. for (i = 0; i < nkeys; i++)
  1059. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1060. key[i]);
  1061. /* Need to turn on (undocumented) flag to make hashing work */
  1062. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1063. RX_STFW_ENA);
  1064. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1065. BMU_ENA_RX_RSS_HASH);
  1066. } else
  1067. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1068. BMU_DIS_RX_RSS_HASH);
  1069. }
  1070. /*
  1071. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1072. * reach the end of packet and since we can't make sure that we have
  1073. * incoming data, we must reset the BMU while it is not doing a DMA
  1074. * transfer. Since it is possible that the RX path is still active,
  1075. * the RX RAM buffer will be stopped first, so any possible incoming
  1076. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1077. * BMU is polled until any DMA in progress is ended and only then it
  1078. * will be reset.
  1079. */
  1080. static void sky2_rx_stop(struct sky2_port *sky2)
  1081. {
  1082. struct sky2_hw *hw = sky2->hw;
  1083. unsigned rxq = rxqaddr[sky2->port];
  1084. int i;
  1085. /* disable the RAM Buffer receive queue */
  1086. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1087. for (i = 0; i < 0xffff; i++)
  1088. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1089. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1090. goto stopped;
  1091. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1092. stopped:
  1093. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1094. /* reset the Rx prefetch unit */
  1095. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1096. mmiowb();
  1097. }
  1098. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1099. static void sky2_rx_clean(struct sky2_port *sky2)
  1100. {
  1101. unsigned i;
  1102. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1103. for (i = 0; i < sky2->rx_pending; i++) {
  1104. struct rx_ring_info *re = sky2->rx_ring + i;
  1105. if (re->skb) {
  1106. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1107. kfree_skb(re->skb);
  1108. re->skb = NULL;
  1109. }
  1110. }
  1111. }
  1112. /* Basic MII support */
  1113. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1114. {
  1115. struct mii_ioctl_data *data = if_mii(ifr);
  1116. struct sky2_port *sky2 = netdev_priv(dev);
  1117. struct sky2_hw *hw = sky2->hw;
  1118. int err = -EOPNOTSUPP;
  1119. if (!netif_running(dev))
  1120. return -ENODEV; /* Phy still in reset */
  1121. switch (cmd) {
  1122. case SIOCGMIIPHY:
  1123. data->phy_id = PHY_ADDR_MARV;
  1124. /* fallthru */
  1125. case SIOCGMIIREG: {
  1126. u16 val = 0;
  1127. spin_lock_bh(&sky2->phy_lock);
  1128. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1129. spin_unlock_bh(&sky2->phy_lock);
  1130. data->val_out = val;
  1131. break;
  1132. }
  1133. case SIOCSMIIREG:
  1134. spin_lock_bh(&sky2->phy_lock);
  1135. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1136. data->val_in);
  1137. spin_unlock_bh(&sky2->phy_lock);
  1138. break;
  1139. }
  1140. return err;
  1141. }
  1142. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1143. static void sky2_vlan_mode(struct net_device *dev, u32 features)
  1144. {
  1145. struct sky2_port *sky2 = netdev_priv(dev);
  1146. struct sky2_hw *hw = sky2->hw;
  1147. u16 port = sky2->port;
  1148. if (features & NETIF_F_HW_VLAN_RX)
  1149. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1150. RX_VLAN_STRIP_ON);
  1151. else
  1152. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1153. RX_VLAN_STRIP_OFF);
  1154. if (features & NETIF_F_HW_VLAN_TX) {
  1155. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1156. TX_VLAN_TAG_ON);
  1157. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1158. } else {
  1159. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1160. TX_VLAN_TAG_OFF);
  1161. /* Can't do transmit offload of vlan without hw vlan */
  1162. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1163. }
  1164. }
  1165. /* Amount of required worst case padding in rx buffer */
  1166. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1167. {
  1168. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1169. }
  1170. /*
  1171. * Allocate an skb for receiving. If the MTU is large enough
  1172. * make the skb non-linear with a fragment list of pages.
  1173. */
  1174. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1175. {
  1176. struct sk_buff *skb;
  1177. int i;
  1178. skb = __netdev_alloc_skb(sky2->netdev,
  1179. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1180. gfp);
  1181. if (!skb)
  1182. goto nomem;
  1183. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1184. unsigned char *start;
  1185. /*
  1186. * Workaround for a bug in FIFO that cause hang
  1187. * if the FIFO if the receive buffer is not 64 byte aligned.
  1188. * The buffer returned from netdev_alloc_skb is
  1189. * aligned except if slab debugging is enabled.
  1190. */
  1191. start = PTR_ALIGN(skb->data, 8);
  1192. skb_reserve(skb, start - skb->data);
  1193. } else
  1194. skb_reserve(skb, NET_IP_ALIGN);
  1195. for (i = 0; i < sky2->rx_nfrags; i++) {
  1196. struct page *page = alloc_page(gfp);
  1197. if (!page)
  1198. goto free_partial;
  1199. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1200. }
  1201. return skb;
  1202. free_partial:
  1203. kfree_skb(skb);
  1204. nomem:
  1205. return NULL;
  1206. }
  1207. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1208. {
  1209. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1210. }
  1211. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1212. {
  1213. struct sky2_hw *hw = sky2->hw;
  1214. unsigned i;
  1215. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1216. /* Fill Rx ring */
  1217. for (i = 0; i < sky2->rx_pending; i++) {
  1218. struct rx_ring_info *re = sky2->rx_ring + i;
  1219. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1220. if (!re->skb)
  1221. return -ENOMEM;
  1222. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1223. dev_kfree_skb(re->skb);
  1224. re->skb = NULL;
  1225. return -ENOMEM;
  1226. }
  1227. }
  1228. return 0;
  1229. }
  1230. /*
  1231. * Setup receiver buffer pool.
  1232. * Normal case this ends up creating one list element for skb
  1233. * in the receive ring. Worst case if using large MTU and each
  1234. * allocation falls on a different 64 bit region, that results
  1235. * in 6 list elements per ring entry.
  1236. * One element is used for checksum enable/disable, and one
  1237. * extra to avoid wrap.
  1238. */
  1239. static void sky2_rx_start(struct sky2_port *sky2)
  1240. {
  1241. struct sky2_hw *hw = sky2->hw;
  1242. struct rx_ring_info *re;
  1243. unsigned rxq = rxqaddr[sky2->port];
  1244. unsigned i, thresh;
  1245. sky2->rx_put = sky2->rx_next = 0;
  1246. sky2_qset(hw, rxq);
  1247. /* On PCI express lowering the watermark gives better performance */
  1248. if (pci_is_pcie(hw->pdev))
  1249. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1250. /* These chips have no ram buffer?
  1251. * MAC Rx RAM Read is controlled by hardware */
  1252. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1253. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1254. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1255. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1256. if (!(hw->flags & SKY2_HW_NEW_LE))
  1257. rx_set_checksum(sky2);
  1258. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1259. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1260. /* submit Rx ring */
  1261. for (i = 0; i < sky2->rx_pending; i++) {
  1262. re = sky2->rx_ring + i;
  1263. sky2_rx_submit(sky2, re);
  1264. }
  1265. /*
  1266. * The receiver hangs if it receives frames larger than the
  1267. * packet buffer. As a workaround, truncate oversize frames, but
  1268. * the register is limited to 9 bits, so if you do frames > 2052
  1269. * you better get the MTU right!
  1270. */
  1271. thresh = sky2_get_rx_threshold(sky2);
  1272. if (thresh > 0x1ff)
  1273. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1274. else {
  1275. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1276. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1277. }
  1278. /* Tell chip about available buffers */
  1279. sky2_rx_update(sky2, rxq);
  1280. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1281. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1282. /*
  1283. * Disable flushing of non ASF packets;
  1284. * must be done after initializing the BMUs;
  1285. * drivers without ASF support should do this too, otherwise
  1286. * it may happen that they cannot run on ASF devices;
  1287. * remember that the MAC FIFO isn't reset during initialization.
  1288. */
  1289. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1290. }
  1291. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1292. /* Enable RX Home Address & Routing Header checksum fix */
  1293. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1294. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1295. /* Enable TX Home Address & Routing Header checksum fix */
  1296. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1297. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1298. }
  1299. }
  1300. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1301. {
  1302. struct sky2_hw *hw = sky2->hw;
  1303. /* must be power of 2 */
  1304. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1305. sky2->tx_ring_size *
  1306. sizeof(struct sky2_tx_le),
  1307. &sky2->tx_le_map);
  1308. if (!sky2->tx_le)
  1309. goto nomem;
  1310. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1311. GFP_KERNEL);
  1312. if (!sky2->tx_ring)
  1313. goto nomem;
  1314. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1315. &sky2->rx_le_map);
  1316. if (!sky2->rx_le)
  1317. goto nomem;
  1318. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1319. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1320. GFP_KERNEL);
  1321. if (!sky2->rx_ring)
  1322. goto nomem;
  1323. return sky2_alloc_rx_skbs(sky2);
  1324. nomem:
  1325. return -ENOMEM;
  1326. }
  1327. static void sky2_free_buffers(struct sky2_port *sky2)
  1328. {
  1329. struct sky2_hw *hw = sky2->hw;
  1330. sky2_rx_clean(sky2);
  1331. if (sky2->rx_le) {
  1332. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1333. sky2->rx_le, sky2->rx_le_map);
  1334. sky2->rx_le = NULL;
  1335. }
  1336. if (sky2->tx_le) {
  1337. pci_free_consistent(hw->pdev,
  1338. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1339. sky2->tx_le, sky2->tx_le_map);
  1340. sky2->tx_le = NULL;
  1341. }
  1342. kfree(sky2->tx_ring);
  1343. kfree(sky2->rx_ring);
  1344. sky2->tx_ring = NULL;
  1345. sky2->rx_ring = NULL;
  1346. }
  1347. static void sky2_hw_up(struct sky2_port *sky2)
  1348. {
  1349. struct sky2_hw *hw = sky2->hw;
  1350. unsigned port = sky2->port;
  1351. u32 ramsize;
  1352. int cap;
  1353. struct net_device *otherdev = hw->dev[sky2->port^1];
  1354. tx_init(sky2);
  1355. /*
  1356. * On dual port PCI-X card, there is an problem where status
  1357. * can be received out of order due to split transactions
  1358. */
  1359. if (otherdev && netif_running(otherdev) &&
  1360. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1361. u16 cmd;
  1362. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1363. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1364. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1365. }
  1366. sky2_mac_init(hw, port);
  1367. /* Register is number of 4K blocks on internal RAM buffer. */
  1368. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1369. if (ramsize > 0) {
  1370. u32 rxspace;
  1371. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1372. if (ramsize < 16)
  1373. rxspace = ramsize / 2;
  1374. else
  1375. rxspace = 8 + (2*(ramsize - 16))/3;
  1376. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1377. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1378. /* Make sure SyncQ is disabled */
  1379. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1380. RB_RST_SET);
  1381. }
  1382. sky2_qset(hw, txqaddr[port]);
  1383. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1384. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1385. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1386. /* Set almost empty threshold */
  1387. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1388. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1389. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1390. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1391. sky2->tx_ring_size - 1);
  1392. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1393. netdev_update_features(sky2->netdev);
  1394. sky2_rx_start(sky2);
  1395. }
  1396. /* Setup device IRQ and enable napi to process */
  1397. static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
  1398. {
  1399. struct pci_dev *pdev = hw->pdev;
  1400. int err;
  1401. err = request_irq(pdev->irq, sky2_intr,
  1402. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  1403. name, hw);
  1404. if (err)
  1405. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  1406. else {
  1407. napi_enable(&hw->napi);
  1408. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  1409. sky2_read32(hw, B0_IMSK);
  1410. }
  1411. return err;
  1412. }
  1413. /* Bring up network interface. */
  1414. static int sky2_up(struct net_device *dev)
  1415. {
  1416. struct sky2_port *sky2 = netdev_priv(dev);
  1417. struct sky2_hw *hw = sky2->hw;
  1418. unsigned port = sky2->port;
  1419. u32 imask;
  1420. int err;
  1421. netif_carrier_off(dev);
  1422. err = sky2_alloc_buffers(sky2);
  1423. if (err)
  1424. goto err_out;
  1425. /* With single port, IRQ is setup when device is brought up */
  1426. if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
  1427. goto err_out;
  1428. sky2_hw_up(sky2);
  1429. /* Enable interrupts from phy/mac for port */
  1430. imask = sky2_read32(hw, B0_IMSK);
  1431. imask |= portirq_msk[port];
  1432. sky2_write32(hw, B0_IMSK, imask);
  1433. sky2_read32(hw, B0_IMSK);
  1434. netif_info(sky2, ifup, dev, "enabling interface\n");
  1435. return 0;
  1436. err_out:
  1437. sky2_free_buffers(sky2);
  1438. return err;
  1439. }
  1440. /* Modular subtraction in ring */
  1441. static inline int tx_inuse(const struct sky2_port *sky2)
  1442. {
  1443. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1444. }
  1445. /* Number of list elements available for next tx */
  1446. static inline int tx_avail(const struct sky2_port *sky2)
  1447. {
  1448. return sky2->tx_pending - tx_inuse(sky2);
  1449. }
  1450. /* Estimate of number of transmit list elements required */
  1451. static unsigned tx_le_req(const struct sk_buff *skb)
  1452. {
  1453. unsigned count;
  1454. count = (skb_shinfo(skb)->nr_frags + 1)
  1455. * (sizeof(dma_addr_t) / sizeof(u32));
  1456. if (skb_is_gso(skb))
  1457. ++count;
  1458. else if (sizeof(dma_addr_t) == sizeof(u32))
  1459. ++count; /* possible vlan */
  1460. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1461. ++count;
  1462. return count;
  1463. }
  1464. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1465. {
  1466. if (re->flags & TX_MAP_SINGLE)
  1467. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1468. dma_unmap_len(re, maplen),
  1469. PCI_DMA_TODEVICE);
  1470. else if (re->flags & TX_MAP_PAGE)
  1471. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1472. dma_unmap_len(re, maplen),
  1473. PCI_DMA_TODEVICE);
  1474. re->flags = 0;
  1475. }
  1476. /*
  1477. * Put one packet in ring for transmit.
  1478. * A single packet can generate multiple list elements, and
  1479. * the number of ring elements will probably be less than the number
  1480. * of list elements used.
  1481. */
  1482. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1483. struct net_device *dev)
  1484. {
  1485. struct sky2_port *sky2 = netdev_priv(dev);
  1486. struct sky2_hw *hw = sky2->hw;
  1487. struct sky2_tx_le *le = NULL;
  1488. struct tx_ring_info *re;
  1489. unsigned i, len;
  1490. dma_addr_t mapping;
  1491. u32 upper;
  1492. u16 slot;
  1493. u16 mss;
  1494. u8 ctrl;
  1495. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1496. return NETDEV_TX_BUSY;
  1497. len = skb_headlen(skb);
  1498. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1499. if (pci_dma_mapping_error(hw->pdev, mapping))
  1500. goto mapping_error;
  1501. slot = sky2->tx_prod;
  1502. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1503. "tx queued, slot %u, len %d\n", slot, skb->len);
  1504. /* Send high bits if needed */
  1505. upper = upper_32_bits(mapping);
  1506. if (upper != sky2->tx_last_upper) {
  1507. le = get_tx_le(sky2, &slot);
  1508. le->addr = cpu_to_le32(upper);
  1509. sky2->tx_last_upper = upper;
  1510. le->opcode = OP_ADDR64 | HW_OWNER;
  1511. }
  1512. /* Check for TCP Segmentation Offload */
  1513. mss = skb_shinfo(skb)->gso_size;
  1514. if (mss != 0) {
  1515. if (!(hw->flags & SKY2_HW_NEW_LE))
  1516. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1517. if (mss != sky2->tx_last_mss) {
  1518. le = get_tx_le(sky2, &slot);
  1519. le->addr = cpu_to_le32(mss);
  1520. if (hw->flags & SKY2_HW_NEW_LE)
  1521. le->opcode = OP_MSS | HW_OWNER;
  1522. else
  1523. le->opcode = OP_LRGLEN | HW_OWNER;
  1524. sky2->tx_last_mss = mss;
  1525. }
  1526. }
  1527. ctrl = 0;
  1528. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1529. if (vlan_tx_tag_present(skb)) {
  1530. if (!le) {
  1531. le = get_tx_le(sky2, &slot);
  1532. le->addr = 0;
  1533. le->opcode = OP_VLAN|HW_OWNER;
  1534. } else
  1535. le->opcode |= OP_VLAN;
  1536. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1537. ctrl |= INS_VLAN;
  1538. }
  1539. /* Handle TCP checksum offload */
  1540. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1541. /* On Yukon EX (some versions) encoding change. */
  1542. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1543. ctrl |= CALSUM; /* auto checksum */
  1544. else {
  1545. const unsigned offset = skb_transport_offset(skb);
  1546. u32 tcpsum;
  1547. tcpsum = offset << 16; /* sum start */
  1548. tcpsum |= offset + skb->csum_offset; /* sum write */
  1549. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1550. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1551. ctrl |= UDPTCP;
  1552. if (tcpsum != sky2->tx_tcpsum) {
  1553. sky2->tx_tcpsum = tcpsum;
  1554. le = get_tx_le(sky2, &slot);
  1555. le->addr = cpu_to_le32(tcpsum);
  1556. le->length = 0; /* initial checksum value */
  1557. le->ctrl = 1; /* one packet */
  1558. le->opcode = OP_TCPLISW | HW_OWNER;
  1559. }
  1560. }
  1561. }
  1562. re = sky2->tx_ring + slot;
  1563. re->flags = TX_MAP_SINGLE;
  1564. dma_unmap_addr_set(re, mapaddr, mapping);
  1565. dma_unmap_len_set(re, maplen, len);
  1566. le = get_tx_le(sky2, &slot);
  1567. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1568. le->length = cpu_to_le16(len);
  1569. le->ctrl = ctrl;
  1570. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1571. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1572. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1573. mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  1574. skb_frag_size(frag), DMA_TO_DEVICE);
  1575. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1576. goto mapping_unwind;
  1577. upper = upper_32_bits(mapping);
  1578. if (upper != sky2->tx_last_upper) {
  1579. le = get_tx_le(sky2, &slot);
  1580. le->addr = cpu_to_le32(upper);
  1581. sky2->tx_last_upper = upper;
  1582. le->opcode = OP_ADDR64 | HW_OWNER;
  1583. }
  1584. re = sky2->tx_ring + slot;
  1585. re->flags = TX_MAP_PAGE;
  1586. dma_unmap_addr_set(re, mapaddr, mapping);
  1587. dma_unmap_len_set(re, maplen, skb_frag_size(frag));
  1588. le = get_tx_le(sky2, &slot);
  1589. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1590. le->length = cpu_to_le16(skb_frag_size(frag));
  1591. le->ctrl = ctrl;
  1592. le->opcode = OP_BUFFER | HW_OWNER;
  1593. }
  1594. re->skb = skb;
  1595. le->ctrl |= EOP;
  1596. sky2->tx_prod = slot;
  1597. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1598. netif_stop_queue(dev);
  1599. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1600. return NETDEV_TX_OK;
  1601. mapping_unwind:
  1602. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1603. re = sky2->tx_ring + i;
  1604. sky2_tx_unmap(hw->pdev, re);
  1605. }
  1606. mapping_error:
  1607. if (net_ratelimit())
  1608. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1609. dev_kfree_skb(skb);
  1610. return NETDEV_TX_OK;
  1611. }
  1612. /*
  1613. * Free ring elements from starting at tx_cons until "done"
  1614. *
  1615. * NB:
  1616. * 1. The hardware will tell us about partial completion of multi-part
  1617. * buffers so make sure not to free skb to early.
  1618. * 2. This may run in parallel start_xmit because the it only
  1619. * looks at the tail of the queue of FIFO (tx_cons), not
  1620. * the head (tx_prod)
  1621. */
  1622. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1623. {
  1624. struct net_device *dev = sky2->netdev;
  1625. unsigned idx;
  1626. BUG_ON(done >= sky2->tx_ring_size);
  1627. for (idx = sky2->tx_cons; idx != done;
  1628. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1629. struct tx_ring_info *re = sky2->tx_ring + idx;
  1630. struct sk_buff *skb = re->skb;
  1631. sky2_tx_unmap(sky2->hw->pdev, re);
  1632. if (skb) {
  1633. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1634. "tx done %u\n", idx);
  1635. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1636. ++sky2->tx_stats.packets;
  1637. sky2->tx_stats.bytes += skb->len;
  1638. u64_stats_update_end(&sky2->tx_stats.syncp);
  1639. re->skb = NULL;
  1640. dev_kfree_skb_any(skb);
  1641. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1642. }
  1643. }
  1644. sky2->tx_cons = idx;
  1645. smp_mb();
  1646. }
  1647. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1648. {
  1649. /* Disable Force Sync bit and Enable Alloc bit */
  1650. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1651. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1652. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1653. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1654. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1655. /* Reset the PCI FIFO of the async Tx queue */
  1656. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1657. BMU_RST_SET | BMU_FIFO_RST);
  1658. /* Reset the Tx prefetch units */
  1659. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1660. PREF_UNIT_RST_SET);
  1661. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1662. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1663. }
  1664. static void sky2_hw_down(struct sky2_port *sky2)
  1665. {
  1666. struct sky2_hw *hw = sky2->hw;
  1667. unsigned port = sky2->port;
  1668. u16 ctrl;
  1669. /* Force flow control off */
  1670. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1671. /* Stop transmitter */
  1672. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1673. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1674. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1675. RB_RST_SET | RB_DIS_OP_MD);
  1676. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1677. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1678. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1679. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1680. /* Workaround shared GMAC reset */
  1681. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1682. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1683. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1684. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1685. /* Force any delayed status interrrupt and NAPI */
  1686. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1687. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1688. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1689. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1690. sky2_rx_stop(sky2);
  1691. spin_lock_bh(&sky2->phy_lock);
  1692. sky2_phy_power_down(hw, port);
  1693. spin_unlock_bh(&sky2->phy_lock);
  1694. sky2_tx_reset(hw, port);
  1695. /* Free any pending frames stuck in HW queue */
  1696. sky2_tx_complete(sky2, sky2->tx_prod);
  1697. }
  1698. /* Network shutdown */
  1699. static int sky2_down(struct net_device *dev)
  1700. {
  1701. struct sky2_port *sky2 = netdev_priv(dev);
  1702. struct sky2_hw *hw = sky2->hw;
  1703. /* Never really got started! */
  1704. if (!sky2->tx_le)
  1705. return 0;
  1706. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1707. /* Disable port IRQ */
  1708. sky2_write32(hw, B0_IMSK,
  1709. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1710. sky2_read32(hw, B0_IMSK);
  1711. if (hw->ports == 1) {
  1712. napi_disable(&hw->napi);
  1713. free_irq(hw->pdev->irq, hw);
  1714. } else {
  1715. synchronize_irq(hw->pdev->irq);
  1716. napi_synchronize(&hw->napi);
  1717. }
  1718. sky2_hw_down(sky2);
  1719. sky2_free_buffers(sky2);
  1720. return 0;
  1721. }
  1722. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1723. {
  1724. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1725. return SPEED_1000;
  1726. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1727. if (aux & PHY_M_PS_SPEED_100)
  1728. return SPEED_100;
  1729. else
  1730. return SPEED_10;
  1731. }
  1732. switch (aux & PHY_M_PS_SPEED_MSK) {
  1733. case PHY_M_PS_SPEED_1000:
  1734. return SPEED_1000;
  1735. case PHY_M_PS_SPEED_100:
  1736. return SPEED_100;
  1737. default:
  1738. return SPEED_10;
  1739. }
  1740. }
  1741. static void sky2_link_up(struct sky2_port *sky2)
  1742. {
  1743. struct sky2_hw *hw = sky2->hw;
  1744. unsigned port = sky2->port;
  1745. static const char *fc_name[] = {
  1746. [FC_NONE] = "none",
  1747. [FC_TX] = "tx",
  1748. [FC_RX] = "rx",
  1749. [FC_BOTH] = "both",
  1750. };
  1751. sky2_set_ipg(sky2);
  1752. sky2_enable_rx_tx(sky2);
  1753. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1754. netif_carrier_on(sky2->netdev);
  1755. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1756. /* Turn on link LED */
  1757. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1758. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1759. netif_info(sky2, link, sky2->netdev,
  1760. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1761. sky2->speed,
  1762. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1763. fc_name[sky2->flow_status]);
  1764. }
  1765. static void sky2_link_down(struct sky2_port *sky2)
  1766. {
  1767. struct sky2_hw *hw = sky2->hw;
  1768. unsigned port = sky2->port;
  1769. u16 reg;
  1770. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1771. reg = gma_read16(hw, port, GM_GP_CTRL);
  1772. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1773. gma_write16(hw, port, GM_GP_CTRL, reg);
  1774. netif_carrier_off(sky2->netdev);
  1775. /* Turn off link LED */
  1776. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1777. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1778. sky2_phy_init(hw, port);
  1779. }
  1780. static enum flow_control sky2_flow(int rx, int tx)
  1781. {
  1782. if (rx)
  1783. return tx ? FC_BOTH : FC_RX;
  1784. else
  1785. return tx ? FC_TX : FC_NONE;
  1786. }
  1787. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1788. {
  1789. struct sky2_hw *hw = sky2->hw;
  1790. unsigned port = sky2->port;
  1791. u16 advert, lpa;
  1792. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1793. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1794. if (lpa & PHY_M_AN_RF) {
  1795. netdev_err(sky2->netdev, "remote fault\n");
  1796. return -1;
  1797. }
  1798. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1799. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1800. return -1;
  1801. }
  1802. sky2->speed = sky2_phy_speed(hw, aux);
  1803. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1804. /* Since the pause result bits seem to in different positions on
  1805. * different chips. look at registers.
  1806. */
  1807. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1808. /* Shift for bits in fiber PHY */
  1809. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1810. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1811. if (advert & ADVERTISE_1000XPAUSE)
  1812. advert |= ADVERTISE_PAUSE_CAP;
  1813. if (advert & ADVERTISE_1000XPSE_ASYM)
  1814. advert |= ADVERTISE_PAUSE_ASYM;
  1815. if (lpa & LPA_1000XPAUSE)
  1816. lpa |= LPA_PAUSE_CAP;
  1817. if (lpa & LPA_1000XPAUSE_ASYM)
  1818. lpa |= LPA_PAUSE_ASYM;
  1819. }
  1820. sky2->flow_status = FC_NONE;
  1821. if (advert & ADVERTISE_PAUSE_CAP) {
  1822. if (lpa & LPA_PAUSE_CAP)
  1823. sky2->flow_status = FC_BOTH;
  1824. else if (advert & ADVERTISE_PAUSE_ASYM)
  1825. sky2->flow_status = FC_RX;
  1826. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1827. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1828. sky2->flow_status = FC_TX;
  1829. }
  1830. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1831. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1832. sky2->flow_status = FC_NONE;
  1833. if (sky2->flow_status & FC_TX)
  1834. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1835. else
  1836. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1837. return 0;
  1838. }
  1839. /* Interrupt from PHY */
  1840. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1841. {
  1842. struct net_device *dev = hw->dev[port];
  1843. struct sky2_port *sky2 = netdev_priv(dev);
  1844. u16 istatus, phystat;
  1845. if (!netif_running(dev))
  1846. return;
  1847. spin_lock(&sky2->phy_lock);
  1848. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1849. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1850. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1851. istatus, phystat);
  1852. if (istatus & PHY_M_IS_AN_COMPL) {
  1853. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1854. !netif_carrier_ok(dev))
  1855. sky2_link_up(sky2);
  1856. goto out;
  1857. }
  1858. if (istatus & PHY_M_IS_LSP_CHANGE)
  1859. sky2->speed = sky2_phy_speed(hw, phystat);
  1860. if (istatus & PHY_M_IS_DUP_CHANGE)
  1861. sky2->duplex =
  1862. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1863. if (istatus & PHY_M_IS_LST_CHANGE) {
  1864. if (phystat & PHY_M_PS_LINK_UP)
  1865. sky2_link_up(sky2);
  1866. else
  1867. sky2_link_down(sky2);
  1868. }
  1869. out:
  1870. spin_unlock(&sky2->phy_lock);
  1871. }
  1872. /* Special quick link interrupt (Yukon-2 Optima only) */
  1873. static void sky2_qlink_intr(struct sky2_hw *hw)
  1874. {
  1875. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1876. u32 imask;
  1877. u16 phy;
  1878. /* disable irq */
  1879. imask = sky2_read32(hw, B0_IMSK);
  1880. imask &= ~Y2_IS_PHY_QLNK;
  1881. sky2_write32(hw, B0_IMSK, imask);
  1882. /* reset PHY Link Detect */
  1883. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1884. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1885. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1886. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1887. sky2_link_up(sky2);
  1888. }
  1889. /* Transmit timeout is only called if we are running, carrier is up
  1890. * and tx queue is full (stopped).
  1891. */
  1892. static void sky2_tx_timeout(struct net_device *dev)
  1893. {
  1894. struct sky2_port *sky2 = netdev_priv(dev);
  1895. struct sky2_hw *hw = sky2->hw;
  1896. netif_err(sky2, timer, dev, "tx timeout\n");
  1897. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1898. sky2->tx_cons, sky2->tx_prod,
  1899. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1900. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1901. /* can't restart safely under softirq */
  1902. schedule_work(&hw->restart_work);
  1903. }
  1904. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1905. {
  1906. struct sky2_port *sky2 = netdev_priv(dev);
  1907. struct sky2_hw *hw = sky2->hw;
  1908. unsigned port = sky2->port;
  1909. int err;
  1910. u16 ctl, mode;
  1911. u32 imask;
  1912. /* MTU size outside the spec */
  1913. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1914. return -EINVAL;
  1915. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1916. if (new_mtu > ETH_DATA_LEN &&
  1917. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1918. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1919. return -EINVAL;
  1920. if (!netif_running(dev)) {
  1921. dev->mtu = new_mtu;
  1922. netdev_update_features(dev);
  1923. return 0;
  1924. }
  1925. imask = sky2_read32(hw, B0_IMSK);
  1926. sky2_write32(hw, B0_IMSK, 0);
  1927. dev->trans_start = jiffies; /* prevent tx timeout */
  1928. napi_disable(&hw->napi);
  1929. netif_tx_disable(dev);
  1930. synchronize_irq(hw->pdev->irq);
  1931. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1932. sky2_set_tx_stfwd(hw, port);
  1933. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1934. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1935. sky2_rx_stop(sky2);
  1936. sky2_rx_clean(sky2);
  1937. dev->mtu = new_mtu;
  1938. netdev_update_features(dev);
  1939. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1940. if (sky2->speed > SPEED_100)
  1941. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1942. else
  1943. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1944. if (dev->mtu > ETH_DATA_LEN)
  1945. mode |= GM_SMOD_JUMBO_ENA;
  1946. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1947. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1948. err = sky2_alloc_rx_skbs(sky2);
  1949. if (!err)
  1950. sky2_rx_start(sky2);
  1951. else
  1952. sky2_rx_clean(sky2);
  1953. sky2_write32(hw, B0_IMSK, imask);
  1954. sky2_read32(hw, B0_Y2_SP_LISR);
  1955. napi_enable(&hw->napi);
  1956. if (err)
  1957. dev_close(dev);
  1958. else {
  1959. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1960. netif_wake_queue(dev);
  1961. }
  1962. return err;
  1963. }
  1964. /* For small just reuse existing skb for next receive */
  1965. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1966. const struct rx_ring_info *re,
  1967. unsigned length)
  1968. {
  1969. struct sk_buff *skb;
  1970. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1971. if (likely(skb)) {
  1972. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1973. length, PCI_DMA_FROMDEVICE);
  1974. skb_copy_from_linear_data(re->skb, skb->data, length);
  1975. skb->ip_summed = re->skb->ip_summed;
  1976. skb->csum = re->skb->csum;
  1977. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1978. length, PCI_DMA_FROMDEVICE);
  1979. re->skb->ip_summed = CHECKSUM_NONE;
  1980. skb_put(skb, length);
  1981. }
  1982. return skb;
  1983. }
  1984. /* Adjust length of skb with fragments to match received data */
  1985. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1986. unsigned int length)
  1987. {
  1988. int i, num_frags;
  1989. unsigned int size;
  1990. /* put header into skb */
  1991. size = min(length, hdr_space);
  1992. skb->tail += size;
  1993. skb->len += size;
  1994. length -= size;
  1995. num_frags = skb_shinfo(skb)->nr_frags;
  1996. for (i = 0; i < num_frags; i++) {
  1997. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1998. if (length == 0) {
  1999. /* don't need this page */
  2000. __skb_frag_unref(frag);
  2001. --skb_shinfo(skb)->nr_frags;
  2002. } else {
  2003. size = min(length, (unsigned) PAGE_SIZE);
  2004. skb_frag_size_set(frag, size);
  2005. skb->data_len += size;
  2006. skb->truesize += PAGE_SIZE;
  2007. skb->len += size;
  2008. length -= size;
  2009. }
  2010. }
  2011. }
  2012. /* Normal packet - take skb from ring element and put in a new one */
  2013. static struct sk_buff *receive_new(struct sky2_port *sky2,
  2014. struct rx_ring_info *re,
  2015. unsigned int length)
  2016. {
  2017. struct sk_buff *skb;
  2018. struct rx_ring_info nre;
  2019. unsigned hdr_space = sky2->rx_data_size;
  2020. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  2021. if (unlikely(!nre.skb))
  2022. goto nobuf;
  2023. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  2024. goto nomap;
  2025. skb = re->skb;
  2026. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2027. prefetch(skb->data);
  2028. *re = nre;
  2029. if (skb_shinfo(skb)->nr_frags)
  2030. skb_put_frags(skb, hdr_space, length);
  2031. else
  2032. skb_put(skb, length);
  2033. return skb;
  2034. nomap:
  2035. dev_kfree_skb(nre.skb);
  2036. nobuf:
  2037. return NULL;
  2038. }
  2039. /*
  2040. * Receive one packet.
  2041. * For larger packets, get new buffer.
  2042. */
  2043. static struct sk_buff *sky2_receive(struct net_device *dev,
  2044. u16 length, u32 status)
  2045. {
  2046. struct sky2_port *sky2 = netdev_priv(dev);
  2047. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2048. struct sk_buff *skb = NULL;
  2049. u16 count = (status & GMR_FS_LEN) >> 16;
  2050. if (status & GMR_FS_VLAN)
  2051. count -= VLAN_HLEN; /* Account for vlan tag */
  2052. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2053. "rx slot %u status 0x%x len %d\n",
  2054. sky2->rx_next, status, length);
  2055. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2056. prefetch(sky2->rx_ring + sky2->rx_next);
  2057. /* This chip has hardware problems that generates bogus status.
  2058. * So do only marginal checking and expect higher level protocols
  2059. * to handle crap frames.
  2060. */
  2061. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2062. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2063. length != count)
  2064. goto okay;
  2065. if (status & GMR_FS_ANY_ERR)
  2066. goto error;
  2067. if (!(status & GMR_FS_RX_OK))
  2068. goto resubmit;
  2069. /* if length reported by DMA does not match PHY, packet was truncated */
  2070. if (length != count)
  2071. goto error;
  2072. okay:
  2073. if (length < copybreak)
  2074. skb = receive_copy(sky2, re, length);
  2075. else
  2076. skb = receive_new(sky2, re, length);
  2077. dev->stats.rx_dropped += (skb == NULL);
  2078. resubmit:
  2079. sky2_rx_submit(sky2, re);
  2080. return skb;
  2081. error:
  2082. ++dev->stats.rx_errors;
  2083. if (net_ratelimit())
  2084. netif_info(sky2, rx_err, dev,
  2085. "rx error, status 0x%x length %d\n", status, length);
  2086. goto resubmit;
  2087. }
  2088. /* Transmit complete */
  2089. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2090. {
  2091. struct sky2_port *sky2 = netdev_priv(dev);
  2092. if (netif_running(dev)) {
  2093. sky2_tx_complete(sky2, last);
  2094. /* Wake unless it's detached, and called e.g. from sky2_down() */
  2095. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2096. netif_wake_queue(dev);
  2097. }
  2098. }
  2099. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2100. u32 status, struct sk_buff *skb)
  2101. {
  2102. if (status & GMR_FS_VLAN)
  2103. __vlan_hwaccel_put_tag(skb, be16_to_cpu(sky2->rx_tag));
  2104. if (skb->ip_summed == CHECKSUM_NONE)
  2105. netif_receive_skb(skb);
  2106. else
  2107. napi_gro_receive(&sky2->hw->napi, skb);
  2108. }
  2109. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2110. unsigned packets, unsigned bytes)
  2111. {
  2112. struct net_device *dev = hw->dev[port];
  2113. struct sky2_port *sky2 = netdev_priv(dev);
  2114. if (packets == 0)
  2115. return;
  2116. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2117. sky2->rx_stats.packets += packets;
  2118. sky2->rx_stats.bytes += bytes;
  2119. u64_stats_update_end(&sky2->rx_stats.syncp);
  2120. dev->last_rx = jiffies;
  2121. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2122. }
  2123. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2124. {
  2125. /* If this happens then driver assuming wrong format for chip type */
  2126. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2127. /* Both checksum counters are programmed to start at
  2128. * the same offset, so unless there is a problem they
  2129. * should match. This failure is an early indication that
  2130. * hardware receive checksumming won't work.
  2131. */
  2132. if (likely((u16)(status >> 16) == (u16)status)) {
  2133. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2134. skb->ip_summed = CHECKSUM_COMPLETE;
  2135. skb->csum = le16_to_cpu(status);
  2136. } else {
  2137. dev_notice(&sky2->hw->pdev->dev,
  2138. "%s: receive checksum problem (status = %#x)\n",
  2139. sky2->netdev->name, status);
  2140. /* Disable checksum offload
  2141. * It will be reenabled on next ndo_set_features, but if it's
  2142. * really broken, will get disabled again
  2143. */
  2144. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2145. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2146. BMU_DIS_RX_CHKSUM);
  2147. }
  2148. }
  2149. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2150. {
  2151. struct sk_buff *skb;
  2152. skb = sky2->rx_ring[sky2->rx_next].skb;
  2153. skb->rxhash = le32_to_cpu(status);
  2154. }
  2155. /* Process status response ring */
  2156. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2157. {
  2158. int work_done = 0;
  2159. unsigned int total_bytes[2] = { 0 };
  2160. unsigned int total_packets[2] = { 0 };
  2161. rmb();
  2162. do {
  2163. struct sky2_port *sky2;
  2164. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2165. unsigned port;
  2166. struct net_device *dev;
  2167. struct sk_buff *skb;
  2168. u32 status;
  2169. u16 length;
  2170. u8 opcode = le->opcode;
  2171. if (!(opcode & HW_OWNER))
  2172. break;
  2173. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2174. port = le->css & CSS_LINK_BIT;
  2175. dev = hw->dev[port];
  2176. sky2 = netdev_priv(dev);
  2177. length = le16_to_cpu(le->length);
  2178. status = le32_to_cpu(le->status);
  2179. le->opcode = 0;
  2180. switch (opcode & ~HW_OWNER) {
  2181. case OP_RXSTAT:
  2182. total_packets[port]++;
  2183. total_bytes[port] += length;
  2184. skb = sky2_receive(dev, length, status);
  2185. if (!skb)
  2186. break;
  2187. /* This chip reports checksum status differently */
  2188. if (hw->flags & SKY2_HW_NEW_LE) {
  2189. if ((dev->features & NETIF_F_RXCSUM) &&
  2190. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2191. (le->css & CSS_TCPUDPCSOK))
  2192. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2193. else
  2194. skb->ip_summed = CHECKSUM_NONE;
  2195. }
  2196. skb->protocol = eth_type_trans(skb, dev);
  2197. sky2_skb_rx(sky2, status, skb);
  2198. /* Stop after net poll weight */
  2199. if (++work_done >= to_do)
  2200. goto exit_loop;
  2201. break;
  2202. case OP_RXVLAN:
  2203. sky2->rx_tag = length;
  2204. break;
  2205. case OP_RXCHKSVLAN:
  2206. sky2->rx_tag = length;
  2207. /* fall through */
  2208. case OP_RXCHKS:
  2209. if (likely(dev->features & NETIF_F_RXCSUM))
  2210. sky2_rx_checksum(sky2, status);
  2211. break;
  2212. case OP_RSS_HASH:
  2213. sky2_rx_hash(sky2, status);
  2214. break;
  2215. case OP_TXINDEXLE:
  2216. /* TX index reports status for both ports */
  2217. sky2_tx_done(hw->dev[0], status & 0xfff);
  2218. if (hw->dev[1])
  2219. sky2_tx_done(hw->dev[1],
  2220. ((status >> 24) & 0xff)
  2221. | (u16)(length & 0xf) << 8);
  2222. break;
  2223. default:
  2224. if (net_ratelimit())
  2225. pr_warning("unknown status opcode 0x%x\n", opcode);
  2226. }
  2227. } while (hw->st_idx != idx);
  2228. /* Fully processed status ring so clear irq */
  2229. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2230. exit_loop:
  2231. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2232. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2233. return work_done;
  2234. }
  2235. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2236. {
  2237. struct net_device *dev = hw->dev[port];
  2238. if (net_ratelimit())
  2239. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2240. if (status & Y2_IS_PAR_RD1) {
  2241. if (net_ratelimit())
  2242. netdev_err(dev, "ram data read parity error\n");
  2243. /* Clear IRQ */
  2244. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2245. }
  2246. if (status & Y2_IS_PAR_WR1) {
  2247. if (net_ratelimit())
  2248. netdev_err(dev, "ram data write parity error\n");
  2249. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2250. }
  2251. if (status & Y2_IS_PAR_MAC1) {
  2252. if (net_ratelimit())
  2253. netdev_err(dev, "MAC parity error\n");
  2254. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2255. }
  2256. if (status & Y2_IS_PAR_RX1) {
  2257. if (net_ratelimit())
  2258. netdev_err(dev, "RX parity error\n");
  2259. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2260. }
  2261. if (status & Y2_IS_TCP_TXA1) {
  2262. if (net_ratelimit())
  2263. netdev_err(dev, "TCP segmentation error\n");
  2264. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2265. }
  2266. }
  2267. static void sky2_hw_intr(struct sky2_hw *hw)
  2268. {
  2269. struct pci_dev *pdev = hw->pdev;
  2270. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2271. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2272. status &= hwmsk;
  2273. if (status & Y2_IS_TIST_OV)
  2274. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2275. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2276. u16 pci_err;
  2277. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2278. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2279. if (net_ratelimit())
  2280. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2281. pci_err);
  2282. sky2_pci_write16(hw, PCI_STATUS,
  2283. pci_err | PCI_STATUS_ERROR_BITS);
  2284. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2285. }
  2286. if (status & Y2_IS_PCI_EXP) {
  2287. /* PCI-Express uncorrectable Error occurred */
  2288. u32 err;
  2289. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2290. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2291. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2292. 0xfffffffful);
  2293. if (net_ratelimit())
  2294. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2295. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2296. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2297. }
  2298. if (status & Y2_HWE_L1_MASK)
  2299. sky2_hw_error(hw, 0, status);
  2300. status >>= 8;
  2301. if (status & Y2_HWE_L1_MASK)
  2302. sky2_hw_error(hw, 1, status);
  2303. }
  2304. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2305. {
  2306. struct net_device *dev = hw->dev[port];
  2307. struct sky2_port *sky2 = netdev_priv(dev);
  2308. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2309. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2310. if (status & GM_IS_RX_CO_OV)
  2311. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2312. if (status & GM_IS_TX_CO_OV)
  2313. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2314. if (status & GM_IS_RX_FF_OR) {
  2315. ++dev->stats.rx_fifo_errors;
  2316. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2317. }
  2318. if (status & GM_IS_TX_FF_UR) {
  2319. ++dev->stats.tx_fifo_errors;
  2320. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2321. }
  2322. }
  2323. /* This should never happen it is a bug. */
  2324. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2325. {
  2326. struct net_device *dev = hw->dev[port];
  2327. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2328. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2329. dev->name, (unsigned) q, (unsigned) idx,
  2330. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2331. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2332. }
  2333. static int sky2_rx_hung(struct net_device *dev)
  2334. {
  2335. struct sky2_port *sky2 = netdev_priv(dev);
  2336. struct sky2_hw *hw = sky2->hw;
  2337. unsigned port = sky2->port;
  2338. unsigned rxq = rxqaddr[port];
  2339. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2340. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2341. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2342. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2343. /* If idle and MAC or PCI is stuck */
  2344. if (sky2->check.last == dev->last_rx &&
  2345. ((mac_rp == sky2->check.mac_rp &&
  2346. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2347. /* Check if the PCI RX hang */
  2348. (fifo_rp == sky2->check.fifo_rp &&
  2349. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2350. netdev_printk(KERN_DEBUG, dev,
  2351. "hung mac %d:%d fifo %d (%d:%d)\n",
  2352. mac_lev, mac_rp, fifo_lev,
  2353. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2354. return 1;
  2355. } else {
  2356. sky2->check.last = dev->last_rx;
  2357. sky2->check.mac_rp = mac_rp;
  2358. sky2->check.mac_lev = mac_lev;
  2359. sky2->check.fifo_rp = fifo_rp;
  2360. sky2->check.fifo_lev = fifo_lev;
  2361. return 0;
  2362. }
  2363. }
  2364. static void sky2_watchdog(unsigned long arg)
  2365. {
  2366. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2367. /* Check for lost IRQ once a second */
  2368. if (sky2_read32(hw, B0_ISRC)) {
  2369. napi_schedule(&hw->napi);
  2370. } else {
  2371. int i, active = 0;
  2372. for (i = 0; i < hw->ports; i++) {
  2373. struct net_device *dev = hw->dev[i];
  2374. if (!netif_running(dev))
  2375. continue;
  2376. ++active;
  2377. /* For chips with Rx FIFO, check if stuck */
  2378. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2379. sky2_rx_hung(dev)) {
  2380. netdev_info(dev, "receiver hang detected\n");
  2381. schedule_work(&hw->restart_work);
  2382. return;
  2383. }
  2384. }
  2385. if (active == 0)
  2386. return;
  2387. }
  2388. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2389. }
  2390. /* Hardware/software error handling */
  2391. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2392. {
  2393. if (net_ratelimit())
  2394. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2395. if (status & Y2_IS_HW_ERR)
  2396. sky2_hw_intr(hw);
  2397. if (status & Y2_IS_IRQ_MAC1)
  2398. sky2_mac_intr(hw, 0);
  2399. if (status & Y2_IS_IRQ_MAC2)
  2400. sky2_mac_intr(hw, 1);
  2401. if (status & Y2_IS_CHK_RX1)
  2402. sky2_le_error(hw, 0, Q_R1);
  2403. if (status & Y2_IS_CHK_RX2)
  2404. sky2_le_error(hw, 1, Q_R2);
  2405. if (status & Y2_IS_CHK_TXA1)
  2406. sky2_le_error(hw, 0, Q_XA1);
  2407. if (status & Y2_IS_CHK_TXA2)
  2408. sky2_le_error(hw, 1, Q_XA2);
  2409. }
  2410. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2411. {
  2412. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2413. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2414. int work_done = 0;
  2415. u16 idx;
  2416. if (unlikely(status & Y2_IS_ERROR))
  2417. sky2_err_intr(hw, status);
  2418. if (status & Y2_IS_IRQ_PHY1)
  2419. sky2_phy_intr(hw, 0);
  2420. if (status & Y2_IS_IRQ_PHY2)
  2421. sky2_phy_intr(hw, 1);
  2422. if (status & Y2_IS_PHY_QLNK)
  2423. sky2_qlink_intr(hw);
  2424. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2425. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2426. if (work_done >= work_limit)
  2427. goto done;
  2428. }
  2429. napi_complete(napi);
  2430. sky2_read32(hw, B0_Y2_SP_LISR);
  2431. done:
  2432. return work_done;
  2433. }
  2434. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2435. {
  2436. struct sky2_hw *hw = dev_id;
  2437. u32 status;
  2438. /* Reading this mask interrupts as side effect */
  2439. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2440. if (status == 0 || status == ~0)
  2441. return IRQ_NONE;
  2442. prefetch(&hw->st_le[hw->st_idx]);
  2443. napi_schedule(&hw->napi);
  2444. return IRQ_HANDLED;
  2445. }
  2446. #ifdef CONFIG_NET_POLL_CONTROLLER
  2447. static void sky2_netpoll(struct net_device *dev)
  2448. {
  2449. struct sky2_port *sky2 = netdev_priv(dev);
  2450. napi_schedule(&sky2->hw->napi);
  2451. }
  2452. #endif
  2453. /* Chip internal frequency for clock calculations */
  2454. static u32 sky2_mhz(const struct sky2_hw *hw)
  2455. {
  2456. switch (hw->chip_id) {
  2457. case CHIP_ID_YUKON_EC:
  2458. case CHIP_ID_YUKON_EC_U:
  2459. case CHIP_ID_YUKON_EX:
  2460. case CHIP_ID_YUKON_SUPR:
  2461. case CHIP_ID_YUKON_UL_2:
  2462. case CHIP_ID_YUKON_OPT:
  2463. case CHIP_ID_YUKON_PRM:
  2464. case CHIP_ID_YUKON_OP_2:
  2465. return 125;
  2466. case CHIP_ID_YUKON_FE:
  2467. return 100;
  2468. case CHIP_ID_YUKON_FE_P:
  2469. return 50;
  2470. case CHIP_ID_YUKON_XL:
  2471. return 156;
  2472. default:
  2473. BUG();
  2474. }
  2475. }
  2476. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2477. {
  2478. return sky2_mhz(hw) * us;
  2479. }
  2480. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2481. {
  2482. return clk / sky2_mhz(hw);
  2483. }
  2484. static int __devinit sky2_init(struct sky2_hw *hw)
  2485. {
  2486. u8 t8;
  2487. /* Enable all clocks and check for bad PCI access */
  2488. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2489. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2490. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2491. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2492. switch (hw->chip_id) {
  2493. case CHIP_ID_YUKON_XL:
  2494. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2495. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2496. hw->flags |= SKY2_HW_RSS_BROKEN;
  2497. break;
  2498. case CHIP_ID_YUKON_EC_U:
  2499. hw->flags = SKY2_HW_GIGABIT
  2500. | SKY2_HW_NEWER_PHY
  2501. | SKY2_HW_ADV_POWER_CTL;
  2502. break;
  2503. case CHIP_ID_YUKON_EX:
  2504. hw->flags = SKY2_HW_GIGABIT
  2505. | SKY2_HW_NEWER_PHY
  2506. | SKY2_HW_NEW_LE
  2507. | SKY2_HW_ADV_POWER_CTL
  2508. | SKY2_HW_RSS_CHKSUM;
  2509. /* New transmit checksum */
  2510. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2511. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2512. break;
  2513. case CHIP_ID_YUKON_EC:
  2514. /* This rev is really old, and requires untested workarounds */
  2515. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2516. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2517. return -EOPNOTSUPP;
  2518. }
  2519. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2520. break;
  2521. case CHIP_ID_YUKON_FE:
  2522. hw->flags = SKY2_HW_RSS_BROKEN;
  2523. break;
  2524. case CHIP_ID_YUKON_FE_P:
  2525. hw->flags = SKY2_HW_NEWER_PHY
  2526. | SKY2_HW_NEW_LE
  2527. | SKY2_HW_AUTO_TX_SUM
  2528. | SKY2_HW_ADV_POWER_CTL;
  2529. /* The workaround for status conflicts VLAN tag detection. */
  2530. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2531. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2532. break;
  2533. case CHIP_ID_YUKON_SUPR:
  2534. hw->flags = SKY2_HW_GIGABIT
  2535. | SKY2_HW_NEWER_PHY
  2536. | SKY2_HW_NEW_LE
  2537. | SKY2_HW_AUTO_TX_SUM
  2538. | SKY2_HW_ADV_POWER_CTL;
  2539. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2540. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2541. break;
  2542. case CHIP_ID_YUKON_UL_2:
  2543. hw->flags = SKY2_HW_GIGABIT
  2544. | SKY2_HW_ADV_POWER_CTL;
  2545. break;
  2546. case CHIP_ID_YUKON_OPT:
  2547. case CHIP_ID_YUKON_PRM:
  2548. case CHIP_ID_YUKON_OP_2:
  2549. hw->flags = SKY2_HW_GIGABIT
  2550. | SKY2_HW_NEW_LE
  2551. | SKY2_HW_ADV_POWER_CTL;
  2552. break;
  2553. default:
  2554. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2555. hw->chip_id);
  2556. return -EOPNOTSUPP;
  2557. }
  2558. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2559. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2560. hw->flags |= SKY2_HW_FIBRE_PHY;
  2561. hw->ports = 1;
  2562. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2563. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2564. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2565. ++hw->ports;
  2566. }
  2567. if (sky2_read8(hw, B2_E_0))
  2568. hw->flags |= SKY2_HW_RAM_BUFFER;
  2569. return 0;
  2570. }
  2571. static void sky2_reset(struct sky2_hw *hw)
  2572. {
  2573. struct pci_dev *pdev = hw->pdev;
  2574. u16 status;
  2575. int i;
  2576. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2577. /* disable ASF */
  2578. if (hw->chip_id == CHIP_ID_YUKON_EX
  2579. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2580. sky2_write32(hw, CPU_WDOG, 0);
  2581. status = sky2_read16(hw, HCU_CCSR);
  2582. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2583. HCU_CCSR_UC_STATE_MSK);
  2584. /*
  2585. * CPU clock divider shouldn't be used because
  2586. * - ASF firmware may malfunction
  2587. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2588. */
  2589. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2590. sky2_write16(hw, HCU_CCSR, status);
  2591. sky2_write32(hw, CPU_WDOG, 0);
  2592. } else
  2593. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2594. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2595. /* do a SW reset */
  2596. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2597. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2598. /* allow writes to PCI config */
  2599. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2600. /* clear PCI errors, if any */
  2601. status = sky2_pci_read16(hw, PCI_STATUS);
  2602. status |= PCI_STATUS_ERROR_BITS;
  2603. sky2_pci_write16(hw, PCI_STATUS, status);
  2604. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2605. if (pci_is_pcie(pdev)) {
  2606. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2607. 0xfffffffful);
  2608. /* If error bit is stuck on ignore it */
  2609. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2610. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2611. else
  2612. hwe_mask |= Y2_IS_PCI_EXP;
  2613. }
  2614. sky2_power_on(hw);
  2615. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2616. for (i = 0; i < hw->ports; i++) {
  2617. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2618. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2619. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2620. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2621. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2622. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2623. | GMC_BYP_RETR_ON);
  2624. }
  2625. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2626. /* enable MACSec clock gating */
  2627. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2628. }
  2629. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2630. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2631. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2632. u16 reg;
  2633. u32 msk;
  2634. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2635. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2636. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2637. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2638. reg = 10;
  2639. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2640. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2641. } else {
  2642. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2643. reg = 3;
  2644. }
  2645. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2646. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2647. /* reset PHY Link Detect */
  2648. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2649. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2650. /* enable PHY Quick Link */
  2651. msk = sky2_read32(hw, B0_IMSK);
  2652. msk |= Y2_IS_PHY_QLNK;
  2653. sky2_write32(hw, B0_IMSK, msk);
  2654. /* check if PSMv2 was running before */
  2655. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2656. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2657. /* restore the PCIe Link Control register */
  2658. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2659. reg);
  2660. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2661. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2662. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2663. }
  2664. /* Clear I2C IRQ noise */
  2665. sky2_write32(hw, B2_I2C_IRQ, 1);
  2666. /* turn off hardware timer (unused) */
  2667. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2668. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2669. /* Turn off descriptor polling */
  2670. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2671. /* Turn off receive timestamp */
  2672. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2673. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2674. /* enable the Tx Arbiters */
  2675. for (i = 0; i < hw->ports; i++)
  2676. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2677. /* Initialize ram interface */
  2678. for (i = 0; i < hw->ports; i++) {
  2679. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2680. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2681. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2682. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2683. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2684. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2685. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2686. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2687. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2688. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2689. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2690. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2691. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2692. }
  2693. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2694. for (i = 0; i < hw->ports; i++)
  2695. sky2_gmac_reset(hw, i);
  2696. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2697. hw->st_idx = 0;
  2698. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2699. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2700. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2701. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2702. /* Set the list last index */
  2703. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2704. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2705. sky2_write8(hw, STAT_FIFO_WM, 16);
  2706. /* set Status-FIFO ISR watermark */
  2707. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2708. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2709. else
  2710. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2711. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2712. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2713. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2714. /* enable status unit */
  2715. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2716. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2717. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2718. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2719. }
  2720. /* Take device down (offline).
  2721. * Equivalent to doing dev_stop() but this does not
  2722. * inform upper layers of the transition.
  2723. */
  2724. static void sky2_detach(struct net_device *dev)
  2725. {
  2726. if (netif_running(dev)) {
  2727. netif_tx_lock(dev);
  2728. netif_device_detach(dev); /* stop txq */
  2729. netif_tx_unlock(dev);
  2730. sky2_down(dev);
  2731. }
  2732. }
  2733. /* Bring device back after doing sky2_detach */
  2734. static int sky2_reattach(struct net_device *dev)
  2735. {
  2736. int err = 0;
  2737. if (netif_running(dev)) {
  2738. err = sky2_up(dev);
  2739. if (err) {
  2740. netdev_info(dev, "could not restart %d\n", err);
  2741. dev_close(dev);
  2742. } else {
  2743. netif_device_attach(dev);
  2744. sky2_set_multicast(dev);
  2745. }
  2746. }
  2747. return err;
  2748. }
  2749. static void sky2_all_down(struct sky2_hw *hw)
  2750. {
  2751. int i;
  2752. sky2_read32(hw, B0_IMSK);
  2753. sky2_write32(hw, B0_IMSK, 0);
  2754. synchronize_irq(hw->pdev->irq);
  2755. napi_disable(&hw->napi);
  2756. for (i = 0; i < hw->ports; i++) {
  2757. struct net_device *dev = hw->dev[i];
  2758. struct sky2_port *sky2 = netdev_priv(dev);
  2759. if (!netif_running(dev))
  2760. continue;
  2761. netif_carrier_off(dev);
  2762. netif_tx_disable(dev);
  2763. sky2_hw_down(sky2);
  2764. }
  2765. }
  2766. static void sky2_all_up(struct sky2_hw *hw)
  2767. {
  2768. u32 imask = Y2_IS_BASE;
  2769. int i;
  2770. for (i = 0; i < hw->ports; i++) {
  2771. struct net_device *dev = hw->dev[i];
  2772. struct sky2_port *sky2 = netdev_priv(dev);
  2773. if (!netif_running(dev))
  2774. continue;
  2775. sky2_hw_up(sky2);
  2776. sky2_set_multicast(dev);
  2777. imask |= portirq_msk[i];
  2778. netif_wake_queue(dev);
  2779. }
  2780. sky2_write32(hw, B0_IMSK, imask);
  2781. sky2_read32(hw, B0_IMSK);
  2782. sky2_read32(hw, B0_Y2_SP_LISR);
  2783. napi_enable(&hw->napi);
  2784. }
  2785. static void sky2_restart(struct work_struct *work)
  2786. {
  2787. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2788. rtnl_lock();
  2789. sky2_all_down(hw);
  2790. sky2_reset(hw);
  2791. sky2_all_up(hw);
  2792. rtnl_unlock();
  2793. }
  2794. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2795. {
  2796. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2797. }
  2798. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2799. {
  2800. const struct sky2_port *sky2 = netdev_priv(dev);
  2801. wol->supported = sky2_wol_supported(sky2->hw);
  2802. wol->wolopts = sky2->wol;
  2803. }
  2804. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2805. {
  2806. struct sky2_port *sky2 = netdev_priv(dev);
  2807. struct sky2_hw *hw = sky2->hw;
  2808. bool enable_wakeup = false;
  2809. int i;
  2810. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2811. !device_can_wakeup(&hw->pdev->dev))
  2812. return -EOPNOTSUPP;
  2813. sky2->wol = wol->wolopts;
  2814. for (i = 0; i < hw->ports; i++) {
  2815. struct net_device *dev = hw->dev[i];
  2816. struct sky2_port *sky2 = netdev_priv(dev);
  2817. if (sky2->wol)
  2818. enable_wakeup = true;
  2819. }
  2820. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2821. return 0;
  2822. }
  2823. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2824. {
  2825. if (sky2_is_copper(hw)) {
  2826. u32 modes = SUPPORTED_10baseT_Half
  2827. | SUPPORTED_10baseT_Full
  2828. | SUPPORTED_100baseT_Half
  2829. | SUPPORTED_100baseT_Full;
  2830. if (hw->flags & SKY2_HW_GIGABIT)
  2831. modes |= SUPPORTED_1000baseT_Half
  2832. | SUPPORTED_1000baseT_Full;
  2833. return modes;
  2834. } else
  2835. return SUPPORTED_1000baseT_Half
  2836. | SUPPORTED_1000baseT_Full;
  2837. }
  2838. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2839. {
  2840. struct sky2_port *sky2 = netdev_priv(dev);
  2841. struct sky2_hw *hw = sky2->hw;
  2842. ecmd->transceiver = XCVR_INTERNAL;
  2843. ecmd->supported = sky2_supported_modes(hw);
  2844. ecmd->phy_address = PHY_ADDR_MARV;
  2845. if (sky2_is_copper(hw)) {
  2846. ecmd->port = PORT_TP;
  2847. ethtool_cmd_speed_set(ecmd, sky2->speed);
  2848. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2849. } else {
  2850. ethtool_cmd_speed_set(ecmd, SPEED_1000);
  2851. ecmd->port = PORT_FIBRE;
  2852. ecmd->supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2853. }
  2854. ecmd->advertising = sky2->advertising;
  2855. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2856. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2857. ecmd->duplex = sky2->duplex;
  2858. return 0;
  2859. }
  2860. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2861. {
  2862. struct sky2_port *sky2 = netdev_priv(dev);
  2863. const struct sky2_hw *hw = sky2->hw;
  2864. u32 supported = sky2_supported_modes(hw);
  2865. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2866. if (ecmd->advertising & ~supported)
  2867. return -EINVAL;
  2868. if (sky2_is_copper(hw))
  2869. sky2->advertising = ecmd->advertising |
  2870. ADVERTISED_TP |
  2871. ADVERTISED_Autoneg;
  2872. else
  2873. sky2->advertising = ecmd->advertising |
  2874. ADVERTISED_FIBRE |
  2875. ADVERTISED_Autoneg;
  2876. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2877. sky2->duplex = -1;
  2878. sky2->speed = -1;
  2879. } else {
  2880. u32 setting;
  2881. u32 speed = ethtool_cmd_speed(ecmd);
  2882. switch (speed) {
  2883. case SPEED_1000:
  2884. if (ecmd->duplex == DUPLEX_FULL)
  2885. setting = SUPPORTED_1000baseT_Full;
  2886. else if (ecmd->duplex == DUPLEX_HALF)
  2887. setting = SUPPORTED_1000baseT_Half;
  2888. else
  2889. return -EINVAL;
  2890. break;
  2891. case SPEED_100:
  2892. if (ecmd->duplex == DUPLEX_FULL)
  2893. setting = SUPPORTED_100baseT_Full;
  2894. else if (ecmd->duplex == DUPLEX_HALF)
  2895. setting = SUPPORTED_100baseT_Half;
  2896. else
  2897. return -EINVAL;
  2898. break;
  2899. case SPEED_10:
  2900. if (ecmd->duplex == DUPLEX_FULL)
  2901. setting = SUPPORTED_10baseT_Full;
  2902. else if (ecmd->duplex == DUPLEX_HALF)
  2903. setting = SUPPORTED_10baseT_Half;
  2904. else
  2905. return -EINVAL;
  2906. break;
  2907. default:
  2908. return -EINVAL;
  2909. }
  2910. if ((setting & supported) == 0)
  2911. return -EINVAL;
  2912. sky2->speed = speed;
  2913. sky2->duplex = ecmd->duplex;
  2914. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2915. }
  2916. if (netif_running(dev)) {
  2917. sky2_phy_reinit(sky2);
  2918. sky2_set_multicast(dev);
  2919. }
  2920. return 0;
  2921. }
  2922. static void sky2_get_drvinfo(struct net_device *dev,
  2923. struct ethtool_drvinfo *info)
  2924. {
  2925. struct sky2_port *sky2 = netdev_priv(dev);
  2926. strcpy(info->driver, DRV_NAME);
  2927. strcpy(info->version, DRV_VERSION);
  2928. strcpy(info->fw_version, "N/A");
  2929. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2930. }
  2931. static const struct sky2_stat {
  2932. char name[ETH_GSTRING_LEN];
  2933. u16 offset;
  2934. } sky2_stats[] = {
  2935. { "tx_bytes", GM_TXO_OK_HI },
  2936. { "rx_bytes", GM_RXO_OK_HI },
  2937. { "tx_broadcast", GM_TXF_BC_OK },
  2938. { "rx_broadcast", GM_RXF_BC_OK },
  2939. { "tx_multicast", GM_TXF_MC_OK },
  2940. { "rx_multicast", GM_RXF_MC_OK },
  2941. { "tx_unicast", GM_TXF_UC_OK },
  2942. { "rx_unicast", GM_RXF_UC_OK },
  2943. { "tx_mac_pause", GM_TXF_MPAUSE },
  2944. { "rx_mac_pause", GM_RXF_MPAUSE },
  2945. { "collisions", GM_TXF_COL },
  2946. { "late_collision",GM_TXF_LAT_COL },
  2947. { "aborted", GM_TXF_ABO_COL },
  2948. { "single_collisions", GM_TXF_SNG_COL },
  2949. { "multi_collisions", GM_TXF_MUL_COL },
  2950. { "rx_short", GM_RXF_SHT },
  2951. { "rx_runt", GM_RXE_FRAG },
  2952. { "rx_64_byte_packets", GM_RXF_64B },
  2953. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2954. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2955. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2956. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2957. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2958. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2959. { "rx_too_long", GM_RXF_LNG_ERR },
  2960. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2961. { "rx_jabber", GM_RXF_JAB_PKT },
  2962. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2963. { "tx_64_byte_packets", GM_TXF_64B },
  2964. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2965. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2966. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2967. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2968. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2969. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2970. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2971. };
  2972. static u32 sky2_get_msglevel(struct net_device *netdev)
  2973. {
  2974. struct sky2_port *sky2 = netdev_priv(netdev);
  2975. return sky2->msg_enable;
  2976. }
  2977. static int sky2_nway_reset(struct net_device *dev)
  2978. {
  2979. struct sky2_port *sky2 = netdev_priv(dev);
  2980. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2981. return -EINVAL;
  2982. sky2_phy_reinit(sky2);
  2983. sky2_set_multicast(dev);
  2984. return 0;
  2985. }
  2986. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2987. {
  2988. struct sky2_hw *hw = sky2->hw;
  2989. unsigned port = sky2->port;
  2990. int i;
  2991. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  2992. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  2993. for (i = 2; i < count; i++)
  2994. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  2995. }
  2996. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2997. {
  2998. struct sky2_port *sky2 = netdev_priv(netdev);
  2999. sky2->msg_enable = value;
  3000. }
  3001. static int sky2_get_sset_count(struct net_device *dev, int sset)
  3002. {
  3003. switch (sset) {
  3004. case ETH_SS_STATS:
  3005. return ARRAY_SIZE(sky2_stats);
  3006. default:
  3007. return -EOPNOTSUPP;
  3008. }
  3009. }
  3010. static void sky2_get_ethtool_stats(struct net_device *dev,
  3011. struct ethtool_stats *stats, u64 * data)
  3012. {
  3013. struct sky2_port *sky2 = netdev_priv(dev);
  3014. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  3015. }
  3016. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  3017. {
  3018. int i;
  3019. switch (stringset) {
  3020. case ETH_SS_STATS:
  3021. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  3022. memcpy(data + i * ETH_GSTRING_LEN,
  3023. sky2_stats[i].name, ETH_GSTRING_LEN);
  3024. break;
  3025. }
  3026. }
  3027. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3028. {
  3029. struct sky2_port *sky2 = netdev_priv(dev);
  3030. struct sky2_hw *hw = sky2->hw;
  3031. unsigned port = sky2->port;
  3032. const struct sockaddr *addr = p;
  3033. if (!is_valid_ether_addr(addr->sa_data))
  3034. return -EADDRNOTAVAIL;
  3035. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  3036. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3037. dev->dev_addr, ETH_ALEN);
  3038. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3039. dev->dev_addr, ETH_ALEN);
  3040. /* virtual address for data */
  3041. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3042. /* physical address: used for pause frames */
  3043. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3044. return 0;
  3045. }
  3046. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3047. {
  3048. u32 bit;
  3049. bit = ether_crc(ETH_ALEN, addr) & 63;
  3050. filter[bit >> 3] |= 1 << (bit & 7);
  3051. }
  3052. static void sky2_set_multicast(struct net_device *dev)
  3053. {
  3054. struct sky2_port *sky2 = netdev_priv(dev);
  3055. struct sky2_hw *hw = sky2->hw;
  3056. unsigned port = sky2->port;
  3057. struct netdev_hw_addr *ha;
  3058. u16 reg;
  3059. u8 filter[8];
  3060. int rx_pause;
  3061. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3062. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3063. memset(filter, 0, sizeof(filter));
  3064. reg = gma_read16(hw, port, GM_RX_CTRL);
  3065. reg |= GM_RXCR_UCF_ENA;
  3066. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3067. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3068. else if (dev->flags & IFF_ALLMULTI)
  3069. memset(filter, 0xff, sizeof(filter));
  3070. else if (netdev_mc_empty(dev) && !rx_pause)
  3071. reg &= ~GM_RXCR_MCF_ENA;
  3072. else {
  3073. reg |= GM_RXCR_MCF_ENA;
  3074. if (rx_pause)
  3075. sky2_add_filter(filter, pause_mc_addr);
  3076. netdev_for_each_mc_addr(ha, dev)
  3077. sky2_add_filter(filter, ha->addr);
  3078. }
  3079. gma_write16(hw, port, GM_MC_ADDR_H1,
  3080. (u16) filter[0] | ((u16) filter[1] << 8));
  3081. gma_write16(hw, port, GM_MC_ADDR_H2,
  3082. (u16) filter[2] | ((u16) filter[3] << 8));
  3083. gma_write16(hw, port, GM_MC_ADDR_H3,
  3084. (u16) filter[4] | ((u16) filter[5] << 8));
  3085. gma_write16(hw, port, GM_MC_ADDR_H4,
  3086. (u16) filter[6] | ((u16) filter[7] << 8));
  3087. gma_write16(hw, port, GM_RX_CTRL, reg);
  3088. }
  3089. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  3090. struct rtnl_link_stats64 *stats)
  3091. {
  3092. struct sky2_port *sky2 = netdev_priv(dev);
  3093. struct sky2_hw *hw = sky2->hw;
  3094. unsigned port = sky2->port;
  3095. unsigned int start;
  3096. u64 _bytes, _packets;
  3097. do {
  3098. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  3099. _bytes = sky2->rx_stats.bytes;
  3100. _packets = sky2->rx_stats.packets;
  3101. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  3102. stats->rx_packets = _packets;
  3103. stats->rx_bytes = _bytes;
  3104. do {
  3105. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  3106. _bytes = sky2->tx_stats.bytes;
  3107. _packets = sky2->tx_stats.packets;
  3108. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3109. stats->tx_packets = _packets;
  3110. stats->tx_bytes = _bytes;
  3111. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3112. + get_stats32(hw, port, GM_RXF_BC_OK);
  3113. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3114. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3115. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3116. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3117. + get_stats32(hw, port, GM_RXE_FRAG);
  3118. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3119. stats->rx_dropped = dev->stats.rx_dropped;
  3120. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3121. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3122. return stats;
  3123. }
  3124. /* Can have one global because blinking is controlled by
  3125. * ethtool and that is always under RTNL mutex
  3126. */
  3127. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3128. {
  3129. struct sky2_hw *hw = sky2->hw;
  3130. unsigned port = sky2->port;
  3131. spin_lock_bh(&sky2->phy_lock);
  3132. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3133. hw->chip_id == CHIP_ID_YUKON_EX ||
  3134. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3135. u16 pg;
  3136. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3137. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3138. switch (mode) {
  3139. case MO_LED_OFF:
  3140. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3141. PHY_M_LEDC_LOS_CTRL(8) |
  3142. PHY_M_LEDC_INIT_CTRL(8) |
  3143. PHY_M_LEDC_STA1_CTRL(8) |
  3144. PHY_M_LEDC_STA0_CTRL(8));
  3145. break;
  3146. case MO_LED_ON:
  3147. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3148. PHY_M_LEDC_LOS_CTRL(9) |
  3149. PHY_M_LEDC_INIT_CTRL(9) |
  3150. PHY_M_LEDC_STA1_CTRL(9) |
  3151. PHY_M_LEDC_STA0_CTRL(9));
  3152. break;
  3153. case MO_LED_BLINK:
  3154. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3155. PHY_M_LEDC_LOS_CTRL(0xa) |
  3156. PHY_M_LEDC_INIT_CTRL(0xa) |
  3157. PHY_M_LEDC_STA1_CTRL(0xa) |
  3158. PHY_M_LEDC_STA0_CTRL(0xa));
  3159. break;
  3160. case MO_LED_NORM:
  3161. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3162. PHY_M_LEDC_LOS_CTRL(1) |
  3163. PHY_M_LEDC_INIT_CTRL(8) |
  3164. PHY_M_LEDC_STA1_CTRL(7) |
  3165. PHY_M_LEDC_STA0_CTRL(7));
  3166. }
  3167. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3168. } else
  3169. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3170. PHY_M_LED_MO_DUP(mode) |
  3171. PHY_M_LED_MO_10(mode) |
  3172. PHY_M_LED_MO_100(mode) |
  3173. PHY_M_LED_MO_1000(mode) |
  3174. PHY_M_LED_MO_RX(mode) |
  3175. PHY_M_LED_MO_TX(mode));
  3176. spin_unlock_bh(&sky2->phy_lock);
  3177. }
  3178. /* blink LED's for finding board */
  3179. static int sky2_set_phys_id(struct net_device *dev,
  3180. enum ethtool_phys_id_state state)
  3181. {
  3182. struct sky2_port *sky2 = netdev_priv(dev);
  3183. switch (state) {
  3184. case ETHTOOL_ID_ACTIVE:
  3185. return 1; /* cycle on/off once per second */
  3186. case ETHTOOL_ID_INACTIVE:
  3187. sky2_led(sky2, MO_LED_NORM);
  3188. break;
  3189. case ETHTOOL_ID_ON:
  3190. sky2_led(sky2, MO_LED_ON);
  3191. break;
  3192. case ETHTOOL_ID_OFF:
  3193. sky2_led(sky2, MO_LED_OFF);
  3194. break;
  3195. }
  3196. return 0;
  3197. }
  3198. static void sky2_get_pauseparam(struct net_device *dev,
  3199. struct ethtool_pauseparam *ecmd)
  3200. {
  3201. struct sky2_port *sky2 = netdev_priv(dev);
  3202. switch (sky2->flow_mode) {
  3203. case FC_NONE:
  3204. ecmd->tx_pause = ecmd->rx_pause = 0;
  3205. break;
  3206. case FC_TX:
  3207. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3208. break;
  3209. case FC_RX:
  3210. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3211. break;
  3212. case FC_BOTH:
  3213. ecmd->tx_pause = ecmd->rx_pause = 1;
  3214. }
  3215. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3216. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3217. }
  3218. static int sky2_set_pauseparam(struct net_device *dev,
  3219. struct ethtool_pauseparam *ecmd)
  3220. {
  3221. struct sky2_port *sky2 = netdev_priv(dev);
  3222. if (ecmd->autoneg == AUTONEG_ENABLE)
  3223. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3224. else
  3225. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3226. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3227. if (netif_running(dev))
  3228. sky2_phy_reinit(sky2);
  3229. return 0;
  3230. }
  3231. static int sky2_get_coalesce(struct net_device *dev,
  3232. struct ethtool_coalesce *ecmd)
  3233. {
  3234. struct sky2_port *sky2 = netdev_priv(dev);
  3235. struct sky2_hw *hw = sky2->hw;
  3236. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3237. ecmd->tx_coalesce_usecs = 0;
  3238. else {
  3239. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3240. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3241. }
  3242. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3243. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3244. ecmd->rx_coalesce_usecs = 0;
  3245. else {
  3246. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3247. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3248. }
  3249. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3250. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3251. ecmd->rx_coalesce_usecs_irq = 0;
  3252. else {
  3253. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3254. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3255. }
  3256. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3257. return 0;
  3258. }
  3259. /* Note: this affect both ports */
  3260. static int sky2_set_coalesce(struct net_device *dev,
  3261. struct ethtool_coalesce *ecmd)
  3262. {
  3263. struct sky2_port *sky2 = netdev_priv(dev);
  3264. struct sky2_hw *hw = sky2->hw;
  3265. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3266. if (ecmd->tx_coalesce_usecs > tmax ||
  3267. ecmd->rx_coalesce_usecs > tmax ||
  3268. ecmd->rx_coalesce_usecs_irq > tmax)
  3269. return -EINVAL;
  3270. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3271. return -EINVAL;
  3272. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3273. return -EINVAL;
  3274. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3275. return -EINVAL;
  3276. if (ecmd->tx_coalesce_usecs == 0)
  3277. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3278. else {
  3279. sky2_write32(hw, STAT_TX_TIMER_INI,
  3280. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3281. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3282. }
  3283. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3284. if (ecmd->rx_coalesce_usecs == 0)
  3285. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3286. else {
  3287. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3288. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3289. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3290. }
  3291. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3292. if (ecmd->rx_coalesce_usecs_irq == 0)
  3293. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3294. else {
  3295. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3296. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3297. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3298. }
  3299. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3300. return 0;
  3301. }
  3302. static void sky2_get_ringparam(struct net_device *dev,
  3303. struct ethtool_ringparam *ering)
  3304. {
  3305. struct sky2_port *sky2 = netdev_priv(dev);
  3306. ering->rx_max_pending = RX_MAX_PENDING;
  3307. ering->tx_max_pending = TX_MAX_PENDING;
  3308. ering->rx_pending = sky2->rx_pending;
  3309. ering->tx_pending = sky2->tx_pending;
  3310. }
  3311. static int sky2_set_ringparam(struct net_device *dev,
  3312. struct ethtool_ringparam *ering)
  3313. {
  3314. struct sky2_port *sky2 = netdev_priv(dev);
  3315. if (ering->rx_pending > RX_MAX_PENDING ||
  3316. ering->rx_pending < 8 ||
  3317. ering->tx_pending < TX_MIN_PENDING ||
  3318. ering->tx_pending > TX_MAX_PENDING)
  3319. return -EINVAL;
  3320. sky2_detach(dev);
  3321. sky2->rx_pending = ering->rx_pending;
  3322. sky2->tx_pending = ering->tx_pending;
  3323. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3324. return sky2_reattach(dev);
  3325. }
  3326. static int sky2_get_regs_len(struct net_device *dev)
  3327. {
  3328. return 0x4000;
  3329. }
  3330. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3331. {
  3332. /* This complicated switch statement is to make sure and
  3333. * only access regions that are unreserved.
  3334. * Some blocks are only valid on dual port cards.
  3335. */
  3336. switch (b) {
  3337. /* second port */
  3338. case 5: /* Tx Arbiter 2 */
  3339. case 9: /* RX2 */
  3340. case 14 ... 15: /* TX2 */
  3341. case 17: case 19: /* Ram Buffer 2 */
  3342. case 22 ... 23: /* Tx Ram Buffer 2 */
  3343. case 25: /* Rx MAC Fifo 1 */
  3344. case 27: /* Tx MAC Fifo 2 */
  3345. case 31: /* GPHY 2 */
  3346. case 40 ... 47: /* Pattern Ram 2 */
  3347. case 52: case 54: /* TCP Segmentation 2 */
  3348. case 112 ... 116: /* GMAC 2 */
  3349. return hw->ports > 1;
  3350. case 0: /* Control */
  3351. case 2: /* Mac address */
  3352. case 4: /* Tx Arbiter 1 */
  3353. case 7: /* PCI express reg */
  3354. case 8: /* RX1 */
  3355. case 12 ... 13: /* TX1 */
  3356. case 16: case 18:/* Rx Ram Buffer 1 */
  3357. case 20 ... 21: /* Tx Ram Buffer 1 */
  3358. case 24: /* Rx MAC Fifo 1 */
  3359. case 26: /* Tx MAC Fifo 1 */
  3360. case 28 ... 29: /* Descriptor and status unit */
  3361. case 30: /* GPHY 1*/
  3362. case 32 ... 39: /* Pattern Ram 1 */
  3363. case 48: case 50: /* TCP Segmentation 1 */
  3364. case 56 ... 60: /* PCI space */
  3365. case 80 ... 84: /* GMAC 1 */
  3366. return 1;
  3367. default:
  3368. return 0;
  3369. }
  3370. }
  3371. /*
  3372. * Returns copy of control register region
  3373. * Note: ethtool_get_regs always provides full size (16k) buffer
  3374. */
  3375. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3376. void *p)
  3377. {
  3378. const struct sky2_port *sky2 = netdev_priv(dev);
  3379. const void __iomem *io = sky2->hw->regs;
  3380. unsigned int b;
  3381. regs->version = 1;
  3382. for (b = 0; b < 128; b++) {
  3383. /* skip poisonous diagnostic ram region in block 3 */
  3384. if (b == 3)
  3385. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3386. else if (sky2_reg_access_ok(sky2->hw, b))
  3387. memcpy_fromio(p, io, 128);
  3388. else
  3389. memset(p, 0, 128);
  3390. p += 128;
  3391. io += 128;
  3392. }
  3393. }
  3394. static int sky2_get_eeprom_len(struct net_device *dev)
  3395. {
  3396. struct sky2_port *sky2 = netdev_priv(dev);
  3397. struct sky2_hw *hw = sky2->hw;
  3398. u16 reg2;
  3399. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3400. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3401. }
  3402. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3403. {
  3404. unsigned long start = jiffies;
  3405. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3406. /* Can take up to 10.6 ms for write */
  3407. if (time_after(jiffies, start + HZ/4)) {
  3408. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3409. return -ETIMEDOUT;
  3410. }
  3411. mdelay(1);
  3412. }
  3413. return 0;
  3414. }
  3415. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3416. u16 offset, size_t length)
  3417. {
  3418. int rc = 0;
  3419. while (length > 0) {
  3420. u32 val;
  3421. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3422. rc = sky2_vpd_wait(hw, cap, 0);
  3423. if (rc)
  3424. break;
  3425. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3426. memcpy(data, &val, min(sizeof(val), length));
  3427. offset += sizeof(u32);
  3428. data += sizeof(u32);
  3429. length -= sizeof(u32);
  3430. }
  3431. return rc;
  3432. }
  3433. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3434. u16 offset, unsigned int length)
  3435. {
  3436. unsigned int i;
  3437. int rc = 0;
  3438. for (i = 0; i < length; i += sizeof(u32)) {
  3439. u32 val = *(u32 *)(data + i);
  3440. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3441. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3442. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3443. if (rc)
  3444. break;
  3445. }
  3446. return rc;
  3447. }
  3448. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3449. u8 *data)
  3450. {
  3451. struct sky2_port *sky2 = netdev_priv(dev);
  3452. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3453. if (!cap)
  3454. return -EINVAL;
  3455. eeprom->magic = SKY2_EEPROM_MAGIC;
  3456. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3457. }
  3458. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3459. u8 *data)
  3460. {
  3461. struct sky2_port *sky2 = netdev_priv(dev);
  3462. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3463. if (!cap)
  3464. return -EINVAL;
  3465. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3466. return -EINVAL;
  3467. /* Partial writes not supported */
  3468. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3469. return -EINVAL;
  3470. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3471. }
  3472. static u32 sky2_fix_features(struct net_device *dev, u32 features)
  3473. {
  3474. const struct sky2_port *sky2 = netdev_priv(dev);
  3475. const struct sky2_hw *hw = sky2->hw;
  3476. /* In order to do Jumbo packets on these chips, need to turn off the
  3477. * transmit store/forward. Therefore checksum offload won't work.
  3478. */
  3479. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3480. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3481. features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  3482. }
  3483. /* Some hardware requires receive checksum for RSS to work. */
  3484. if ( (features & NETIF_F_RXHASH) &&
  3485. !(features & NETIF_F_RXCSUM) &&
  3486. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3487. netdev_info(dev, "receive hashing forces receive checksum\n");
  3488. features |= NETIF_F_RXCSUM;
  3489. }
  3490. return features;
  3491. }
  3492. static int sky2_set_features(struct net_device *dev, u32 features)
  3493. {
  3494. struct sky2_port *sky2 = netdev_priv(dev);
  3495. u32 changed = dev->features ^ features;
  3496. if (changed & NETIF_F_RXCSUM) {
  3497. u32 on = features & NETIF_F_RXCSUM;
  3498. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3499. on ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3500. }
  3501. if (changed & NETIF_F_RXHASH)
  3502. rx_set_rss(dev, features);
  3503. if (changed & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
  3504. sky2_vlan_mode(dev, features);
  3505. return 0;
  3506. }
  3507. static const struct ethtool_ops sky2_ethtool_ops = {
  3508. .get_settings = sky2_get_settings,
  3509. .set_settings = sky2_set_settings,
  3510. .get_drvinfo = sky2_get_drvinfo,
  3511. .get_wol = sky2_get_wol,
  3512. .set_wol = sky2_set_wol,
  3513. .get_msglevel = sky2_get_msglevel,
  3514. .set_msglevel = sky2_set_msglevel,
  3515. .nway_reset = sky2_nway_reset,
  3516. .get_regs_len = sky2_get_regs_len,
  3517. .get_regs = sky2_get_regs,
  3518. .get_link = ethtool_op_get_link,
  3519. .get_eeprom_len = sky2_get_eeprom_len,
  3520. .get_eeprom = sky2_get_eeprom,
  3521. .set_eeprom = sky2_set_eeprom,
  3522. .get_strings = sky2_get_strings,
  3523. .get_coalesce = sky2_get_coalesce,
  3524. .set_coalesce = sky2_set_coalesce,
  3525. .get_ringparam = sky2_get_ringparam,
  3526. .set_ringparam = sky2_set_ringparam,
  3527. .get_pauseparam = sky2_get_pauseparam,
  3528. .set_pauseparam = sky2_set_pauseparam,
  3529. .set_phys_id = sky2_set_phys_id,
  3530. .get_sset_count = sky2_get_sset_count,
  3531. .get_ethtool_stats = sky2_get_ethtool_stats,
  3532. };
  3533. #ifdef CONFIG_SKY2_DEBUG
  3534. static struct dentry *sky2_debug;
  3535. /*
  3536. * Read and parse the first part of Vital Product Data
  3537. */
  3538. #define VPD_SIZE 128
  3539. #define VPD_MAGIC 0x82
  3540. static const struct vpd_tag {
  3541. char tag[2];
  3542. char *label;
  3543. } vpd_tags[] = {
  3544. { "PN", "Part Number" },
  3545. { "EC", "Engineering Level" },
  3546. { "MN", "Manufacturer" },
  3547. { "SN", "Serial Number" },
  3548. { "YA", "Asset Tag" },
  3549. { "VL", "First Error Log Message" },
  3550. { "VF", "Second Error Log Message" },
  3551. { "VB", "Boot Agent ROM Configuration" },
  3552. { "VE", "EFI UNDI Configuration" },
  3553. };
  3554. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3555. {
  3556. size_t vpd_size;
  3557. loff_t offs;
  3558. u8 len;
  3559. unsigned char *buf;
  3560. u16 reg2;
  3561. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3562. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3563. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3564. buf = kmalloc(vpd_size, GFP_KERNEL);
  3565. if (!buf) {
  3566. seq_puts(seq, "no memory!\n");
  3567. return;
  3568. }
  3569. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3570. seq_puts(seq, "VPD read failed\n");
  3571. goto out;
  3572. }
  3573. if (buf[0] != VPD_MAGIC) {
  3574. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3575. goto out;
  3576. }
  3577. len = buf[1];
  3578. if (len == 0 || len > vpd_size - 4) {
  3579. seq_printf(seq, "Invalid id length: %d\n", len);
  3580. goto out;
  3581. }
  3582. seq_printf(seq, "%.*s\n", len, buf + 3);
  3583. offs = len + 3;
  3584. while (offs < vpd_size - 4) {
  3585. int i;
  3586. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3587. break;
  3588. len = buf[offs + 2];
  3589. if (offs + len + 3 >= vpd_size)
  3590. break;
  3591. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3592. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3593. seq_printf(seq, " %s: %.*s\n",
  3594. vpd_tags[i].label, len, buf + offs + 3);
  3595. break;
  3596. }
  3597. }
  3598. offs += len + 3;
  3599. }
  3600. out:
  3601. kfree(buf);
  3602. }
  3603. static int sky2_debug_show(struct seq_file *seq, void *v)
  3604. {
  3605. struct net_device *dev = seq->private;
  3606. const struct sky2_port *sky2 = netdev_priv(dev);
  3607. struct sky2_hw *hw = sky2->hw;
  3608. unsigned port = sky2->port;
  3609. unsigned idx, last;
  3610. int sop;
  3611. sky2_show_vpd(seq, hw);
  3612. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3613. sky2_read32(hw, B0_ISRC),
  3614. sky2_read32(hw, B0_IMSK),
  3615. sky2_read32(hw, B0_Y2_SP_ICR));
  3616. if (!netif_running(dev)) {
  3617. seq_printf(seq, "network not running\n");
  3618. return 0;
  3619. }
  3620. napi_disable(&hw->napi);
  3621. last = sky2_read16(hw, STAT_PUT_IDX);
  3622. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3623. if (hw->st_idx == last)
  3624. seq_puts(seq, "Status ring (empty)\n");
  3625. else {
  3626. seq_puts(seq, "Status ring\n");
  3627. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3628. idx = RING_NEXT(idx, hw->st_size)) {
  3629. const struct sky2_status_le *le = hw->st_le + idx;
  3630. seq_printf(seq, "[%d] %#x %d %#x\n",
  3631. idx, le->opcode, le->length, le->status);
  3632. }
  3633. seq_puts(seq, "\n");
  3634. }
  3635. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3636. sky2->tx_cons, sky2->tx_prod,
  3637. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3638. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3639. /* Dump contents of tx ring */
  3640. sop = 1;
  3641. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3642. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3643. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3644. u32 a = le32_to_cpu(le->addr);
  3645. if (sop)
  3646. seq_printf(seq, "%u:", idx);
  3647. sop = 0;
  3648. switch (le->opcode & ~HW_OWNER) {
  3649. case OP_ADDR64:
  3650. seq_printf(seq, " %#x:", a);
  3651. break;
  3652. case OP_LRGLEN:
  3653. seq_printf(seq, " mtu=%d", a);
  3654. break;
  3655. case OP_VLAN:
  3656. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3657. break;
  3658. case OP_TCPLISW:
  3659. seq_printf(seq, " csum=%#x", a);
  3660. break;
  3661. case OP_LARGESEND:
  3662. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3663. break;
  3664. case OP_PACKET:
  3665. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3666. break;
  3667. case OP_BUFFER:
  3668. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3669. break;
  3670. default:
  3671. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3672. a, le16_to_cpu(le->length));
  3673. }
  3674. if (le->ctrl & EOP) {
  3675. seq_putc(seq, '\n');
  3676. sop = 1;
  3677. }
  3678. }
  3679. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3680. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3681. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3682. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3683. sky2_read32(hw, B0_Y2_SP_LISR);
  3684. napi_enable(&hw->napi);
  3685. return 0;
  3686. }
  3687. static int sky2_debug_open(struct inode *inode, struct file *file)
  3688. {
  3689. return single_open(file, sky2_debug_show, inode->i_private);
  3690. }
  3691. static const struct file_operations sky2_debug_fops = {
  3692. .owner = THIS_MODULE,
  3693. .open = sky2_debug_open,
  3694. .read = seq_read,
  3695. .llseek = seq_lseek,
  3696. .release = single_release,
  3697. };
  3698. /*
  3699. * Use network device events to create/remove/rename
  3700. * debugfs file entries
  3701. */
  3702. static int sky2_device_event(struct notifier_block *unused,
  3703. unsigned long event, void *ptr)
  3704. {
  3705. struct net_device *dev = ptr;
  3706. struct sky2_port *sky2 = netdev_priv(dev);
  3707. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3708. return NOTIFY_DONE;
  3709. switch (event) {
  3710. case NETDEV_CHANGENAME:
  3711. if (sky2->debugfs) {
  3712. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3713. sky2_debug, dev->name);
  3714. }
  3715. break;
  3716. case NETDEV_GOING_DOWN:
  3717. if (sky2->debugfs) {
  3718. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3719. debugfs_remove(sky2->debugfs);
  3720. sky2->debugfs = NULL;
  3721. }
  3722. break;
  3723. case NETDEV_UP:
  3724. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3725. sky2_debug, dev,
  3726. &sky2_debug_fops);
  3727. if (IS_ERR(sky2->debugfs))
  3728. sky2->debugfs = NULL;
  3729. }
  3730. return NOTIFY_DONE;
  3731. }
  3732. static struct notifier_block sky2_notifier = {
  3733. .notifier_call = sky2_device_event,
  3734. };
  3735. static __init void sky2_debug_init(void)
  3736. {
  3737. struct dentry *ent;
  3738. ent = debugfs_create_dir("sky2", NULL);
  3739. if (!ent || IS_ERR(ent))
  3740. return;
  3741. sky2_debug = ent;
  3742. register_netdevice_notifier(&sky2_notifier);
  3743. }
  3744. static __exit void sky2_debug_cleanup(void)
  3745. {
  3746. if (sky2_debug) {
  3747. unregister_netdevice_notifier(&sky2_notifier);
  3748. debugfs_remove(sky2_debug);
  3749. sky2_debug = NULL;
  3750. }
  3751. }
  3752. #else
  3753. #define sky2_debug_init()
  3754. #define sky2_debug_cleanup()
  3755. #endif
  3756. /* Two copies of network device operations to handle special case of
  3757. not allowing netpoll on second port */
  3758. static const struct net_device_ops sky2_netdev_ops[2] = {
  3759. {
  3760. .ndo_open = sky2_up,
  3761. .ndo_stop = sky2_down,
  3762. .ndo_start_xmit = sky2_xmit_frame,
  3763. .ndo_do_ioctl = sky2_ioctl,
  3764. .ndo_validate_addr = eth_validate_addr,
  3765. .ndo_set_mac_address = sky2_set_mac_address,
  3766. .ndo_set_rx_mode = sky2_set_multicast,
  3767. .ndo_change_mtu = sky2_change_mtu,
  3768. .ndo_fix_features = sky2_fix_features,
  3769. .ndo_set_features = sky2_set_features,
  3770. .ndo_tx_timeout = sky2_tx_timeout,
  3771. .ndo_get_stats64 = sky2_get_stats,
  3772. #ifdef CONFIG_NET_POLL_CONTROLLER
  3773. .ndo_poll_controller = sky2_netpoll,
  3774. #endif
  3775. },
  3776. {
  3777. .ndo_open = sky2_up,
  3778. .ndo_stop = sky2_down,
  3779. .ndo_start_xmit = sky2_xmit_frame,
  3780. .ndo_do_ioctl = sky2_ioctl,
  3781. .ndo_validate_addr = eth_validate_addr,
  3782. .ndo_set_mac_address = sky2_set_mac_address,
  3783. .ndo_set_rx_mode = sky2_set_multicast,
  3784. .ndo_change_mtu = sky2_change_mtu,
  3785. .ndo_fix_features = sky2_fix_features,
  3786. .ndo_set_features = sky2_set_features,
  3787. .ndo_tx_timeout = sky2_tx_timeout,
  3788. .ndo_get_stats64 = sky2_get_stats,
  3789. },
  3790. };
  3791. /* Initialize network device */
  3792. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3793. unsigned port,
  3794. int highmem, int wol)
  3795. {
  3796. struct sky2_port *sky2;
  3797. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3798. if (!dev) {
  3799. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3800. return NULL;
  3801. }
  3802. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3803. dev->irq = hw->pdev->irq;
  3804. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3805. dev->watchdog_timeo = TX_WATCHDOG;
  3806. dev->netdev_ops = &sky2_netdev_ops[port];
  3807. sky2 = netdev_priv(dev);
  3808. sky2->netdev = dev;
  3809. sky2->hw = hw;
  3810. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3811. /* Auto speed and flow control */
  3812. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3813. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3814. dev->hw_features |= NETIF_F_RXCSUM;
  3815. sky2->flow_mode = FC_BOTH;
  3816. sky2->duplex = -1;
  3817. sky2->speed = -1;
  3818. sky2->advertising = sky2_supported_modes(hw);
  3819. sky2->wol = wol;
  3820. spin_lock_init(&sky2->phy_lock);
  3821. sky2->tx_pending = TX_DEF_PENDING;
  3822. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3823. sky2->rx_pending = RX_DEF_PENDING;
  3824. hw->dev[port] = dev;
  3825. sky2->port = port;
  3826. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3827. if (highmem)
  3828. dev->features |= NETIF_F_HIGHDMA;
  3829. /* Enable receive hashing unless hardware is known broken */
  3830. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3831. dev->hw_features |= NETIF_F_RXHASH;
  3832. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3833. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3834. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3835. }
  3836. dev->features |= dev->hw_features;
  3837. /* read the mac address */
  3838. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3839. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3840. return dev;
  3841. }
  3842. static void __devinit sky2_show_addr(struct net_device *dev)
  3843. {
  3844. const struct sky2_port *sky2 = netdev_priv(dev);
  3845. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3846. }
  3847. /* Handle software interrupt used during MSI test */
  3848. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3849. {
  3850. struct sky2_hw *hw = dev_id;
  3851. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3852. if (status == 0)
  3853. return IRQ_NONE;
  3854. if (status & Y2_IS_IRQ_SW) {
  3855. hw->flags |= SKY2_HW_USE_MSI;
  3856. wake_up(&hw->msi_wait);
  3857. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3858. }
  3859. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3860. return IRQ_HANDLED;
  3861. }
  3862. /* Test interrupt path by forcing a a software IRQ */
  3863. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3864. {
  3865. struct pci_dev *pdev = hw->pdev;
  3866. int err;
  3867. init_waitqueue_head(&hw->msi_wait);
  3868. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3869. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3870. if (err) {
  3871. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3872. return err;
  3873. }
  3874. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3875. sky2_read8(hw, B0_CTST);
  3876. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3877. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3878. /* MSI test failed, go back to INTx mode */
  3879. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3880. "switching to INTx mode.\n");
  3881. err = -EOPNOTSUPP;
  3882. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3883. }
  3884. sky2_write32(hw, B0_IMSK, 0);
  3885. sky2_read32(hw, B0_IMSK);
  3886. free_irq(pdev->irq, hw);
  3887. return err;
  3888. }
  3889. /* This driver supports yukon2 chipset only */
  3890. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3891. {
  3892. const char *name[] = {
  3893. "XL", /* 0xb3 */
  3894. "EC Ultra", /* 0xb4 */
  3895. "Extreme", /* 0xb5 */
  3896. "EC", /* 0xb6 */
  3897. "FE", /* 0xb7 */
  3898. "FE+", /* 0xb8 */
  3899. "Supreme", /* 0xb9 */
  3900. "UL 2", /* 0xba */
  3901. "Unknown", /* 0xbb */
  3902. "Optima", /* 0xbc */
  3903. "Optima Prime", /* 0xbd */
  3904. "Optima 2", /* 0xbe */
  3905. };
  3906. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  3907. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3908. else
  3909. snprintf(buf, sz, "(chip %#x)", chipid);
  3910. return buf;
  3911. }
  3912. static int __devinit sky2_probe(struct pci_dev *pdev,
  3913. const struct pci_device_id *ent)
  3914. {
  3915. struct net_device *dev, *dev1;
  3916. struct sky2_hw *hw;
  3917. int err, using_dac = 0, wol_default;
  3918. u32 reg;
  3919. char buf1[16];
  3920. err = pci_enable_device(pdev);
  3921. if (err) {
  3922. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3923. goto err_out;
  3924. }
  3925. /* Get configuration information
  3926. * Note: only regular PCI config access once to test for HW issues
  3927. * other PCI access through shared memory for speed and to
  3928. * avoid MMCONFIG problems.
  3929. */
  3930. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3931. if (err) {
  3932. dev_err(&pdev->dev, "PCI read config failed\n");
  3933. goto err_out;
  3934. }
  3935. if (~reg == 0) {
  3936. dev_err(&pdev->dev, "PCI configuration read error\n");
  3937. goto err_out;
  3938. }
  3939. err = pci_request_regions(pdev, DRV_NAME);
  3940. if (err) {
  3941. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3942. goto err_out_disable;
  3943. }
  3944. pci_set_master(pdev);
  3945. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3946. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3947. using_dac = 1;
  3948. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3949. if (err < 0) {
  3950. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3951. "for consistent allocations\n");
  3952. goto err_out_free_regions;
  3953. }
  3954. } else {
  3955. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3956. if (err) {
  3957. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3958. goto err_out_free_regions;
  3959. }
  3960. }
  3961. #ifdef __BIG_ENDIAN
  3962. /* The sk98lin vendor driver uses hardware byte swapping but
  3963. * this driver uses software swapping.
  3964. */
  3965. reg &= ~PCI_REV_DESC;
  3966. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3967. if (err) {
  3968. dev_err(&pdev->dev, "PCI write config failed\n");
  3969. goto err_out_free_regions;
  3970. }
  3971. #endif
  3972. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3973. err = -ENOMEM;
  3974. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3975. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3976. if (!hw) {
  3977. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3978. goto err_out_free_regions;
  3979. }
  3980. hw->pdev = pdev;
  3981. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3982. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3983. if (!hw->regs) {
  3984. dev_err(&pdev->dev, "cannot map device registers\n");
  3985. goto err_out_free_hw;
  3986. }
  3987. err = sky2_init(hw);
  3988. if (err)
  3989. goto err_out_iounmap;
  3990. /* ring for status responses */
  3991. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3992. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3993. &hw->st_dma);
  3994. if (!hw->st_le)
  3995. goto err_out_reset;
  3996. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3997. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3998. sky2_reset(hw);
  3999. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  4000. if (!dev) {
  4001. err = -ENOMEM;
  4002. goto err_out_free_pci;
  4003. }
  4004. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  4005. err = sky2_test_msi(hw);
  4006. if (err == -EOPNOTSUPP)
  4007. pci_disable_msi(pdev);
  4008. else if (err)
  4009. goto err_out_free_netdev;
  4010. }
  4011. err = register_netdev(dev);
  4012. if (err) {
  4013. dev_err(&pdev->dev, "cannot register net device\n");
  4014. goto err_out_free_netdev;
  4015. }
  4016. netif_carrier_off(dev);
  4017. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  4018. sky2_show_addr(dev);
  4019. if (hw->ports > 1) {
  4020. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4021. if (!dev1) {
  4022. err = -ENOMEM;
  4023. goto err_out_unregister;
  4024. }
  4025. err = register_netdev(dev1);
  4026. if (err) {
  4027. dev_err(&pdev->dev, "cannot register second net device\n");
  4028. goto err_out_free_dev1;
  4029. }
  4030. err = sky2_setup_irq(hw, hw->irq_name);
  4031. if (err)
  4032. goto err_out_unregister_dev1;
  4033. sky2_show_addr(dev1);
  4034. }
  4035. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  4036. INIT_WORK(&hw->restart_work, sky2_restart);
  4037. pci_set_drvdata(pdev, hw);
  4038. pdev->d3_delay = 150;
  4039. return 0;
  4040. err_out_unregister_dev1:
  4041. unregister_netdev(dev1);
  4042. err_out_free_dev1:
  4043. free_netdev(dev1);
  4044. err_out_unregister:
  4045. if (hw->flags & SKY2_HW_USE_MSI)
  4046. pci_disable_msi(pdev);
  4047. unregister_netdev(dev);
  4048. err_out_free_netdev:
  4049. free_netdev(dev);
  4050. err_out_free_pci:
  4051. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4052. hw->st_le, hw->st_dma);
  4053. err_out_reset:
  4054. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4055. err_out_iounmap:
  4056. iounmap(hw->regs);
  4057. err_out_free_hw:
  4058. kfree(hw);
  4059. err_out_free_regions:
  4060. pci_release_regions(pdev);
  4061. err_out_disable:
  4062. pci_disable_device(pdev);
  4063. err_out:
  4064. pci_set_drvdata(pdev, NULL);
  4065. return err;
  4066. }
  4067. static void __devexit sky2_remove(struct pci_dev *pdev)
  4068. {
  4069. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4070. int i;
  4071. if (!hw)
  4072. return;
  4073. del_timer_sync(&hw->watchdog_timer);
  4074. cancel_work_sync(&hw->restart_work);
  4075. for (i = hw->ports-1; i >= 0; --i)
  4076. unregister_netdev(hw->dev[i]);
  4077. sky2_write32(hw, B0_IMSK, 0);
  4078. sky2_read32(hw, B0_IMSK);
  4079. sky2_power_aux(hw);
  4080. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4081. sky2_read8(hw, B0_CTST);
  4082. if (hw->ports > 1) {
  4083. napi_disable(&hw->napi);
  4084. free_irq(pdev->irq, hw);
  4085. }
  4086. if (hw->flags & SKY2_HW_USE_MSI)
  4087. pci_disable_msi(pdev);
  4088. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4089. hw->st_le, hw->st_dma);
  4090. pci_release_regions(pdev);
  4091. pci_disable_device(pdev);
  4092. for (i = hw->ports-1; i >= 0; --i)
  4093. free_netdev(hw->dev[i]);
  4094. iounmap(hw->regs);
  4095. kfree(hw);
  4096. pci_set_drvdata(pdev, NULL);
  4097. }
  4098. static int sky2_suspend(struct device *dev)
  4099. {
  4100. struct pci_dev *pdev = to_pci_dev(dev);
  4101. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4102. int i;
  4103. if (!hw)
  4104. return 0;
  4105. del_timer_sync(&hw->watchdog_timer);
  4106. cancel_work_sync(&hw->restart_work);
  4107. rtnl_lock();
  4108. sky2_all_down(hw);
  4109. for (i = 0; i < hw->ports; i++) {
  4110. struct net_device *dev = hw->dev[i];
  4111. struct sky2_port *sky2 = netdev_priv(dev);
  4112. if (sky2->wol)
  4113. sky2_wol_init(sky2);
  4114. }
  4115. sky2_power_aux(hw);
  4116. rtnl_unlock();
  4117. return 0;
  4118. }
  4119. #ifdef CONFIG_PM_SLEEP
  4120. static int sky2_resume(struct device *dev)
  4121. {
  4122. struct pci_dev *pdev = to_pci_dev(dev);
  4123. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4124. int err;
  4125. if (!hw)
  4126. return 0;
  4127. /* Re-enable all clocks */
  4128. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4129. if (err) {
  4130. dev_err(&pdev->dev, "PCI write config failed\n");
  4131. goto out;
  4132. }
  4133. rtnl_lock();
  4134. sky2_reset(hw);
  4135. sky2_all_up(hw);
  4136. rtnl_unlock();
  4137. return 0;
  4138. out:
  4139. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4140. pci_disable_device(pdev);
  4141. return err;
  4142. }
  4143. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4144. #define SKY2_PM_OPS (&sky2_pm_ops)
  4145. #else
  4146. #define SKY2_PM_OPS NULL
  4147. #endif
  4148. static void sky2_shutdown(struct pci_dev *pdev)
  4149. {
  4150. sky2_suspend(&pdev->dev);
  4151. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4152. pci_set_power_state(pdev, PCI_D3hot);
  4153. }
  4154. static struct pci_driver sky2_driver = {
  4155. .name = DRV_NAME,
  4156. .id_table = sky2_id_table,
  4157. .probe = sky2_probe,
  4158. .remove = __devexit_p(sky2_remove),
  4159. .shutdown = sky2_shutdown,
  4160. .driver.pm = SKY2_PM_OPS,
  4161. };
  4162. static int __init sky2_init_module(void)
  4163. {
  4164. pr_info("driver version " DRV_VERSION "\n");
  4165. sky2_debug_init();
  4166. return pci_register_driver(&sky2_driver);
  4167. }
  4168. static void __exit sky2_cleanup_module(void)
  4169. {
  4170. pci_unregister_driver(&sky2_driver);
  4171. sky2_debug_cleanup();
  4172. }
  4173. module_init(sky2_init_module);
  4174. module_exit(sky2_cleanup_module);
  4175. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4176. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4177. MODULE_LICENSE("GPL");
  4178. MODULE_VERSION(DRV_VERSION);